



Welcome to **E-XFL.COM** 

Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems

Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications.

What are **Embedded - System On Chip (SoC)**?

**System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central

| Details                    |                                                                                                       |
|----------------------------|-------------------------------------------------------------------------------------------------------|
| Product Status             | Active                                                                                                |
| Architecture               | MCU, FPGA                                                                                             |
| Core Processor             | Quad ARM® Cortex®-A53 MPCore™ with CoreSight™, Dual ARM®Cortex™-R5 with CoreSight™, ARM Mali™-400 MP2 |
| Flash Size                 | -                                                                                                     |
| RAM Size                   | 256KB                                                                                                 |
| Peripherals                | DMA, WDT                                                                                              |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG                    |
| Speed                      | 533MHz, 600MHz, 1.3GHz                                                                                |
| Primary Attributes         | Zynq®UltraScale+™ FPGA, 192K+ Logic Cells                                                             |
| Operating<br>Temperature   | -40°C ~ 100°C (TJ)                                                                                    |
| Package / Case             | 784-BFBGA, FCBGA                                                                                      |
| Supplier Device<br>Package | 784-FCBGA (23x23)                                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/xilinx/xczu4ev-2sfvc784i                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### ARM Mali-400 Based GPU

- Supports OpenGL ES 1.1 and 2.0
- Supports OpenVG 1.1
- GPU frequency: Up to 667MHz
- Single Geometry Processor, Two Pixel Processors
- Pixel Fill Rate: 2 Mpixels/sec/MHz
- Triangle Rate: 0.11 Mtriangles/sec/MHz
- 64KB L2 Cache
- Power island gating

## **External Memory Interfaces**

- Multi-protocol dynamic memory controller
- 32-bit or 64-bit interfaces to DDR4, DDR3, DDR3L, or LPDDR3 memories, and 32-bit interface to LPDDR4 memory
- ECC support in 64-bit and 32-bit modes
- Up to 32GB of address space using single or dual rank of 8-, 16-, or 32-bit-wide memories
- Static memory interfaces
  - eMMC4.51 Managed NAND flash support
  - ONFI3.1 NAND flash with 24-bit ECC
  - 1-bit SPI, 2-bit SPI, 4-bit SPI (Quad-SPI), or two Quad-SPI (8-bit) serial NOR flash

### **8-Channel DMA Controller**

- Two DMA controllers of 8-channels each
- Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and scatter-gather transaction support

### **Serial Transceivers**

- Four dedicated PS-GTR receivers and transmitters supports up to 6.0Gb/s data rates
  - Supports SGMII tri-speed Ethernet, PCI Express® Gen2, Serial-ATA (SATA), USB3.0, and DisplayPort

# **Dedicated I/O Peripherals and Interfaces**

- PCI Express Compliant with PCIe® 2.1 base specification
  - Root complex and End Point configurations
  - o x1, x2, and x4 at Gen1 or Gen2 rates
- SATA Host
  - 1.5, 3.0, and 6.0Gb/s data rates as defined by SATA Specification, revision 3.1
  - Supports up to two channels
- DisplayPort Controller
  - Up to 5.4Gb/s rate
  - Up to two TX lanes (no RX support)

- Four 10/100/1000 tri-speed Ethernet MAC peripherals with IEEE Std 802.3 and IEEE Std 1588 revision 2.0 support
  - Scatter-gather DMA capability
  - Recognition of IEEE Std 1588 rev.2 PTP frames
  - o GMII, RGMII, and SGMII interfaces
  - Jumbo frames
- Two USB 3.0/2.0 Device, Host, or OTG peripherals, each supporting up to 12 endpoints
  - o USB 3.0/2.0 compliant device IP core
  - Super-speed, high- speed, full-speed, and low-speed modes
  - Intel XHCI- compliant USB host
- Two full CAN 2.0B-compliant CAN bus interfaces
  - o CAN 2.0-A and CAN 2.0-B and ISO 118981-1 standard compliant
- Two SD/SDIO 2.0/eMMC4.51 compliant controllers
- Two full-duplex SPI ports with three peripheral chip selects
- Two high-speed UARTs (up to 1Mb/s)
- Two master and slave I2C interfaces
- Up to 78 flexible multiplexed I/O (MIO) (up to three banks of 26 I/Os) for peripheral pin assignment
- Up to 96 EMIOs (up to three banks of 32 I/Os) connected to the PL

#### Interconnect

- High-bandwidth connectivity within PS and between PS and PL
- ARM AMBA® AXI4-based
- QoS support for latency and bandwidth control
- Cache Coherent Interconnect (CCI)

### **System Memory Management**

- System Memory Management Unit (SMMU)
- Xilinx Memory Protection Unit (XMPU)

### **Platform Management Unit**

- Power gates PS peripherals, power islands, and power domains
- Clock gates PS peripheral user firmware option

### **Configuration and Security Unit**

- Boots PS and configures PL
- Supports secure and non-secure boot modes

### **System Monitor in PS**

• On-chip voltage and temperature sensing



Table 2: Zynq UltraScale+ MPSoC: CG Device-Package Combinations and Maximum I/Os

| Dackago                    | Package         | ZU2CG              | ZU3CG              | ZU4CG              | ZU5CG              | ZU6CG              | ZU7CG              | ZU9CG              |
|----------------------------|-----------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Package<br>(1)(2)(3)(4)(5) | Dimensions (mm) | HD, HP<br>GTH, GTY |
| SBVA484 <sup>(6)</sup>     | 19x19           | 24, 58<br>0, 0     | 24, 58<br>0, 0     |                    |                    |                    |                    |                    |
| SFVA625                    | 21x21           | 24, 156<br>0, 0    | 24, 156<br>0, 0    |                    |                    |                    |                    |                    |
| SFVC784 <sup>(7)</sup>     | 23x23           | 96, 156<br>0, 0    | 96, 156<br>0, 0    | 96, 156<br>4, 0    | 96, 156<br>4, 0    |                    |                    |                    |
| FBVB900                    | 31x31           |                    |                    | 48, 156<br>16, 0   | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    |
| FFVC900                    | 31x31           |                    |                    |                    |                    | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |
| FFVB1156                   | 35x35           |                    |                    |                    |                    | 120, 208<br>24, 0  |                    | 120, 208<br>24, 0  |
| FFVC1156                   | 35x35           |                    |                    |                    |                    |                    | 48, 312<br>20, 0   |                    |
| FFVF1517                   | 40x40           |                    |                    |                    |                    |                    | 48, 416<br>24, 0   |                    |

- 1. Go to Ordering Information for package designation details.
- 2. FB/FF packages have 1.0mm ball pitch. SB/SF packages have 0.8mm ball pitch.
- 3. All device package combinations bond out 4 PS-GTR transceivers.
- 4. All device package combinations bond out 214 PS I/O except ZU2CG and ZU3CG in the SBVA484 and SFVA625 packages, which bond out 170 PS I/Os.
- 5. Packages with the same last letter and number sequence, e.g., A484, are footprint compatible with all other UltraScale devices with the same sequence. The footprint compatible devices within this family are outlined.
- 6. All 58 HP I/O pins are powered by the same  $V_{\text{CCO}}$  supply.
- 7. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s.



Table 3: Zynq UltraScale+ MPSoC: EG Device Feature Summary

|                                         | ZU2EG   | ZU3EG                                                                                                 | ZU4EG        | ZU5EG          | ZU6EG          | ZU7EG          | ZU9EG          | ZU11EG         | ZU15EG         | ZU17EG     | ZU19EG    |
|-----------------------------------------|---------|-------------------------------------------------------------------------------------------------------|--------------|----------------|----------------|----------------|----------------|----------------|----------------|------------|-----------|
| Application Processing Unit             | Quad-co | re ARM Corte                                                                                          | x-A53 MPCore | e with CoreSi  | ght; NEON & S  | Single/Double  | Precision Flo  | ating Point; 3 | 2KB/32KB L1    | Cache, 1MB | L2 Cache  |
| Real-Time Processing Unit               |         | Dual-core                                                                                             | ARM Cortex-  | R5 with Cores  | Sight; Single/ | Double Precis  | ion Floating P | oint; 32KB/3   | 2KB L1 Cache   | , and TCM  |           |
| Embedded and External<br>Memory         |         | 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4; LPDDR3; External Quad-SPI; NAND; eMMC |              |                |                |                |                |                |                |            |           |
| General Connectivity                    |         | 214 PS I/0                                                                                            | D; UART; CAN | l; USB 2.0; I2 | C; SPI; 32b (  | SPIO; Real Tir | ne Clock; Wa   | tchDog Timer   | s; Triple Time | r Counters |           |
| High-Speed Connectivity                 |         |                                                                                                       | 4 PS         | S-GTR; PCIe C  | Sen1/2; Seria  | I ATA 3.1; Dis | playPort 1.2a  | ; USB 3.0; S   | GMII           |            |           |
| Graphic Processing Unit                 |         |                                                                                                       |              |                | ARM Mali™-     | 400 MP2; 64I   | KB L2 Cache    |                |                |            |           |
| System Logic Cells                      | 103,320 | 154,350                                                                                               | 192,150      | 256,200        | 469,446        | 504,000        | 599,550        | 653,100        | 746,550        | 926,194    | 1,143,450 |
| CLB Flip-Flops                          | 94,464  | 141,120                                                                                               | 175,680      | 234,240        | 429,208        | 460,800        | 548,160        | 597,120        | 682,560        | 846,806    | 1,045,440 |
| CLB LUTs                                | 47,232  | 70,560                                                                                                | 87,840       | 117,120        | 214,604        | 230,400        | 274,080        | 298,560        | 341,280        | 423,403    | 522,720   |
| Distributed RAM (Mb)                    | 1.2     | 1.8                                                                                                   | 2.6          | 3.5            | 6.9            | 6.2            | 8.8            | 9.1            | 11.3           | 8.0        | 9.8       |
| Block RAM Blocks                        | 150     | 216                                                                                                   | 128          | 144            | 714            | 312            | 912            | 600            | 744            | 796        | 984       |
| Block RAM (Mb)                          | 5.3     | 7.6                                                                                                   | 4.5          | 5.1            | 25.1           | 11.0           | 32.1           | 21.1           | 26.2           | 28.0       | 34.6      |
| UltraRAM Blocks                         | 0       | 0                                                                                                     | 48           | 64             | 0              | 96             | 0              | 80             | 112            | 102        | 128       |
| UltraRAM (Mb)                           | 0       | 0                                                                                                     | 14.0         | 18.0           | 0              | 27.0           | 0              | 22.5           | 31.5           | 28.7       | 36.0      |
| DSP Slices                              | 240     | 360                                                                                                   | 728          | 1,248          | 1,973          | 1,728          | 2,520          | 2,928          | 3,528          | 1,590      | 1,968     |
| CMTs                                    | 3       | 3                                                                                                     | 4            | 4              | 4              | 8              | 4              | 8              | 4              | 11         | 11        |
| Max. HP I/O <sup>(1)</sup>              | 156     | 156                                                                                                   | 156          | 156            | 208            | 416            | 208            | 416            | 208            | 572        | 572       |
| Max. HD I/O <sup>(2)</sup>              | 96      | 96                                                                                                    | 96           | 96             | 120            | 48             | 120            | 96             | 120            | 96         | 96        |
| System Monitor                          | 2       | 2                                                                                                     | 2            | 2              | 2              | 2              | 2              | 2              | 2              | 2          | 2         |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0       | 0                                                                                                     | 16           | 16             | 24             | 24             | 24             | 32             | 24             | 44         | 44        |
| GTY Transceivers 32.75Gb/s              | 0       | 0                                                                                                     | 0            | 0              | 0              | 0              | 0              | 16             | 0              | 28         | 28        |
| Transceiver Fractional PLLs             | 0       | 0                                                                                                     | 8            | 8              | 12             | 12             | 12             | 24             | 12             | 36         | 36        |
| PCIe Gen3 x16 and Gen4 x8               | 0       | 0                                                                                                     | 2            | 2              | 0              | 2              | 0              | 4              | 0              | 4          | 5         |
| 150G Interlaken                         | 0       | 0                                                                                                     | 0            | 0              | 0              | 0              | 0              | 1              | 0              | 2          | 4         |
| 100G Ethernet w/ RS-FEC                 | 0       | 0                                                                                                     | 0            | 0              | 0              | 0              | 0              | 2              | 0              | 2          | 4         |

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
  GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 4.



Table 4: Zynq UltraScale+ MPSoC: EG Device-Package Combinations and Maximum I/Os

| Dackago                    | Package         | ZU2EG              | ZU3EG              | ZU4EG              | ZU5EG              | ZU6EG              | ZU7EG              | ZU9EG              | ZU11EG             | ZU15EG             | ZU17EG             | ZU19EG             |
|----------------------------|-----------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Package<br>(1)(2)(3)(4)(5) | Dimensions (mm) | HD, HP<br>GTH, GTY |
| SBVA484 <sup>(6)</sup>     | 19x19           | 24, 58<br>0, 0     | 24, 58<br>0, 0     |                    |                    |                    |                    |                    |                    |                    |                    |                    |
| SFVA625                    | 21x21           | 24, 156<br>0, 0    | 24, 156<br>0, 0    |                    |                    |                    |                    |                    |                    |                    |                    |                    |
| SFVC784 <sup>(7)</sup>     | 23x23           | 96, 156<br>0, 0    | 96, 156<br>0, 0    | 96, 156<br>4, 0    | 96, 156<br>4, 0    |                    |                    |                    |                    |                    |                    |                    |
| FBVB900                    | 31x31           |                    |                    | 48, 156<br>16, 0   | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    |                    |                    |                    |                    |
| FFVC900                    | 31x31           |                    |                    |                    |                    | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    |                    |
| FFVB1156                   | 35x35           |                    |                    |                    |                    | 120, 208<br>24, 0  |                    | 120, 208<br>24, 0  |                    | 120, 208<br>24, 0  |                    |                    |
| FFVC1156                   | 35x35           |                    |                    |                    |                    |                    | 48, 312<br>20, 0   |                    | 48, 312<br>20, 0   |                    |                    |                    |
| FFVB1517                   | 40x40           |                    |                    |                    |                    |                    |                    |                    | 72, 416<br>16, 0   |                    | 72, 572<br>16, 0   | 72, 572<br>16, 0   |
| FFVF1517                   | 40x40           |                    |                    |                    |                    |                    | 48, 416<br>24, 0   |                    | 48, 416<br>32, 0   |                    |                    |                    |
| FFVC1760                   | 42.5x42.5       |                    |                    |                    |                    |                    |                    |                    | 96, 416<br>32, 16  |                    | 96, 416<br>32, 16  | 96, 416<br>32, 16  |
| FFVD1760                   | 42.5x42.5       |                    |                    |                    |                    |                    |                    |                    |                    |                    | 48, 260<br>44, 28  | 48, 260<br>44, 28  |
| FFVE1924                   | 45x45           |                    |                    |                    |                    |                    |                    |                    |                    |                    | 96, 572<br>44, 0   | 96, 572<br>44, 0   |

- 1. Go to Ordering Information for package designation details. (5)
- 2. FB/FF packages have 1.0mm ball pitch. SB/SF packages have 0.8mm ball pitch.
- 3. All device package combinations bond out 4 PS-GTR transceivers.
- 4. All device package combinations bond out 214 PS I/O except ZU2EG and ZU3EG in the SBVA484 and SFVA625 packages, which bond out 170 PS I/Os.
- 5. Packages with the same last letter and number sequence, e.g., A484, are footprint compatible with all other UltraScale devices with the same sequence. The footprint compatible devices within this family are outlined.
- 6. All 58 HP I/O pins are powered by the same  $V_{CCO}$  supply.
- 7. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s.



Table 5: Zynq UltraScale+ MPSoC: EV Device Feature Summary

|                                         | ZU4EV                        | ZU5EV                                                                                                                      | ZU7EV                          |  |  |  |  |
|-----------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------|--|--|--|--|
| Application Processing Unit             | Quad-core ARM Cortex-A53 MPC | Quad-core ARM Cortex-A53 MPCore with CoreSight; NEON & Single/Double Precision Floating F 32KB/32KB L1 Cache, 1MB L2 Cache |                                |  |  |  |  |
| Real-Time Processing Unit               | Dual-core ARM Cortex-R5 with | CoreSight; Single/Double Precision<br>Cache, and TCM                                                                       | n Floating Point; 32KB/32KB L1 |  |  |  |  |
| Embedded and External<br>Memory         | 256KB On-Chip Memory         | w/ECC; External DDR4; DDR3; DE<br>External Quad-SPI; NAND; eMMC                                                            | DR3L; LPDDR4; LPDDR3;          |  |  |  |  |
| General Connectivity                    | 214 PS I/O; UART; CAN; USB 2 | .0; I2C; SPI; 32b GPIO; Real Time<br>Timer Counters                                                                        | Clock; WatchDog Timers; Triple |  |  |  |  |
| High-Speed Connectivity                 | 4 PS-GTR; PCIe Gen           | n1/2; Serial ATA 3.1; DisplayPort 1                                                                                        | .2a; USB 3.0; SGMII            |  |  |  |  |
| Graphic Processing Unit                 | А                            | RM Mali™-400 MP2; 64KB L2 Cach                                                                                             | ne                             |  |  |  |  |
| Video Codec                             | 1                            | 1                                                                                                                          | 1                              |  |  |  |  |
| System Logic Cells                      | 192,150                      | 256,200                                                                                                                    | 504,000                        |  |  |  |  |
| CLB Flip-Flops                          | 175,680                      | 234,240                                                                                                                    | 460,800                        |  |  |  |  |
| CLB LUTs                                | 87,840                       | 117,120                                                                                                                    | 230,400                        |  |  |  |  |
| Distributed RAM (Mb)                    | 2.6                          | 3.5                                                                                                                        | 6.2                            |  |  |  |  |
| Block RAM Blocks                        | 128                          | 144                                                                                                                        | 312                            |  |  |  |  |
| Block RAM (Mb)                          | 4.5                          | 5.1                                                                                                                        | 11.0                           |  |  |  |  |
| UltraRAM Blocks                         | 48                           | 64                                                                                                                         | 96                             |  |  |  |  |
| UltraRAM (Mb)                           | 14.0                         | 18.0                                                                                                                       | 27.0                           |  |  |  |  |
| DSP Slices                              | 728                          | 1,248                                                                                                                      | 1,728                          |  |  |  |  |
| CMTs                                    | 4                            | 4                                                                                                                          | 8                              |  |  |  |  |
| Max. HP I/O <sup>(1)</sup>              | 156                          | 156                                                                                                                        | 416                            |  |  |  |  |
| Max. HD I/O <sup>(2)</sup>              | 96                           | 96                                                                                                                         | 48                             |  |  |  |  |
| System Monitor                          | 2                            | 2                                                                                                                          | 2                              |  |  |  |  |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 16                           | 16                                                                                                                         | 24                             |  |  |  |  |
| GTY Transceivers 32.75Gb/s              | 0                            | 0                                                                                                                          | 0                              |  |  |  |  |
| Transceiver Fractional PLLs             | 8                            | 8                                                                                                                          | 12                             |  |  |  |  |
| PCIe Gen3 x16 and Gen4 x8               | 2                            | 2                                                                                                                          | 2                              |  |  |  |  |
| 150G Interlaken                         | 0                            | 0                                                                                                                          | 0                              |  |  |  |  |
| 100G Ethernet w/ RS-FEC                 | 0                            | 0                                                                                                                          | 0                              |  |  |  |  |

- HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
  HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
  GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 6.



ASIC-class capabilities afforded by the UltraScale MPSoC architecture while supporting rapid system development.

The inclusion of an application processor enables high-level operating system support, e.g., Linux. Other standard operating systems used with the Cortex-A53 processor are also available for the Zynq UltraScale+ MPSoC family. The PS and the PL are on separate power domains, enabling users to power down the PL for power management if required. The processors in the PS always boot first, allowing a software centric approach for PL configuration. PL configuration is managed by software running on the CPU, so it boots similar to an ASSP.



#### SATA

- Compliant with SATA 3.1 Specification
- SATA host port supports up to 2 external devices
- Compliant with Advanced Host Controller Interface ('AHCI') ver. 1.3
- 1.5Gb/s, 3.0Gb/s, and 6.0Gb/s data rates
- Power management features: supports partial and slumber modes

#### **USB 3.0**

- Two USB controllers (configurable as USB 2.0 or USB 3.0)
- Up to 5.0Gb/s data rate
- Host and Device modes
  - Super Speed, High Speed, Full Speed, and Low Speed
  - o Up to 12 endpoints
  - The USB host controller registers and data structures are compliant to Intel xHCI specifications
  - 64-bit AXI master port with built-in DMA
  - o Power management features: Hibernation mode

### DisplayPort Controller

- 4K Display Processing with DisplayPort output
  - Maximum resolution of 4K x 2K-30 (30Hz pixel rate)
  - DisplayPort AUX channel, and Hot Plug Detect (HPD) on the output
  - o RGB YCbCr, 4:2:0; 4:2:2, 4:4:4 with 6, 8, 10, and 12b/c
  - Y-only, xvYCC, RGB 4:4:4, YCbCr 4:4:4, YCbCr 4:2:2, and YCbCr 4:2:0 video format with 6,8,10 and 12-bits per color component
  - 256-color palette
  - Multiple frame buffer formats
  - o 1, 2, 4, 8 bits per pixel (bpp) via a palette
  - o 16, 24, 32bpp
  - o Graphics formats such as RGBA8888, RGB555, etc.
- Accepts streaming video from the PL or dedicated DMA controller
- Enables Alpha blending of graphics and Chroma keying



- Full duplex flow control with recognition of incoming pause frames and hardware generation of transmitted pause frames
- 802.1Q VLAN tagging with recognition of incoming VLAN and priority tagged frames
- Supports IEEE Std 1588 v2

### SD/SDIO 3.0 Controller

In addition to secure digital (SD) devices, this controller also supports eMMC 4.51.

- Host mode support only
- Built-in DMA
- 1/4-Bit SD Specification, version 3.0
- 1/4/8-Bit eMMC Specification, version 4.51
- Supports primary boot from SD Card and eMMC (Managed NAND)
- High speed, default speed, and low-speed support
- 1 and 4-bit data interface support
  - Low speed clock 0-400KHz
  - Default speed 0-25MHz
  - High speed clock 0-50MHz
- High speed Interface
  - o SD UHS-1: 208MHz
  - o eMMC HS200: 200MHz
- Memory, I/O, and SD cards
- Power control modes
- Data FIFO interface up to 512B

#### **UART**

- Programmable baud rate generator
- 6, 7, or 8 data bits
- 1, 1.5, or 2 stop bits
- Odd, even, space, mark, or no parity
- Parity, framing, and overrun error detection
- Line break generation and detection
- Automatic echo, local loopback, and remote loopback channel modes
- Modem control signals: CTS, RTS, DSR, DTR, RI, and DCD (from EMIO only)



- Sleep Mode with automatic wake-up
- Snoop Mode
- 16-bit timestamping for receive messages
- Both internal generated reference clock and external reference clock input from MIO
- Guarantee clock sampling edge between 80 to 83% at 24MHz reference clock input
- Optional eFUSE disable per port

#### **USB 2.0**

- Two USB controllers (configurable as USB 2.0 or USB 3.0)
- Host, device and On-The-Go (OTG) modes
- High Speed, Full Speed, and Low Speed
- Up to 12 endpoints
- 8-bit ULPI External PHY Interface
- The USB host controller registers and data structures are compliant to Intel xHCI specifications.
- 64-bit AXI master port with built-in DMA
- Power management features: hibernation mode

### **Static Memory Interfaces**

The static memory interfaces support external static memories.

- ONFI 3.1 NAND flash support with up to 24-bit ECC
- 1-bit SPI, 2-bit SPI, 4-bit SPI (Quad-SPI), or two Quad-SPI (8-bit) serial NOR flash
- 8-bit eMMC interface supporting managed NAND flash

#### NAND ONFI 3.1 Flash Controller

- ONFI 3.1 compliant
- Supports chip select reduction per ONFI 3.1 spec
- SLC NAND for boot/configuration and data storage
- ECC options based on SLC NAND
  - o 1, 4, or 8 bits per 512+spare bytes
  - o 24 bits per 1024+spare bytes
- Maximum throughput as follows
  - o Asynchronous mode (SDR) 24.3MB/s
  - Synchronous mode (NV-DDR) 112MB/s (for 100MHz flash clock)
- 8-bit SDR NAND interface



#### **HS-MIO**

The function of the HS-MIO is to multiplex access from the high-speed PS peripheral to the differential pair on the PS-GTR transceiver as defined in the configuration registers. Up to 4 channels of the transceiver are available for use by the high-speed interfaces in the PS.

Table 9: HS-MIO Peripheral Interface Mapping

| Peripheral Interface   | Lane0  | Lane1  | Lane2  | Lane3  |
|------------------------|--------|--------|--------|--------|
| PCIe (x1, x2 or x4)    | PCIe0  | PCIe1  | PCIe2  | PCIe3  |
| SATA (1 or 2 channels) | SATA0  | SATA1  | SATA0  | SATA1  |
| DisplayPort (TX only)  | DP1    | DP0    | DP1    | DP0    |
| USB0                   | USB0   | USB0   | USB0   | _      |
| USB1                   | _      | _      | _      | USB1   |
| SGMII0                 | SGMII0 | _      | _      | _      |
| SGMII1                 | _      | SGMII1 | _      | _      |
| SGMI12                 | _      | _      | SGMI12 | -      |
| SGMI13                 | _      | _      | _      | SGMII3 |

### **PS-PL Interface**

The PS-PL interface includes:

- AMBA AXI4 interfaces for primary data communication
  - Six 128-bit/64-bit/32-bit High Performance (HP) Slave AXI interfaces from PL to PS.
    - Four 128-bit/64-bit/32-bit HP AXI interfaces from PL to PS DDR.
    - Two 128-bit/64-bit/32-bit high-performance coherent (HPC) ports from PL to cache coherent interconnect (CCI).
  - o Two 128-bit/64-bit/32-bit HP Master AXI interfaces from PS to PL.
  - o One 128-bit/64-bit/32-bit interface from PL to RPU in PS (PL\_LPD) for low latency access to OCM.
  - One 128-bit/64-bit/32-bit AXI interface from RPU in PS to PL (LPD\_PL) for low latency access to PL.
  - One 128-bit AXI interface (ACP port) for I/O coherent access from PL to Cortex-A53 cache memory.
    This interface provides coherency in hardware for Cortex-A53 cache memory.
  - One 128-bit AXI interface (ACE Port) for Fully coherent access from PL to Cortex-A53. This interface provides coherency in hardware for Cortex-A53 cache memory and the PL.
- Clocks and resets
  - Four PS clock outputs to the PL with start/stop control.
  - Four PS reset outputs to the PL.



## **Programmable Logic**

This section covers the information about blocks in the Programmable Logic (PL).

## **Device Layout**

UltraScale architecture-based devices are arranged in a column-and-grid layout. Columns of resources are combined in different ratios to provide the optimum capability for the device density, target market or application, and device cost. At the core of UltraScale+ MPSoCs is the processing system that displaces some of the full or partial columns of programmable logic resources. Figure 1 shows a device-level view with resources grouped together. For simplicity, certain resources such as the processing system, integrated blocks for PCIe, configuration logic, and System Monitor are not shown.



Figure 1: Device with Columnar Resources

Resources within the device are divided into segmented clock regions. The height of a clock region is 60 CLBs. A bank of 52 I/Os, 24 DSP slices, 12 block RAMs, or 4 transceiver channels also matches the height of a clock region. The width of a clock region is essentially the same in all cases, regardless of device size or the mix of resources in the region, enabling repeatable timing results. Each segmented clock region contains vertical and horizontal clock routing that span its full height and width. These horizontal and vertical clock routes can be segmented at the clock region boundary to provide a flexible, high-performance, low-power clock distribution architecture. Figure 2 is a representation of a device divided into regions.



### **Out-of-Band Signaling**

The transceivers provide out-of-band (OOB) signaling, often used to send low-speed signals from the transmitter to the receiver while high-speed serial data transmission is not active. This is typically done when the link is in a powered-down state or has not yet been initialized. This benefits PCIe and SATA/SAS and QPI applications.

## **Integrated Interface Blocks for PCI Express Designs**

The MPSoC PL includes integrated blocks for PCIe technology that can be configured as an Endpoint or Root Port, compliant to the PCI Express Base Specification Revision 3.1 for Gen3 and lower data rates and compatible with the PCI Express Base Specification Revision 4.0 (rev 0.5) for Gen4 data rates. The Root Port can be used to build the basis for a compatible Root Complex, to allow custom chip-to-chip communication via the PCI Express protocol, and to attach ASSP Endpoint devices, such as Ethernet Controllers or Fibre Channel HBAs, to the MPSoC.

This block is highly configurable to system design requirements and can operate 1, 2, 4, 8, or 16 lanes at up to 2.5Gb/s, 5.0Gb/s, 8.0Gb/s, or 16Gb/s data rates. For high-performance applications, advanced buffering techniques of the block offer a flexible maximum payload size of up to 1,024 bytes. The integrated block interfaces to the integrated high-speed transceivers for serial connectivity and to block RAMs for data buffering. Combined, these elements implement the Physical Layer, Data Link Layer, and Transaction Layer of the PCI Express protocol.

Xilinx provides a light-weight, configurable, easy-to-use LogiCORE™ IP wrapper that ties the various building blocks (the integrated block for PCIe, the transceivers, block RAM, and clocking resources) into an Endpoint or Root Port solution. The system designer has control over many configurable parameters: link width and speed, maximum payload size, MPSoC logic interface speeds, reference clock frequency, and base address register decoding and filtering.

## **Integrated Block for Interlaken**

Some UltraScale architecture-based devices include integrated blocks for Interlaken. Interlaken is a scalable chip-to-chip interconnect protocol designed to enable transmission speeds from 10Gb/s to 150Gb/s. The Interlaken integrated block in the UltraScale architecture is compliant to revision 1.2 of the Interlaken specification with data striping and de-striping across 1 to 12 lanes. Permitted configurations are: 1 to 12 lanes at up to 12.5Gb/s and 1 to 6 lanes at up to 25.78125Gb/s, enabling flexible support for up to 150Gb/s per integrated block. With multiple Interlaken blocks, certain UltraScale architecture-based devices enable easy, reliable Interlaken switches and bridges.

## **Integrated Block for 100G Ethernet**

Compliant to the IEEE Std 802.3ba, the 100G Ethernet integrated blocks in the UltraScale architecture provide low latency 100Gb/s Ethernet ports with a wide range of user customization and statistics gathering. With support for 10 x 10.3125Gb/s (CAUI) and 4 x 25.78125Gb/s (CAUI-4) configurations, the integrated block includes both the 100G MAC and PCS logic with support for IEEE Std 1588v2 1-step and 2-step hardware timestamping.

In UltraScale+ devices, the 100G Ethernet blocks contain a Reed Solomon Forward Error Correction (RS-FEC) block, compliant to IEEE Std 802.3bj, that can be used with the Ethernet block or stand alone in user applications. These families also support OTN mapping mode in which the PCS can be operate without using the MAC.

## **Clock Management**

The clock generation and distribution components in UltraScale architecture-based devices are located adjacent to the columns that contain the memory interfacing and input and output circuitry. This tight coupling of clocking and I/O provides low-latency clocking to the I/O for memory interfaces and other I/O protocols. Within every clock management tile (CMT) resides one mixed-mode clock manager (MMCM), two PLLs, clock distribution buffers and routing, and dedicated circuitry for implementing external memory interfaces.

### **Mixed-Mode Clock Manager**

The mixed-mode clock manager (MMCM) can serve as a frequency synthesizer for a wide range of frequencies and as a jitter filter for incoming clocks. At the center of the MMCM is a voltage-controlled oscillator (VCO), which speeds up and slows down depending on the input voltage it receives from the phase frequency detector (PFD).

Three sets of programmable frequency dividers (D, M, and O) are programmable by configuration and during normal operation via the Dynamic Reconfiguration Port (DRP). The pre-divider D reduces the input frequency and feeds one input of the phase/frequency comparator. The feedback divider M acts as a multiplier because it divides the VCO output frequency before feeding the other input of the phase comparator. D and M must be chosen appropriately to keep the VCO within its specified frequency range. The VCO has eight equally-spaced output phases (0°, 45°, 90°, 135°, 180°, 225°, 270°, and 315°). Each phase can be selected to drive one of the output dividers, and each divider is programmable by configuration to divide by any integer from 1 to 128.

The MMCM has three input-jitter filter options: low bandwidth, high bandwidth, or optimized mode. Low-Bandwidth mode has the best jitter attenuation. High-Bandwidth mode has the best phase offset. Optimized mode allows the tools to find the best setting.

The MMCM can have a fractional counter in either the feedback path (acting as a multiplier) or in one output path. Fractional counters allow non-integer increments of 1/8 and can thus increase frequency synthesis capabilities by a factor of 8. The MMCM can also provide fixed or dynamic phase shift in small increments that depend on the VCO frequency. At 1,600MHz, the phase-shift timing increment is 11.2ps.



#### **PLL**

With fewer features than the MMCM, the two PLLs in a clock management tile are primarily present to provide the necessary clocks to the dedicated memory interface circuitry. The circuit at the center of the PLLs is similar to the MMCM, with PFD feeding a VCO and programmable M, D, and O counters. There are two divided outputs to the device fabric per PLL as well as one clock plus one enable signal to the memory interface circuitry.

Zynq UltraScale+ MPSoCs are equipped with five additional PLLs in the PS for independently configuring the four primary clock domains with the PS: the APU, the RPU, the DDR controller, and the I/O peripherals.

### **Clock Distribution**

Clocks are distributed throughout Zynq UltraScale+ MPSoCs via buffers that drive a number of vertical and horizontal tracks. There are 24 horizontal clock routes per clock region and 24 vertical clock routes per clock region with 24 additional vertical clock routes adjacent to the MMCM and PLL. Within a clock region, clock signals are routed to the device logic (CLBs, etc.) via 16 gateable leaf clocks.

Several types of clock buffers are available. The BUFGCE and BUFCE\_LEAF buffers provide clock gating at the global and leaf levels, respectively. BUFGCTRL provides glitchless clock muxing and gating capability. BUFGCE\_DIV has clock gating capability and can divide a clock by 1 to 8. BUFG\_GT performs clock division from 1 to 8 for the transceiver clocks. In MPSoCs, clocks can be transferred from the PS to the PL using dedicated buffers.

## **Memory Interfaces**

Memory interface data rates continue to increase, driving the need for dedicated circuitry that enables high performance, reliable interfacing to current and next-generation memory technologies. Every Zynq UltraScale+ MPSoC includes dedicated physical interfaces (PHY) blocks located between the CMT and I/O columns that support implementation of high-performance PHY blocks to external memories such as DDR4, DDR3, QDRII+, and RLDRAM3. The PHY blocks in each I/O bank generate the address/control and data bus signaling protocols as well as the precision clock/data alignment required to reliably communicate with a variety of high-performance memory standards. Multiple I/O banks can be used to create wider memory interfaces.

As well as external parallel memory interfaces, Zynq UltraScale+ MPSoC can communicate to external serial memories, such as Hybrid Memory Cube (HMC), via the high-speed serial transceivers. All transceivers in the UltraScale architecture support the HMC protocol, up to 15Gb/s line rates. UltraScale architecture-based devices support the highest bandwidth HMC configuration of 64 lanes with a single device.



## **Configurable Logic Block**

Every Configurable Logic Block (CLB) in the UltraScale architecture contains 8 LUTs and 16 flip-flops. The LUTs can be configured as either one 6-input LUT with one output, or as two 5-input LUTs with separate outputs but common inputs. Each LUT can optionally be registered in a flip-flop. In addition to the LUTs and flip-flops, the CLB contains arithmetic carry logic and multiplexers to create wider logic functions.

Each CLB contains one slice. There are two types of slices: SLICEL and SLICEM. LUTs in the SLICEM can be configured as 64-bit RAM, as 32-bit shift registers (SRL32), or as two SRL16s. CLBs in the UltraScale architecture have increased routing and connectivity compared to CLBs in previous-generation Xilinx devices. They also have additional control signals to enable superior register packing, resulting in overall higher device utilization.

### Interconnect

Various length vertical and horizontal routing resources in the UltraScale architecture that span 1, 2, 4, 5, 12, or 16 CLBs ensure that all signals can be transported from source to destination with ease, providing support for the next generation of wide data buses to be routed across even the highest capacity devices while simultaneously improving quality of results and software run time.

### **Block RAM**

Every UltraScale architecture-based device contains a number of 36Kb block RAMs, each with two completely independent ports that share only the stored data. Each block RAM can be configured as one 36Kb RAM or two independent 18Kb RAMs. Each memory access, read or write, is controlled by the clock. Connections in every block RAM column enable signals to be cascaded between vertically adjacent block RAMs, providing an easy method to create large, fast memory arrays, and FIFOs with greatly reduced power consumption.

All inputs, data, address, clock enables, and write enables are registered. The input address is always clocked (unless address latching is turned off), retaining data until the next operation. An optional output data pipeline register allows higher clock rates at the cost of an extra cycle of latency. During a write operation, the data output can reflect either the previously stored data or the newly written data, or it can remain unchanged. Block RAM sites that remain unused in the user design are automatically powered down to reduce total power consumption. There is an additional pin on every block RAM to control the dynamic power gating feature.



## **Digital Signal Processing**

DSP applications use many binary multipliers and accumulators, best implemented in dedicated DSP slices. All UltraScale architecture-based devices have many dedicated, low-power DSP slices, combining high speed with small size while retaining system design flexibility.

Each DSP slice fundamentally consists of a dedicated 27 × 18 bit twos complement multiplier and a 48-bit accumulator. The multiplier can be dynamically bypassed, and two 48-bit inputs can feed a single-instruction-multiple-data (SIMD) arithmetic unit (dual 24-bit add/subtract/accumulate or quad 12-bit add/subtract/accumulate), or a logic unit that can generate any one of ten different logic functions of the two operands.

The DSP includes an additional pre-adder, typically used in symmetrical filters. This pre-adder improves performance in densely packed designs and reduces the DSP slice count by up to 50%. The 96-bit-wide XOR function, programmable to 12, 24, 48, or 96-bit widths, enables performance improvements when implementing forward error correction and cyclic redundancy checking algorithms.

The DSP also includes a 48-bit-wide pattern detector that can be used for convergent or symmetric rounding. The pattern detector is also capable of implementing 96-bit-wide logic functions when used in conjunction with the logic unit.

The DSP slice provides extensive pipelining and extension capabilities that enhance the speed and efficiency of many applications beyond digital signal processing, such as wide dynamic bus shifters, memory address generators, wide bus multiplexers, and memory-mapped I/O register files. The accumulator can also be used as a synchronous up/down counter.

## **System Monitor**

The System Monitor blocks in the UltraScale architecture are used to enhance the overall safety, security, and reliability of the system by monitoring the physical environment via on-chip power supply and temperature sensors.

All UltraScale architecture-based devices contain at least one System Monitor. The System Monitor in UltraScale+ devices is similar to the Kintex UltraScale and Virtex UltraScale devices but with the addition of a PMBus interface.

Zynq UltraScale+ MPSoCs contain one System Monitor in the PL and an additional block in the PS. The System Monitor in the PL has the same features as the block in UltraScale+ FPGAs. See Table 11.

Table 11: Key System Monitor Features

|            | Zynq UltraScale+ MPSoC PL | Zynq UltraScale+ MPSoC PS |
|------------|---------------------------|---------------------------|
| ADC        | 10-bit 200kSPS            | 10-bit 1MSPS              |
| Interfaces | JTAG, I2C, DRP, PMBus     | APB                       |



In FPGAs and the MPSoC PL, sensor outputs and up to 17 user-allocated external analog inputs are digitized using a 10-bit 200 kilo-sample-per-second (kSPS) ADC, and the measurements are stored in registers that can be accessed via internal FPGA (DRP), JTAG, PMBus, or I2C interfaces. The I2C interface and PMBus allow the on-chip monitoring to be easily accessed by the System Manager/Host before and after device configuration.

The System Monitor in the MPSoC PS uses a 10-bit, 1 mega-sample-per-second (MSPS) ADC to digitize the sensor inputs. The measurements are stored in registers and are accessed via the Advanced Peripheral Bus (APB) interface by the processors and the PMU in the PS.

## **Packaging**

The UltraScale architecture-based devices are available in a variety of organic flip-chip and lidless flip-chip packages supporting different quantities of I/Os and transceivers. Maximum supported performance can depend on the style of package and its material. Always refer to the specific device data sheet for performance specifications by package type.

In flip-chip packages, the silicon device is attached to the package substrate using a high-performance flip-chip process. Decoupling capacitors are mounted on the package substrate to optimize signal integrity under simultaneous switching of outputs (SSO) conditions.

## **System-Level Features**

Several functions span both the PS and PL and include:

- Reset Management
- Clock Management
- Power Domains
- PS Boot and Device Configuration
- Hardware and Software Debug Support

## **Reset Management**

The reset management function provides the ability to reset the entire device or individual units within it. The PS supports these reset functions and signals:

- External and internal power-on reset signal
- Warm reset
- Watchdog timer reset
- User resets to PL
- Software, watchdog timer, or JTAG provided resets
- Security violation reset (locked down reset)



### **Clock Management**

The PS in Zynq UltraScale+ MPSoCs is equipped with five phase-locked loops (PLLs), providing flexibility in configuring the clock domains within the PS. There are four primary clock domains of interest within the PS. These include the APU, the RPU, the DDR controller, and the I/O peripherals (IOP). The frequencies of all of these domains can be configured independently under software control.

#### **Power Domains**

The Zynq UltraScale+ MPSoC contains four separate power domains. When they are connected to separate power supplies, they can be completely powered down independently of each other without consuming any dynamic or static power. The processing system includes:

- Full Power Domain (FPD)
- Low Power Domain (LPD)
- Battery Powered Domain (BPD)

In addition to these three Processing System power domains, the PL can also be completely powered down if connected to separate power supplies.

The Full Power Domain (FPD) consists of the following major blocks:

- Application Processing Unit (APU)
- DMA (FP-DMA)
- Graphics Processing Unit (GPU)
- Dynamic Memory Controller (DDRC)
- High-Speed I/O Peripherals

The Low Power Domain (LPD) consists of the following major blocks:

- Real-Time Processing Unit (RPU)
- DMA (LP-DMA)
- Platform Management Unit (PMU)
- Configuration Security Unit (CSU)
- Low-Speed I/O Peripherals
- Static Memory Interfaces

The Battery Power Domain (BPD) is the lowest power domain of the Zynq UltraScale+ MPSoC processing system. In this mode, all the PS is powered off except the Real-Time Clock (RTC) and battery-backed RAM (BBRAM).

### **Power Examples**

Power for the Zynq UltraScale+ MPSoCs varies depending on the utilization of the PL resources, and the frequency of the PS and PL. To estimate power, use the Xilinx Power Estimator (XPE) at:

http://www.xilinx.com/products/design\_tools/logic\_design/xpe.htm



## **Ordering Information**

Table 12 shows the speed and temperature grades available in the different device families.

Table 12: Speed Grade and Temperature Grade

|                  |                                               | Speed Grade and Temperature Grade |                   |                                         |                                      |  |  |  |  |
|------------------|-----------------------------------------------|-----------------------------------|-------------------|-----------------------------------------|--------------------------------------|--|--|--|--|
| Device<br>Family | Devices                                       | Commercial<br>(C)                 | Industrial<br>(I) |                                         |                                      |  |  |  |  |
|                  |                                               | 0°C to +85°C                      | 0°C to +100°C     | 0°C to +110°C                           | -40°C to +100°C                      |  |  |  |  |
|                  |                                               |                                   | -2E (0.85V)       |                                         | -21 (0.85V)                          |  |  |  |  |
|                  | CG                                            |                                   |                   | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |  |  |  |
|                  | Devices                                       |                                   | -1E (0.85V)       |                                         | -1I (0.85V)                          |  |  |  |  |
|                  |                                               |                                   |                   |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |  |  |  |
|                  |                                               |                                   | -2E (0.85V)       |                                         | -21 (0.85V)                          |  |  |  |  |
|                  | ZU2EG                                         |                                   |                   | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |  |  |  |
|                  | ZU3EG                                         |                                   | -1E (0.85V)       |                                         | -1I (0.85V)                          |  |  |  |  |
|                  |                                               |                                   |                   |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |  |  |  |
|                  | ZU4EG                                         |                                   | -3E (0.90V)       |                                         |                                      |  |  |  |  |
| Zynq             | ZU5EG<br>ZU6EG                                |                                   | -2E (0.85V)       |                                         | -21 (0.85V)                          |  |  |  |  |
| UltraScale+      | ZU7EG                                         |                                   |                   | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |  |  |  |
|                  | ZU9EG<br>ZU11EG<br>ZU15EG<br>ZU17EG<br>ZU19EG |                                   | -1E (0.85V)       |                                         | -1I (0.85V)                          |  |  |  |  |
|                  |                                               |                                   |                   |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |  |  |  |
|                  |                                               |                                   | -3E (0.90V)       |                                         |                                      |  |  |  |  |
|                  |                                               |                                   | -2E (0.85V)       |                                         | -2I (0.85V)                          |  |  |  |  |
|                  | EV<br>Devices                                 |                                   |                   | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |  |  |  |
|                  | 201.000                                       |                                   | -1E (0.85V)       |                                         | -1I (0.85V)                          |  |  |  |  |
|                  |                                               |                                   |                   |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |  |  |  |

#### Notes:

The ordering information shown in Figure 3 applies to all packages in the Zynq UltraScale+ MPSoCs.

<sup>1.</sup> In -2LE speed/temperature grade, devices can operate for a limited time with junction temperature of 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal at 0.85V or low voltage at 0.72V). Operation at 110°C Tj is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of device lifetime.

<sup>2.</sup> In Zynq UltraScale+ MPSoCs, when operating the PL at low voltage (0.72V), the PS operates at nominal voltage (0.85V)



## **Revision History**

The following table shows the revision history for this document:

| Date       | Version | Description of Revisions                                                                                                                                                                                                                                                                                                                                        |
|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02/15/2017 | 1.4     | Updated DSP count in Table 1, Table 3, and Table 5. Updated I/O Electrical Characteristics. Updated Table 12 with -2E speed grade.                                                                                                                                                                                                                              |
| 09/23/2016 | 1.3     | Updated Table 2; Table 3; Table 4; Table 6; Graphics Processing Unit (GPU); and NAND ONFI 3.1 Flash Controller.                                                                                                                                                                                                                                                 |
| 06/03/2016 | 1.2     | Added CG devices: Updated Table 1; Table 2; Table 3; Table 4; Table 5; Table 6; and Table 12. Added Video Encoder/Decoder (VCU); Table 7; and Power Examples (removed XPE Computed Range table). Updated: General Description; ARM Cortex-A53 Based Application Processing Unit (APU); Zynq UltraScale+ MPSoCs; Dynamic Memory Controller (DDRC); and Figure 3. |
| 01/28/2016 | 1.1     | Updated Table 1 and Table 2.                                                                                                                                                                                                                                                                                                                                    |
| 11/24/2015 | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                         |

## **Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>.

This document contains preliminary information and is subject to change without notice. Information provided herein relates to products and/or services not yet available for sale, and provided solely for information purposes and are not intended, or to be construed, as an offer for sale or an attempted commercialization of the products and/or services referred to herein.

## **Automotive Applications Disclaimer**

AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.