# E·XFL

#### AMD Xilinx - XCZU5EG-L1SFVC784I Datasheet



Welcome to E-XFL.COM

Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems

**Embedded - System On Chip (SoC)** refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications.

#### What are Embedded - System On Chip (SoC)?

**System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central

#### Details

| Details                    |                                                                                                          |
|----------------------------|----------------------------------------------------------------------------------------------------------|
| Product Status             | Active                                                                                                   |
| Architecture               | MCU, FPGA                                                                                                |
| Core Processor             | Quad ARM® Cortex®-A53 MPCore™ with CoreSight™, Dual ARM®Cortex™-R5 with CoreSight™, ARM<br>Mali™-400 MP2 |
| Flash Size                 | -                                                                                                        |
| RAM Size                   | 256KB                                                                                                    |
| Peripherals                | DMA, WDT                                                                                                 |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG                       |
| Speed                      | 500MHz, 600MHz, 1.2GHz                                                                                   |
| Primary Attributes         | Zynq®UltraScale+ <sup>™</sup> FPGA, 256K+ Logic Cells                                                    |
| Operating<br>Temperature   | -40°C ~ 100°C (TJ)                                                                                       |
| Package / Case             | 784-BFBGA, FCBGA                                                                                         |
| Supplier Device<br>Package | 784-FCBGA (23x23)                                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/xilinx/xczu5eg-l1sfvc784i                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Zynq UltraScale+ MPSoC Data Sheet: Overview

### ARM Mali-400 Based GPU

- Supports OpenGL ES 1.1 and 2.0
- Supports OpenVG 1.1
- GPU frequency: Up to 667MHz
- Single Geometry Processor, Two Pixel Processors
- Pixel Fill Rate: 2 Mpixels/sec/MHz
- Triangle Rate: 0.11 Mtriangles/sec/MHz
- 64KB L2 Cache
- Power island gating

### **External Memory Interfaces**

- Multi-protocol dynamic memory controller
- 32-bit or 64-bit interfaces to DDR4, DDR3, DDR3L, or LPDDR3 memories, and 32-bit interface to LPDDR4 memory
- ECC support in 64-bit and 32-bit modes
- Up to 32GB of address space using single or dual rank of 8-, 16-, or 32-bit-wide memories
- Static memory interfaces
  - eMMC4.51 Managed NAND flash support
  - ONFI3.1 NAND flash with 24-bit ECC
  - 1-bit SPI, 2-bit SPI, 4-bit SPI (Quad-SPI), or two Quad-SPI (8-bit) serial NOR flash

### 8-Channel DMA Controller

- Two DMA controllers of 8-channels each
- Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and scatter-gather transaction support

### **Serial Transceivers**

- Four dedicated PS-GTR receivers and transmitters supports up to 6.0Gb/s data rates
  - Supports SGMII tri-speed Ethernet, PCI Express® Gen2, Serial-ATA (SATA), USB3.0, and DisplayPort

# Dedicated I/O Peripherals and Interfaces

- PCI Express Compliant with PCIe® 2.1 base specification
  - Root complex and End Point configurations
  - o x1, x2, and x4 at Gen1 or Gen2 rates
- SATA Host
  - 1.5, 3.0, and 6.0Gb/s data rates as defined by SATA Specification, revision 3.1
  - o Supports up to two channels
- DisplayPort Controller
  - Up to 5.4Gb/s rate
  - Up to two TX lanes (no RX support)

- Four 10/100/1000 tri-speed Ethernet MAC peripherals with IEEE Std 802.3 and IEEE Std 1588 revision 2.0 support
  - o Scatter-gather DMA capability
  - Recognition of IEEE Std 1588 rev.2 PTP frames
  - o GMII, RGMII, and SGMII interfaces
  - Jumbo frames
- Two USB 3.0/2.0 Device, Host, or OTG peripherals, each supporting up to 12 endpoints
  - o USB 3.0/2.0 compliant device IP core
  - Super-speed, high- speed, full-speed, and low-speed modes
  - o Intel XHCI- compliant USB host
- Two full CAN 2.0B-compliant CAN bus interfaces
  - CAN 2.0-A and CAN 2.0-B and ISO 118981-1 standard compliant
- Two SD/SDIO 2.0/eMMC4.51 compliant controllers
- Two full-duplex SPI ports with three peripheral chip selects
- Two high-speed UARTs (up to 1Mb/s)
- Two master and slave I2C interfaces
- Up to 78 flexible multiplexed I/O (MIO) (up to three banks of 26 I/Os) for peripheral pin assignment
- Up to 96 EMIOs (up to three banks of 32 I/Os) connected to the PL

#### Interconnect

- High-bandwidth connectivity within PS and between PS and PL
- ARM AMBA® AXI4-based
- QoS support for latency and bandwidth control
- Cache Coherent Interconnect (CCI)

#### **System Memory Management**

- System Memory Management Unit (SMMU)
- Xilinx Memory Protection Unit (XMPU)

#### **Platform Management Unit**

- Power gates PS peripherals, power islands, and power domains
- Clock gates PS peripheral user firmware option

### **Configuration and Security Unit**

- Boots PS and configures PL
- Supports secure and non-secure boot modes

#### **System Monitor in PS**

• On-chip voltage and temperature sensing

## Programmable Logic (PL)

### Configurable Logic Blocks (CLB)

- Look-up tables (LUT)
- Flip-flops
- Cascadable adders

#### 36Kb Block RAM

- True dual-port
- Up to 72 bits wide
- Configurable as dual 18Kb

#### UltraRAM

- 288Kb dual-port
- 72 bits wide
- Error checking and correction

### **DSP Blocks**

- 27 x 18 signed multiply
- 48-bit adder/accumulator
- 27-bit pre-adder

#### **Programmable I/O Blocks**

- Supports LVCMOS, LVDS, and SSTL
- 1.0V to 3.3V I/O
- Programmable I/O delay and SerDes

### JTAG Boundary-Scan

• IEEE Std 1149.1 Compatible Test Interface

#### **PCI Express**

- Supports Root complex and End Point configurations
- Supports up to Gen4 speeds
- Up to five integrated blocks in select devices

### **100G Ethernet MAC/PCS**

- IEEE Std 802.3 compliant
- CAUI-10 (10x 10.3125Gb/s) or CAUI-4 (4x 25.78125Gb/s)
- RSFEC (IEEE Std 802.3bj) in CAUI-4 configuration
- Up to four integrated blocks in select devices

#### Interlaken

- Interlaken spec 1.2 compliant
- 64/67 encoding
- 12 x 12.5Gb/s or 6 x 25Gb/s
- Up to four integrated blocks in select devices

### Video Encoder/Decoder (VCU)

- Available in EV devices
- Accessible from either PS or PL
- Simultaneous encode and decode
- H.264 and H.265 support

#### System Monitor in PL

- On-chip voltage and temperature sensing
- 10-bit 200KSPS ADC with up to 17 external inputs

## **Feature Summary**

#### Table 1: Zynq UltraScale+ MPSoC: CG Device Feature Summary

|                                         | ZU2CG        | ZU3CG         | ZU4CG                      | ZU5CG                             | ZU6CG                        | ZU7CG           | ZU9CG          |
|-----------------------------------------|--------------|---------------|----------------------------|-----------------------------------|------------------------------|-----------------|----------------|
| Application Processing Unit             | Dual-core AR | RM Cortex-A53 | MPCore with C<br>32KB/32KI | CoreSight; NEO<br>B L1 Cache, 1M  | N & Single/Dou<br>B L2 Cache | ble Precision F | loating Point; |
| Real-Time Processing Unit               | Dual-core A  | ARM Cortex-R5 |                            | t; Single/Doubl<br>Cache, and TCN |                              | ating Point; 32 | KB/32KB L1     |
| Embedded and External<br>Memory         | 256K         | B On-Chip Me  |                            | External DDR4;<br>Quad-SPI; NAM   |                              | ; LPDDR4; LPD   | DR3;           |
| General Connectivity                    | 214 PS I/O;  | UART; CAN; U  | SB 2.0; I2C; S             | PI; 32b GPIO;<br>Timer Counters   | Real Time Cloc               | k; WatchDog T   | imers; Triple  |
| High-Speed Connectivity                 | Z            | PS-GTR; PCI   | e Gen1/2; Seria            | al ATA 3.1; Dis                   | playPort 1.2a;               | USB 3.0; SGM    |                |
| System Logic Cells                      | 103,320      | 154,350       | 192,150                    | 256,200                           | 469,446                      | 504,000         | 599,550        |
| CLB Flip-Flops                          | 94,464       | 141,120       | 175,680                    | 234,240                           | 429,208                      | 460,800         | 548,160        |
| CLB LUTs                                | 47,232       | 70,560        | 87,840                     | 117,120                           | 214,604                      | 230,400         | 274,080        |
| Distributed RAM (Mb)                    | 1.2          | 1.8           | 2.6                        | 3.5                               | 6.9                          | 6.2             | 8.8            |
| Block RAM Blocks                        | 150          | 216           | 128                        | 144                               | 714                          | 312             | 912            |
| Block RAM (Mb)                          | 5.3          | 7.6           | 4.5                        | 5.1                               | 25.1                         | 11.0            | 32.1           |
| UltraRAM Blocks                         | 0            | 0             | 48                         | 64                                | 0                            | 96              | 0              |
| UltraRAM (Mb)                           | 0            | 0             | 14.0                       | 18.0                              | 0                            | 27.0            | 0              |
| DSP Slices                              | 240          | 360           | 728                        | 1,248                             | 1,973                        | 1,728           | 2,520          |
| CMTs                                    | 3            | 3             | 4                          | 4                                 | 4                            | 8               | 4              |
| Max. HP I/O <sup>(1)</sup>              | 156          | 156           | 156                        | 156                               | 208                          | 416             | 208            |
| Max. HD I/O <sup>(2)</sup>              | 96           | 96            | 96                         | 96                                | 120                          | 48              | 120            |
| System Monitor                          | 2            | 2             | 2                          | 2                                 | 2                            | 2               | 2              |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0            | 0             | 16                         | 16                                | 24                           | 24              | 24             |
| GTY Transceivers 32.75Gb/s              | 0            | 0             | 0                          | 0                                 | 0                            | 0               | 0              |
| Transceiver Fractional PLLs             | 0            | 0             | 8                          | 8                                 | 12                           | 12              | 12             |
| PCIe Gen3 x16 and Gen4 x8               | 0            | 0             | 2                          | 2                                 | 0                            | 2               | 0              |
| 150G Interlaken                         | 0            | 0             | 0                          | 0                                 | 0                            | 0               | 0              |
| 100G Ethernet w/ RS-FEC                 | 0            | 0             | 0                          | 0                                 | 0                            | 0               | 0              |

#### Notes:

1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.

HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
 GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 2.

| 5                          | •                  |                    |                    | •                  |                    |                    |                    |                    |
|----------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Dackago                    | Package            | ZU2CG              | ZU3CG              | ZU4CG              | ZU5CG              | ZU6CG              | ZU7CG              | ZU9CG              |
| Package<br>(1)(2)(3)(4)(5) | Dimensions<br>(mm) | HD, HP<br>GTH, GTY |
| SBVA484 <sup>(6)</sup>     | 19x19              | 24, 58<br>0, 0     | 24, 58<br>0, 0     |                    |                    |                    |                    |                    |
| SFVA625                    | 21x21              | 24, 156<br>0, 0    | 24, 156<br>0, 0    |                    |                    |                    |                    |                    |
| SFVC784 <sup>(7)</sup>     | 23x23              | 96, 156<br>0, 0    | 96, 156<br>0, 0    | 96, 156<br>4, 0    | 96, 156<br>4, 0    |                    |                    |                    |
| FBVB900                    | 31x31              |                    |                    | 48, 156<br>16, 0   | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    |
| FFVC900                    | 31x31              |                    |                    |                    |                    | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |
| FFVB1156                   | 35x35              |                    |                    |                    |                    | 120, 208<br>24, 0  |                    | 120, 208<br>24, 0  |
| FFVC1156                   | 35x35              |                    |                    |                    |                    |                    | 48, 312<br>20, 0   |                    |
| FFVF1517                   | 40x40              |                    |                    |                    |                    |                    | 48, 416<br>24, 0   |                    |

Table 2: Zynq UltraScale+ MPSoC: CG Device-Package Combinations and Maximum I/Os

#### Notes:

- 1. Go to Ordering Information for package designation details.
- 2. FB/FF packages have 1.0mm ball pitch. SB/SF packages have 0.8mm ball pitch.
- 3. All device package combinations bond out 4 PS-GTR transceivers.
- 4. All device package combinations bond out 214 PS I/O except ZU2CG and ZU3CG in the SBVA484 and SFVA625 packages, which bond out 170 PS I/Os.
- 5. Packages with the same last letter and number sequence, e.g., A484, are footprint compatible with all other UltraScale devices with the same sequence. The footprint compatible devices within this family are outlined.
- 6. All 58 HP I/O pins are powered by the same  $V_{\text{CCO}}$  supply.
- 7. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s.

| Dackago                    | Package            | ZU2EG              | ZU3EG              | ZU4EG              | ZU5EG              | ZU6EG              | ZU7EG              | ZU9EG              | ZU11EG             | ZU15EG             | ZU17EG             | ZU19EG             |
|----------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Package<br>(1)(2)(3)(4)(5) | Dimensions<br>(mm) | HD, HP<br>GTH, GTY |
| SBVA484 <sup>(6)</sup>     | 19x19              | 24, 58<br>0, 0     | 24, 58<br>0, 0     |                    |                    |                    |                    |                    |                    |                    |                    |                    |
| SFVA625                    | 21x21              | 24, 156<br>0, 0    | 24, 156<br>0, 0    |                    |                    |                    |                    |                    |                    |                    |                    |                    |
| SFVC784 <sup>(7)</sup>     | 23x23              | 96, 156<br>0, 0    | 96, 156<br>0, 0    | 96, 156<br>4, 0    | 96, 156<br>4, 0    |                    |                    |                    |                    |                    |                    |                    |
| FBVB900                    | 31x31              |                    |                    | 48, 156<br>16, 0   | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    |                    |                    |                    |                    |
| FFVC900                    | 31x31              |                    |                    |                    |                    | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    |                    |
| FFVB1156                   | 35x35              |                    |                    |                    |                    | 120, 208<br>24, 0  |                    | 120, 208<br>24, 0  |                    | 120, 208<br>24, 0  |                    |                    |
| FFVC1156                   | 35x35              |                    |                    |                    |                    |                    | 48, 312<br>20, 0   |                    | 48, 312<br>20, 0   |                    |                    |                    |
| FFVB1517                   | 40x40              |                    |                    |                    |                    |                    |                    |                    | 72, 416<br>16, 0   |                    | 72, 572<br>16, 0   | 72, 572<br>16, 0   |
| FFVF1517                   | 40x40              |                    |                    |                    |                    |                    | 48, 416<br>24, 0   |                    | 48, 416<br>32, 0   |                    |                    |                    |
| FFVC1760                   | 42.5x42.5          |                    |                    |                    |                    |                    |                    |                    | 96, 416<br>32, 16  |                    | 96, 416<br>32, 16  | 96, 416<br>32, 16  |
| FFVD1760                   | 42.5x42.5          |                    |                    |                    |                    |                    |                    |                    |                    |                    | 48, 260<br>44, 28  | 48, 260<br>44, 28  |
| FFVE1924                   | 45x45              |                    |                    |                    |                    |                    |                    |                    |                    |                    | 96, 572<br>44, 0   | 96, 572<br>44, 0   |

| Table 4: Zyng UltraScale+ M | MPSoC: EG Device-Package Combinations and Maximum I/Os |
|-----------------------------|--------------------------------------------------------|
|                             |                                                        |

#### Notes:

- 1. Go to Ordering Information for package designation details.<sup>(5)</sup>
- 2. FB/FF packages have 1.0mm ball pitch. SB/SF packages have 0.8mm ball pitch.
- 3. All device package combinations bond out 4 PS-GTR transceivers.
- 4. All device package combinations bond out 214 PS I/O except ZU2EG and ZU3EG in the SBVA484 and SFVA625 packages, which bond out 170 PS I/Os.
- 5. Packages with the same last letter and number sequence, e.g., A484, are footprint compatible with all other UltraScale devices with the same sequence. The footprint compatible devices within this family are outlined.
- 6. All 58 HP I/O pins are powered by the same  $V_{\text{CCO}}$  supply.
- 7. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s.

#### www.xilinx.com

#### Table 5: Zynq UltraScale+ MPSoC: EV Device Feature Summary

|                                         | ZU4EV                                                                                                             | ZU5EV                                                           | ZU7EV                          |  |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------|--|
| Application Processing Unit             | Quad-core ARM Cortex-A53 MPCore with CoreSight; NEON & Single/Double Precision F 32KB/32KB L1 Cache, 1MB L2 Cache |                                                                 |                                |  |
| Real-Time Processing Unit               | Dual-core ARM Cortex-R5 with                                                                                      | CoreSight; Single/Double Precision<br>Cache, and TCM            | n Floating Point; 32KB/32KB L1 |  |
| Embedded and External<br>Memory         | 256KB On-Chip Memory                                                                                              | w/ECC; External DDR4; DDR3; DE<br>External Quad-SPI; NAND; eMMC | DR3L; LPDDR4; LPDDR3;          |  |
| General Connectivity                    | 214 PS I/O; UART; CAN; USB 2.                                                                                     | .0; I2C; SPI; 32b GPIO; Real Time<br>Timer Counters             | Clock; WatchDog Timers; Triple |  |
| High-Speed Connectivity                 | 4 PS-GTR; PCIe Gen                                                                                                | 1/2; Serial ATA 3.1; DisplayPort 1                              | .2a; USB 3.0; SGMII            |  |
| Graphic Processing Unit                 | A                                                                                                                 | RM Mali™-400 MP2; 64KB L2 Cach                                  | ne                             |  |
| Video Codec                             | 1                                                                                                                 | 1                                                               | 1                              |  |
| System Logic Cells                      | 192,150                                                                                                           | 256,200                                                         | 504,000                        |  |
| CLB Flip-Flops                          | 175,680                                                                                                           | 234,240                                                         | 460,800                        |  |
| CLB LUTs                                | 87,840                                                                                                            | 117,120                                                         | 230,400                        |  |
| Distributed RAM (Mb)                    | 2.6                                                                                                               | 3.5                                                             | 6.2                            |  |
| Block RAM Blocks                        | 128                                                                                                               | 144                                                             | 312                            |  |
| Block RAM (Mb)                          | 4.5                                                                                                               | 5.1                                                             | 11.0                           |  |
| UltraRAM Blocks                         | 48                                                                                                                | 64                                                              | 96                             |  |
| UltraRAM (Mb)                           | 14.0                                                                                                              | 18.0                                                            | 27.0                           |  |
| DSP Slices                              | 728                                                                                                               | 1,248                                                           | 1,728                          |  |
| CMTs                                    | 4                                                                                                                 | 4                                                               | 8                              |  |
| Max. HP I/O <sup>(1)</sup>              | 156                                                                                                               | 156                                                             | 416                            |  |
| Max. HD I/O <sup>(2)</sup>              | 96                                                                                                                | 96                                                              | 48                             |  |
| System Monitor                          | 2                                                                                                                 | 2                                                               | 2                              |  |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 16                                                                                                                | 16                                                              | 24                             |  |
| GTY Transceivers 32.75Gb/s              | 0                                                                                                                 | 0                                                               | 0                              |  |
| Transceiver Fractional PLLs             | 8                                                                                                                 | 8                                                               | 12                             |  |
| PCIe Gen3 x16 and Gen4 x8               | 2                                                                                                                 | 2                                                               | 2                              |  |
| 150G Interlaken                         | 0                                                                                                                 | 0                                                               | 0                              |  |
| 100G Ethernet w/ RS-FEC                 | 0                                                                                                                 | 0                                                               | 0                              |  |

Notes:

HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
 HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
 GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 6.

## Zynq UltraScale+ MPSoCs

A comprehensive device family, Zynq UltraScale+ MPSoCs offer single-chip, all programmable, heterogeneous multiprocessors that provide designers with software, hardware, interconnect, power, security, and I/O programmability. The range of devices in the Zynq UltraScale+ MPSoC family allows designers to target cost-sensitive as well as high-performance applications from a single platform using industry-standard tools. While each Zynq UltraScale+ MPSoC contains the same PS, the PL, Video hard blocks, and I/O resources vary between the devices.

| 5 1 |                          |                          |                          |
|-----|--------------------------|--------------------------|--------------------------|
|     | CG Devices               | EG Devices               | EV Devices               |
| APU | Dual-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 |
| RPU | Dual-core ARM Cortex-R5  | Dual-core ARM Cortex-R5  | Dual-core ARM Cortex-R5  |
| GPU | _                        | Mali-400MP2              | Mali-400MP2              |
| VCU | _                        | _                        | H.264/H.265              |

#### Table 7: Zynq UltraScale+ MPSoC Device Features

The Zynq UltraScale+ MPSoCs are able to serve a wide range of applications including:

- Automotive: Driver assistance, driver information, and infotainment
- Wireless Communications: Support for multiple spectral bands and smart antennas
- Wired Communications: Multiple wired communications standards and context-aware network services
- Data Centers: Software Defined Networks (SDN), data pre-processing, and analytics
- Smarter Vision: Evolving video-processing algorithms, object detection, and analytics
- Connected Control/M2M: Flexible/adaptable manufacturing, factory throughput, quality, and safety

The UltraScale MPSoC architecture provides processor scalability from 32 to 64 bits with support for virtualization, the combination of soft and hard engines for real-time control, graphics/video processing, waveform and packet processing, next-generation interconnect and memory, advanced power management, and technology enhancements that deliver multi-level security, safety, and reliability. Xilinx offers a large number of soft IP for the Zynq UltraScale+ MPSoC family. Stand-alone and Linux device drivers are available for the peripherals in the PS and the PL. Xilinx's Vivado® Design Suite, SDK™, and PetaLinux development environments enable rapid product development for software, hardware, and systems engineers. The ARM-based PS also brings a broad range of third-party tools and IP providers in combination with Xilinx's existing PL ecosystem.

The Zynq UltraScale+ MPSoC family delivers unprecedented processing, I/O, and memory bandwidth in the form of an optimized mix of heterogeneous processing engines embedded in a next-generation, high-performance, on-chip interconnect with appropriate on-chip memory subsystems. The heterogeneous processing and programmable engines, which are optimized for different application tasks, enable the Zynq UltraScale+ MPSoCs to deliver the extensive performance and efficiency required to address next-generation smarter systems while retaining backwards compatibility with the original Zynq-7000 All Programmable SoC family. The UltraScale MPSoC architecture also incorporates multiple levels of security, increased safety, and advanced power management, which are critical requirements of next-generation smarter systems. Xilinx's embedded UltraFast™ design methodology fully exploits the

## **Processing System**

## **Application Processing Unit (APU)**

The key features of the APU include:

- 64-bit quad-core ARM Cortex-A53 MPCores. Features associated with each core include:
  - o ARM v8-A Architecture
  - Operating target frequency: up to 1.5GHz
  - Single and double precision floating point: 4 SP / 2 DP FLOPs
  - NEON Advanced SIMD support with single and double precision floating point instructions
  - o A64 instruction set in 64-bit operating mode, A32/T32 instruction set in 32-bit operating mode
  - Level 1 cache (separate instruction and data, 32KB each for each Cortex-A53 CPU)
    - 2-way set-associative Instruction Cache with parity support
    - 4-way set-associative Data Cache with ECC support
  - Integrated memory management unit (MMU) per processor core
  - o TrustZone for secure mode operation
  - o Virtualization support
- Ability to operate in single processor, symmetric quad processor, and asymmetric quad-processor modes
- Integrated 16-way set-associative 1MB Unified Level 2 cache with ECC support
- Interrupts and Timers
  - Generic interrupt controller (GIC-400)
  - ARM generic timers (4 timers per CPU)
  - One watchdog timer (WDT)
  - One global timer
  - Two triple timers/counters (TTC)
- Little and big endian support
  - Big endian support in BE8 mode
- CoreSight debug and trace support
  - Embedded Trace Macrocell (ETM) for instruction trace
  - o Cross trigger interface (CTI) enabling hardware breakpoints and triggers
- ACP interface to PL for I/O coherency and Level 2 cache allocation
- ACE interface to PL for full coherency
- Power island gating on each processor core
- Optional eFUSE disable per core

www.xilinx.com

#### **EXILINX**.

- Audio support
  - o A single stream carries up to 8 LPCM channels at 192kHz with 24-bit resolution
  - o Supports compressed formats including DRA, Dolby MAT, and DTS HD
  - o Multi-Stream Transport can extend the number of audio channels
  - Audio copy protection
  - o 2-channel streaming or input from the PL
  - Multi-channel non-streaming audio from a memory audio frame buffer
- Includes a System Time Clock (STC) compliant with ISO/IEC 13818-1
- Boot-time display using minimum resources

## Platform Management Unit (PMU)

- Performs system initialization during boot
- Acts as a delegate to the application and real-time processors during sleep state
- Initiates power-up and restart after the wake-up request
- Maintains the system power state at all time
- Manages the sequence of low-level events required for power-up, power-down, reset, clock gating, and power gating of islands and domains
- Provides error management (error handling and reporting)
- Provides safety check functions (e.g., memory scrubbing)

The PMU includes the following blocks:

- Platform management processor
- Fixed ROM for boot-up of the device
- 128KB RAM with ECC for optional user/firmware code
- Local and global registers to manage power-down, power-up, reset, clock gating, and power gating requests
- Interrupt controller with 16 interrupts from other modules and the inter-processor communication interface (IPI)
- GPI and GPO interfaces to and from PS I/O and PL
- JTAG interface for PMU debug
- Optional User-Defined Firmware

#### **E** XILINX.

#### SPI

- Full-duplex operation offers simultaneous receive and transmit
- 128B deep read and write FIFO
- Master or slave SPI mode
- Up to 3 chip select lines
- Multi-master environment
- Identifies an error condition if more than one master detected
- Selectable master clock reference
- Software can poll for status or be interrupt driven

#### 12C

- 128-bit buffer size
- Both normal (100kHz) and fast bus data rates (400kHz)
- Master or slave mode
- Normal or extended addressing
- I2C bus hold for slow host service

#### **GPIO**

- Up to 128 GPIO bits
  - Up to 78-bits from MIO and 96-bits from EMIO
- Each GPIO bit can be dynamically programmed as input or output
- Independent reset values for each bit of all registers
- Interrupt request generation for each GPIO signals
- Single Channel (Bit) write capability for all control registers include data output register, direction control register, and interrupt clear register
- Read back in output mode

#### CAN

- Conforms to the ISO 11898 -1, CAN2.0A, and CAN 2.0B standards
- Both standard (11-bit identifier) and extended (29-bit identifier) frames
- Bit rates up to 1Mb/s
- Transmit and Receive message FIFO with a depth of 64 messages
- Watermark interrupts for TXFIFO and RXFIFO
- Automatic re-transmission on errors or arbitration loss in normal mode
- Acceptance filtering of 4 acceptance filters

www.xilinx.com

#### **E** XILINX.

- Sleep Mode with automatic wake-up
- Snoop Mode
- 16-bit timestamping for receive messages
- Both internal generated reference clock and external reference clock input from MIO
- Guarantee clock sampling edge between 80 to 83% at 24MHz reference clock input
- Optional eFUSE disable per port

#### USB 2.0

- Two USB controllers (configurable as USB 2.0 or USB 3.0)
- Host, device and On-The-Go (OTG) modes
- High Speed, Full Speed, and Low Speed
- Up to 12 endpoints
- 8-bit ULPI External PHY Interface
- The USB host controller registers and data structures are compliant to Intel xHCI specifications.
- 64-bit AXI master port with built-in DMA
- Power management features: hibernation mode

### **Static Memory Interfaces**

The static memory interfaces support external static memories.

- ONFI 3.1 NAND flash support with up to 24-bit ECC
- 1-bit SPI, 2-bit SPI, 4-bit SPI (Quad-SPI), or two Quad-SPI (8-bit) serial NOR flash
- 8-bit eMMC interface supporting managed NAND flash

#### NAND ONFI 3.1 Flash Controller

- ONFI 3.1 compliant
- Supports chip select reduction per ONFI 3.1 spec
- SLC NAND for boot/configuration and data storage
- ECC options based on SLC NAND
  - o 1, 4, or 8 bits per 512+spare bytes
  - o 24 bits per 1024+spare bytes
- Maximum throughput as follows
  - Asynchronous mode (SDR) 24.3MB/s
  - Synchronous mode (NV-DDR) 112MB/s (for 100MHz flash clock)
- 8-bit SDR NAND interface

## Interconnect

All the blocks are connected to each other and to the PL through a multi-layered ARM Advanced Microprocessor Bus Architecture (AMBA) AXI interconnect. The interconnect is non-blocking and supports multiple simultaneous master-slave transactions.

The interconnect is designed with latency sensitive masters, such as the ARM CPU, having the shortest paths to memory, and bandwidth critical masters, such as the potential PL masters, having high throughput connections to the slaves with which they need to communicate.

Traffic through the interconnect can be regulated through the Quality of Service (QoS) block in the interconnect. The QoS feature is used to regulate traffic generated by the CPU, DMA controller, and a combined entity representing the masters in the IOP.

## **PS Interfaces**

PS interfaces include external interfaces going off-chip or signals going from PS to PL.

### **PS External Interfaces**

The Zynq UltraScale+ MPSoC's external interfaces use dedicated pins that cannot be assigned as PL pins. These include:

- Clock, reset, boot mode, and voltage reference
- Up to 78 dedicated multiplexed I/O (MIO) pins, software-configurable to connect to any of the internal I/O peripherals and static memory controllers
- 32-bit or 64-bit DDR4/DDR3/DDR3L/LPDDR3 memories with optional ECC
- 32-bit LPDDR4 memory with optional ECC
- 4 channels (TX and RX pair) for transceivers

#### **MIO Overview**

The IOP peripherals communicate to external devices through a shared pool of up to 78 dedicated multiplexed I/O (MIO) pins. Each peripheral can be assigned one of several pre-defined groups of pins, enabling a flexible assignment of multiple devices simultaneously. Although 78 pins are not enough for simultaneous use of all the I/O peripherals, most IOP interface signals are available to the PL, allowing use of standard PL I/O pins when powered up and properly configured. Extended multiplexed I/O (EMIO) allows unmapped PS peripherals to access PL I/O.

Port mappings can appear in multiple locations. For example, there are up to 12 possible port mappings for CAN pins. The PS Configuration Wizard (PCW) tool aids in peripheral and static memory pin mapping.

| Peripheral<br>Interface                  | ΜΙΟ                                             | ΕΜΙΟ                                                                                                                                                                                                                                                             |
|------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Quad-SPI<br>NAND                         | Yes                                             | No                                                                                                                                                                                                                                                               |
| USB2.0: 0,1                              | Yes: External PHY                               | No                                                                                                                                                                                                                                                               |
| SDIO 0,1                                 | Yes                                             | Yes                                                                                                                                                                                                                                                              |
| SPI: 0,1<br>I2C: 0,1<br>CAN: 0,1<br>GPIO | Yes<br>CAN: External PHY<br>GPIO: Up to 78 bits | Yes<br>CAN: External PHY<br>GPIO: Up to 96 bits                                                                                                                                                                                                                  |
| GigE: 0,1,2,3                            | RGMII v2.0:<br>External PHY                     | Supports GMII, RGMII v2.0 (HSTL), RGMII v1.3, MII, SGMII, and 1000BASE-X in Programmable Logic                                                                                                                                                                   |
| UART: 0,1                                | Simple UART:<br>Only two pins (TX and RX)       | <ul> <li>Full UART (TX, RX, DTR, DCD, DSR, RI, RTS, and CTS) requires either:</li> <li>Two Processing System (PS) pins (RX and TX) through MIO and six additional Programmable Logic (PL) pins, <i>or</i></li> <li>Eight Programmable Logic (PL) pins</li> </ul> |
| Debug Trace Ports                        | Yes: Up to 16 trace bits                        | Yes: Up to 32 trace bits                                                                                                                                                                                                                                         |
| Processor JTAG                           | Yes                                             | Yes                                                                                                                                                                                                                                                              |

Table 8: MIO Peripheral Interface Mapping

#### Transceiver (PS-GTR)

The four PS-GTR transceivers, which reside in the full power domain (FPD), support data rates of up to 6.0Gb/s. All the protocols cannot be pinned out at the same time. At any given time, four differential pairs can be pinned out using the transceivers. This is user programmable via the high-speed I/O multiplexer (HS-MIO).

- A Quad transceiver PS-GTR (TX/RX pair) able to support following standards simultaneously
  - x1, x2, or x4 lane of PCIe at Gen1 (2.5Gb/s) or Gen2 (5.0Gb/s) rates
  - o 1 or 2 lanes of DisplayPort (TX only) at 1.62Gb/s, 2.7Gb/s, or 5.4Gb/s
  - o 1 or 2 SATA channels at 1.5Gb/s, 3.0Gb/s, or 6.0Gb/s
  - o 1 or 2 USB3.0 channels at 5.0Gb/s
  - o 1-4 Ethernet SGMII channels at 1.25Gb/s
- Provides flexible host-programmable multiplexing function for connecting the transceiver resources to the PS masters (DisplayPort, PCIe, Serial-ATA, USB3.0, and GigE).

#### **E** XILINX.

#### HS-MIO

The function of the HS-MIO is to multiplex access from the high-speed PS peripheral to the differential pair on the PS-GTR transceiver as defined in the configuration registers. Up to 4 channels of the transceiver are available for use by the high-speed interfaces in the PS.

| Tahlo | о. | Periphera    | Interface   | Manning |
|-------|----|--------------|-------------|---------|
| Iable | 7. | rei ipilei a | i interiace | wapping |

| Peripheral Interface   | Lane0  | Lane1  | Lane2  | Lane3  |
|------------------------|--------|--------|--------|--------|
| PCIe (x1, x2 or x4)    | PCIe0  | PCIe1  | PCIe2  | PCIe3  |
| SATA (1 or 2 channels) | SATA0  | SATA1  | SATA0  | SATA1  |
| DisplayPort (TX only)  | DP1    | DPO    | DP1    | DPO    |
| USB0                   | USB0   | USB0   | USB0   | -      |
| USB1                   | _      | -      | -      | USB1   |
| SGMIIO                 | SGMIIO | -      | -      | -      |
| SGMI11                 | _      | SGMI11 | -      | -      |
| SGMI12                 | _      | -      | SGMI12 | -      |
| SGMI13                 | _      | -      | -      | SGMI13 |

### **PS-PL Interface**

The PS-PL interface includes:

- AMBA AXI4 interfaces for primary data communication
  - Six 128-bit/64-bit/32-bit High Performance (HP) Slave AXI interfaces from PL to PS.
    - Four 128-bit/64-bit/32-bit HP AXI interfaces from PL to PS DDR.
    - Two 128-bit/64-bit/32-bit high-performance coherent (HPC) ports from PL to cache coherent interconnect (CCI).
  - Two 128-bit/64-bit/32-bit HP Master AXI interfaces from PS to PL.
  - One 128-bit/64-bit/32-bit interface from PL to RPU in PS (PL\_LPD) for low latency access to OCM.
  - One 128-bit/64-bit/32-bit AXI interface from RPU in PS to PL (LPD\_PL) for low latency access to PL.
  - One 128-bit AXI interface (ACP port) for I/O coherent access from PL to Cortex-A53 cache memory. This interface provides coherency in hardware for Cortex-A53 cache memory.
  - One 128-bit AXI interface (ACE Port) for Fully coherent access from PL to Cortex-A53. This interface provides coherency in hardware for Cortex-A53 cache memory and the PL.
- Clocks and resets
  - Four PS clock outputs to the PL with start/stop control.
  - Four PS reset outputs to the PL.



Figure 2: Column-Based Device Divided into Clock Regions

### Input/Output

All Zynq UltraScale+ MPSoCs have I/O pins for communicating to external components. In addition, in the MPSoC's PS, there are another 78 I/Os that the I/O peripherals use to communicate to external components, referred to as multiplexed I/O (MIO). If more than 78 pins are required by the I/O peripherals, the I/O pins in the PL can be used to extend the MPSoC interfacing capability, referred to as extended MIO (EMIO).

The number of I/O pins in the PL of Zynq UltraScale+ MPSoCs varies depending on device and package. Each I/O is configurable and can comply with a large number of I/O standards. The I/Os are classed as high-performance (HP), or high-density (HD). The HP I/Os are optimized for highest performance operation, from 1.0V to 1.8V. The HD I/Os are reduced-feature I/Os organized in banks of 24, providing voltage support from 1.2V to 3.3V.

All I/O pins are organized in banks, with 52 HP pins per bank or 24 HD pins per bank. Each bank has one common  $V_{CCO}$  output buffer power supply, which also powers certain input buffers. Some single-ended input buffers require an internally generated or an externally applied reference voltage ( $V_{REF}$ ).  $V_{REF}$  pins can be driven directly from the PCB or internally generated using the internal  $V_{REF}$  generator circuitry present in each bank.

#### I/O Electrical Characteristics

Single-ended outputs use a conventional CMOS push/pull output structure driving High towards  $V_{CCO}$  or Low towards ground, and can be put into a high-Z state. The system designer can specify the slew rate and the output strength. The input is always active but is usually ignored while the output is active. Each pin can optionally have a weak pull-up or a weak pull-down resistor.

Most signal pin pairs can be configured as differential input pairs or output pairs. Differential input pin pairs can optionally be terminated with a  $100\Omega$  internal resistor. All UltraScale architecture-based devices support differential standards beyond LVDS, including RSDS, BLVDS, differential SSTL, and differential HSTL. Each of the I/Os supports memory I/O standards, such as single-ended and differential HSTL as well as single-ended and differential SSTL. The Zynq UltraScale+ family includes support for MIPI with a dedicated D-PHY in the I/O bank.

### **Out-of-Band Signaling**

The transceivers provide out-of-band (OOB) signaling, often used to send low-speed signals from the transmitter to the receiver while high-speed serial data transmission is not active. This is typically done when the link is in a powered-down state or has not yet been initialized. This benefits PCIe and SATA/SAS and QPI applications.

## **Integrated Interface Blocks for PCI Express Designs**

The MPSoC PL includes integrated blocks for PCIe technology that can be configured as an Endpoint or Root Port, compliant to the PCI Express Base Specification Revision 3.1 for Gen3 and lower data rates and compatible with the PCI Express Base Specification Revision 4.0 (rev 0.5) for Gen4 data rates. The Root Port can be used to build the basis for a compatible Root Complex, to allow custom chip-to-chip communication via the PCI Express protocol, and to attach ASSP Endpoint devices, such as Ethernet Controllers or Fibre Channel HBAs, to the MPSoC.

This block is highly configurable to system design requirements and can operate 1, 2, 4, 8, or 16 lanes at up to 2.5Gb/s, 5.0Gb/s, 8.0Gb/s, or 16Gb/s data rates. For high-performance applications, advanced buffering techniques of the block offer a flexible maximum payload size of up to 1,024 bytes. The integrated block interfaces to the integrated high-speed transceivers for serial connectivity and to block RAMs for data buffering. Combined, these elements implement the Physical Layer, Data Link Layer, and Transaction Layer of the PCI Express protocol.

Xilinx provides a light-weight, configurable, easy-to-use LogiCORE<sup>™</sup> IP wrapper that ties the various building blocks (the integrated block for PCIe, the transceivers, block RAM, and clocking resources) into an Endpoint or Root Port solution. The system designer has control over many configurable parameters: link width and speed, maximum payload size, MPSoC logic interface speeds, reference clock frequency, and base address register decoding and filtering.

## **Integrated Block for Interlaken**

Some UltraScale architecture-based devices include integrated blocks for Interlaken. Interlaken is a scalable chip-to-chip interconnect protocol designed to enable transmission speeds from 10Gb/s to 150Gb/s. The Interlaken integrated block in the UltraScale architecture is compliant to revision 1.2 of the Interlaken specification with data striping and de-striping across 1 to 12 lanes. Permitted configurations are: 1 to 12 lanes at up to 12.5Gb/s and 1 to 6 lanes at up to 25.78125Gb/s, enabling flexible support for up to 150Gb/s per integrated block. With multiple Interlaken blocks, certain UltraScale architecture-based devices enable easy, reliable Interlaken switches and bridges.

### **PS Boot and Device Configuration**

Zynq UltraScale+ MPSoCs use a multi-stage boot process that supports both a non-secure and a secure boot. The PS is the master of the boot and configuration process. For a secure boot, the AES-GCM, SHA-3/384 decrypts and authenticates the images while the 4096-bit RSA block authenticates the image.

Upon reset, the device mode pins are read to determine the primary boot device to be used: NAND, Quad-SPI, SD, eMMC, or JTAG. JTAG can only be used as a non-secure boot source and is intended for debugging purposes. The CSU executes code out of on-chip ROM and copies the first stage boot loader (FSBL) from the boot device to the OCM.

After copying the FSBL to OCM, one of the processors, either the Cortex-A53 or Cortex-R5, executes the FSBL. Xilinx supplies example FSBLs or users can create their own. The FSBL initiates the boot of the PS and can load and configure the PL, or configuration of the PL can be deferred to a later stage. The FSBL typically loads either a user application or an optional second stage boot loader (SSBL), such as U-Boot. Users obtain example SSBL from Xilinx or a third party, or they can create their own SSBL. The SSBL continues the boot process by loading code from any of the primary boot devices or from other sources such as USB, Ethernet, etc. If the FSBL did not configure the PL, the SSBL can do so, or again, the configuration can be deferred to a later stage.

The static memory interface controller (NAND, eMMC, or Quad-SPI) is configured using default settings. To improve device configuration speed, these settings can be modified by information provided in the boot image header. The ROM boot image is not user readable or callable after boot.

### Hardware and Software Debug Support

The debug system used in Zynq UltraScale+ MPSoCs is based on the ARM CoreSight architecture. It uses ARM CoreSight components including an embedded trace controller (ETC), an embedded trace Macrocell (ETM) for each Cortex-A53 and Cortex-R5 processor, and a system trace Macrocell (STM). This enables advanced debug features like event trace, debug breakpoints and triggers, cross-trigger, and debug bus dump to memory. The programmable logic can be debugged with the Xilinx Vivado Logic Analyzer.

#### **Debug Ports**

Three JTAG ports are available and can be chained together or used separately. When chained together, a single port is used for chip-level JTAG functions, ARM processor code downloads and run-time control operations, PL configuration, and PL debug with the Vivado Logic Analyzer. This enables tools such as the Xilinx Software Development Kit (SDK) and Vivado Logic Analyzer to share a single download cable from Xilinx.

When the JTAG chain is split, one port is used to directly access the ARM DAP interface. This CoreSight interface enables the use of ARM-compliant debug and software development tools such as Development Studio 5 (DS-5<sup>™</sup>). The other JTAG port can then be used by the Xilinx FPGA tools for access to the PL, including configuration bitstream downloads and PL debug with the Vivado Logic Analyzer. In this mode, users can download to and debug the PL in the same manner as a stand-alone FPGA.

## **Ordering Information**

Table 12 shows the speed and temperature grades available in the different device families.

|                  |                  |                   | Speed Gra     | de and Temperature Grade                |                                      |
|------------------|------------------|-------------------|---------------|-----------------------------------------|--------------------------------------|
| Device<br>Family | Devices          | Commercial<br>(C) |               |                                         | Industrial<br>(I)                    |
|                  |                  | 0°C to +85°C      | 0°C to +100°C | 0°C to +110°C                           | –40°C to +100°C                      |
|                  |                  |                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |
|                  | CG               |                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |
|                  | Devices          |                   | -1E (0.85V)   |                                         | -11 (0.85V)                          |
|                  |                  |                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |
|                  |                  |                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |
|                  | ZU2EG            |                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |
|                  | ZU3EG            |                   | -1E (0.85V)   |                                         | -11 (0.85V)                          |
|                  |                  |                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |
|                  | ZU4EG            |                   | -3E (0.90V)   |                                         |                                      |
| Zynq             | ZU5EG<br>ZU6EG   |                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |
| UltraScale+      | ZU7EG            |                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |
|                  | ZU9EG            |                   | -1E (0.85V)   |                                         | -11 (0.85V)                          |
|                  | ZU11EG<br>ZU15EG |                   |               |                                         |                                      |
|                  | ZU13EG           |                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |
|                  | ZU19EG           |                   |               |                                         |                                      |
|                  |                  |                   | -3E (0.90V)   |                                         |                                      |
|                  |                  |                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |
|                  | EV<br>Devices    |                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |
|                  |                  |                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |
|                  |                  |                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |

Table 12: Speed Grade and Temperature Grade

#### Notes:

1. In -2LE speed/temperature grade, devices can operate for a limited time with junction temperature of 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal at 0.85V or low voltage at 0.72V). Operation at 110°C Tj is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of device lifetime.

2. In Zynq UltraScale+ MPSoCs, when operating the PL at low voltage (0.72V), the PS operates at nominal voltage (0.85V)

The ordering information shown in Figure 3 applies to all packages in the Zynq UltraScale+ MPSoCs.



1) -L1 and -L2 are the ordering codes for the low power -1L and -2L speed grades, respectively.

DS891\_03\_091216

Figure 3: Zynq UltraScale+ MPSoC Ordering Information

## **Revision History**

The following table shows the revision history for this document:

| Date       | Version | Description of Revisions                                                                                                                                                                                                                                                                                                                                        |
|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02/15/2017 | 1.4     | Updated DSP count in Table 1, Table 3, and Table 5. Updated I/O Electrical Characteristics. Updated Table 12 with -2E speed grade.                                                                                                                                                                                                                              |
| 09/23/2016 | 1.3     | Updated Table 2; Table 3; Table 4; Table 6; Graphics Processing Unit (GPU); and NAND ONFI 3.1 Flash Controller.                                                                                                                                                                                                                                                 |
| 06/03/2016 | 1.2     | Added CG devices: Updated Table 1; Table 2; Table 3; Table 4; Table 5; Table 6; and Table 12. Added Video Encoder/Decoder (VCU); Table 7; and Power Examples (removed XPE Computed Range table). Updated: General Description; ARM Cortex-A53 Based Application Processing Unit (APU); Zynq UltraScale+ MPSoCs; Dynamic Memory Controller (DDRC); and Figure 3. |
| 01/28/2016 | 1.1     | Updated Table 1 and Table 2.                                                                                                                                                                                                                                                                                                                                    |
| 11/24/2015 | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                         |

## Disclaimer

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>; IP cores may be subject to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>.

This document contains preliminary information and is subject to change without notice. Information provided herein relates to products and/or services not yet available for sale, and provided solely for information purposes and are not intended, or to be construed, as an offer for sale or an attempted commercialization of the products and/or services referred to herein.

## **Automotive Applications Disclaimer**

AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.