



Welcome to **E-XFL.COM** 

Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems

Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications.

What are **Embedded - System On Chip (SoC)**?

**System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central

| Details                    |                                                                                                       |
|----------------------------|-------------------------------------------------------------------------------------------------------|
| Product Status             | Active                                                                                                |
| Architecture               | MCU, FPGA                                                                                             |
| Core Processor             | Quad ARM® Cortex®-A53 MPCore™ with CoreSight™, Dual ARM®Cortex™-R5 with CoreSight™, ARM Mali™-400 MP2 |
| Flash Size                 | -                                                                                                     |
| RAM Size                   | 256KB                                                                                                 |
| Peripherals                | DMA, WDT                                                                                              |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG                    |
| Speed                      | 533MHz, 600MHz, 1.3GHz                                                                                |
| Primary Attributes         | Zynq®UltraScale+™ FPGA, 256K+ Logic Cells                                                             |
| Operating<br>Temperature   | -40°C ~ 100°C (TJ)                                                                                    |
| Package / Case             | 784-BFBGA, FCBGA                                                                                      |
| Supplier Device<br>Package | 784-FCBGA (23x23)                                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/xilinx/xczu5ev-2sfvc784i                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Feature Summary**

Table 1: Zynq UltraScale+ MPSoC: CG Device Feature Summary

|                                         | ZU2CG        | ZU3CG                                                                                                                           | ZU4CG                     | ZU5CG                            | ZU6CG                    | ZU7CG           | ZU9CG         |  |
|-----------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------------|--------------------------|-----------------|---------------|--|
| Application Processing Unit             | Dual-core AR | Dual-core ARM Cortex-A53 MPCore with CoreSight; NEON & Single/Double Precision Floating Point; 32KB/32KB L1 Cache, 1MB L2 Cache |                           |                                  |                          |                 |               |  |
| Real-Time Processing Unit               | Dual-core A  | RM Cortex-R5                                                                                                                    | with CoreSight            | ; Single/Doubl<br>Cache, and TCN | e Precision Floa         | ating Point; 32 | KB/32KB L1    |  |
| Embedded and External<br>Memory         | 256K         | (B On-Chip Mer                                                                                                                  | mory w/ECC; E<br>External | xternal DDR4;<br>Quad-SPI; NAN   | DDR3; DDR3L;<br>ID; eMMC | ; LPDDR4; LPD   | DR3;          |  |
| General Connectivity                    | 214 PS I/O;  | UART; CAN; U                                                                                                                    | SB 2.0; I2C; S            | PI; 32b GPIO;<br>Timer Counters  | Real Time Cloc           | k; WatchDog T   | imers; Triple |  |
| High-Speed Connectivity                 | 4            | PS-GTR; PCIe                                                                                                                    | Gen1/2; Seria             | ıl ATA 3.1; Disp                 | olayPort 1.2a;           | USB 3.0; SGMI   | I             |  |
| System Logic Cells                      | 103,320      | 154,350                                                                                                                         | 192,150                   | 256,200                          | 469,446                  | 504,000         | 599,550       |  |
| CLB Flip-Flops                          | 94,464       | 141,120                                                                                                                         | 175,680                   | 234,240                          | 429,208                  | 460,800         | 548,160       |  |
| CLB LUTs                                | 47,232       | 70,560                                                                                                                          | 87,840                    | 117,120                          | 214,604                  | 230,400         | 274,080       |  |
| Distributed RAM (Mb)                    | 1.2          | 1.8                                                                                                                             | 2.6                       | 3.5                              | 6.9                      | 6.2             | 8.8           |  |
| Block RAM Blocks                        | 150          | 216                                                                                                                             | 128                       | 144                              | 714                      | 312             | 912           |  |
| Block RAM (Mb)                          | 5.3          | 7.6                                                                                                                             | 4.5                       | 5.1                              | 25.1                     | 11.0            | 32.1          |  |
| UltraRAM Blocks                         | 0            | 0                                                                                                                               | 48                        | 64                               | 0                        | 96              | 0             |  |
| UltraRAM (Mb)                           | 0            | 0                                                                                                                               | 14.0                      | 18.0                             | 0                        | 27.0            | 0             |  |
| DSP Slices                              | 240          | 360                                                                                                                             | 728                       | 1,248                            | 1,973                    | 1,728           | 2,520         |  |
| CMTs                                    | 3            | 3                                                                                                                               | 4                         | 4                                | 4                        | 8               | 4             |  |
| Max. HP I/O <sup>(1)</sup>              | 156          | 156                                                                                                                             | 156                       | 156                              | 208                      | 416             | 208           |  |
| Max. HD I/O <sup>(2)</sup>              | 96           | 96                                                                                                                              | 96                        | 96                               | 120                      | 48              | 120           |  |
| System Monitor                          | 2            | 2                                                                                                                               | 2                         | 2                                | 2                        | 2               | 2             |  |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0            | 0                                                                                                                               | 16                        | 16                               | 24                       | 24              | 24            |  |
| GTY Transceivers 32.75Gb/s              | 0            | 0                                                                                                                               | 0                         | 0                                | 0                        | 0               | 0             |  |
| Transceiver Fractional PLLs             | 0            | 0                                                                                                                               | 8                         | 8                                | 12                       | 12              | 12            |  |
| PCIe Gen3 x16 and Gen4 x8               | 0            | 0                                                                                                                               | 2                         | 2                                | 0                        | 2               | 0             |  |
| 150G Interlaken                         | 0            | 0                                                                                                                               | 0                         | 0                                | 0                        | 0               | 0             |  |
| 100G Ethernet w/ RS-FEC                 | 0            | 0                                                                                                                               | 0                         | 0                                | 0                        | 0               | 0             |  |

### Notes:

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
   GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 2.



Table 2: Zynq UltraScale+ MPSoC: CG Device-Package Combinations and Maximum I/Os

| Dackago                    | Package         | ZU2CG              | ZU3CG              | ZU4CG              | ZU5CG              | ZU6CG              | ZU7CG              | ZU9CG              |
|----------------------------|-----------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Package<br>(1)(2)(3)(4)(5) | Dimensions (mm) | HD, HP<br>GTH, GTY |
| SBVA484 <sup>(6)</sup>     | 19x19           | 24, 58<br>0, 0     | 24, 58<br>0, 0     |                    |                    |                    |                    |                    |
| SFVA625                    | 21x21           | 24, 156<br>0, 0    | 24, 156<br>0, 0    |                    |                    |                    |                    |                    |
| SFVC784 <sup>(7)</sup>     | 23x23           | 96, 156<br>0, 0    | 96, 156<br>0, 0    | 96, 156<br>4, 0    | 96, 156<br>4, 0    |                    |                    |                    |
| FBVB900                    | 31x31           |                    |                    | 48, 156<br>16, 0   | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    |
| FFVC900                    | 31x31           |                    |                    |                    |                    | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |
| FFVB1156                   | 35x35           |                    |                    |                    |                    | 120, 208<br>24, 0  |                    | 120, 208<br>24, 0  |
| FFVC1156                   | 35x35           |                    |                    |                    |                    |                    | 48, 312<br>20, 0   |                    |
| FFVF1517                   | 40x40           |                    |                    |                    |                    |                    | 48, 416<br>24, 0   |                    |

#### Notes:

- 1. Go to Ordering Information for package designation details.
- 2. FB/FF packages have 1.0mm ball pitch. SB/SF packages have 0.8mm ball pitch.
- 3. All device package combinations bond out 4 PS-GTR transceivers.
- 4. All device package combinations bond out 214 PS I/O except ZU2CG and ZU3CG in the SBVA484 and SFVA625 packages, which bond out 170 PS I/Os.
- 5. Packages with the same last letter and number sequence, e.g., A484, are footprint compatible with all other UltraScale devices with the same sequence. The footprint compatible devices within this family are outlined.
- 6. All 58 HP I/O pins are powered by the same  $V_{\text{CCO}}$  supply.
- 7. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s.



Table 3: Zynq UltraScale+ MPSoC: EG Device Feature Summary

|                                         | ZU2EG   | ZU3EG                                                                                                       | ZU4EG        | ZU5EG          | ZU6EG                       | ZU7EG                         | ZU9EG                  | ZU11EG         | ZU15EG         | ZU17EG     | ZU19EG    |
|-----------------------------------------|---------|-------------------------------------------------------------------------------------------------------------|--------------|----------------|-----------------------------|-------------------------------|------------------------|----------------|----------------|------------|-----------|
| Application Processing Unit             | Quad-co | re ARM Corte                                                                                                | x-A53 MPCore | e with CoreSi  | ght; NEON & S               | Single/Double                 | Precision Flo          | ating Point; 3 | 2KB/32KB L1    | Cache, 1MB | L2 Cache  |
| Real-Time Processing Unit               |         | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point; 32KB/32KB L1 Cache, and TCM |              |                |                             |                               |                        |                |                |            |           |
| Embedded and External<br>Memory         |         |                                                                                                             | 256KB (      | On-Chip Memo   | ory w/ECC; Ex<br>External C | kternal DDR4;<br>Quad-SPI; NA | DDR3; DDR3<br>ND; eMMC | BL; LPDDR4; I  | LPDDR3;        |            |           |
| General Connectivity                    |         | 214 PS I/0                                                                                                  | D; UART; CAN | l; USB 2.0; I2 | C; SPI; 32b (               | SPIO; Real Tir                | ne Clock; Wa           | tchDog Timer   | s; Triple Time | r Counters |           |
| High-Speed Connectivity                 |         |                                                                                                             | 4 PS         | S-GTR; PCIe C  | Sen1/2; Seria               | I ATA 3.1; Dis                | playPort 1.2a          | ; USB 3.0; S   | GMII           |            |           |
| Graphic Processing Unit                 |         |                                                                                                             |              |                | ARM Mali™-                  | 400 MP2; 64I                  | KB L2 Cache            |                |                |            |           |
| System Logic Cells                      | 103,320 | 154,350                                                                                                     | 192,150      | 256,200        | 469,446                     | 504,000                       | 599,550                | 653,100        | 746,550        | 926,194    | 1,143,450 |
| CLB Flip-Flops                          | 94,464  | 141,120                                                                                                     | 175,680      | 234,240        | 429,208                     | 460,800                       | 548,160                | 597,120        | 682,560        | 846,806    | 1,045,440 |
| CLB LUTs                                | 47,232  | 70,560                                                                                                      | 87,840       | 117,120        | 214,604                     | 230,400                       | 274,080                | 298,560        | 341,280        | 423,403    | 522,720   |
| Distributed RAM (Mb)                    | 1.2     | 1.8                                                                                                         | 2.6          | 3.5            | 6.9                         | 6.2                           | 8.8                    | 9.1            | 11.3           | 8.0        | 9.8       |
| Block RAM Blocks                        | 150     | 216                                                                                                         | 128          | 144            | 714                         | 312                           | 912                    | 600            | 744            | 796        | 984       |
| Block RAM (Mb)                          | 5.3     | 7.6                                                                                                         | 4.5          | 5.1            | 25.1                        | 11.0                          | 32.1                   | 21.1           | 26.2           | 28.0       | 34.6      |
| UltraRAM Blocks                         | 0       | 0                                                                                                           | 48           | 64             | 0                           | 96                            | 0                      | 80             | 112            | 102        | 128       |
| UltraRAM (Mb)                           | 0       | 0                                                                                                           | 14.0         | 18.0           | 0                           | 27.0                          | 0                      | 22.5           | 31.5           | 28.7       | 36.0      |
| DSP Slices                              | 240     | 360                                                                                                         | 728          | 1,248          | 1,973                       | 1,728                         | 2,520                  | 2,928          | 3,528          | 1,590      | 1,968     |
| CMTs                                    | 3       | 3                                                                                                           | 4            | 4              | 4                           | 8                             | 4                      | 8              | 4              | 11         | 11        |
| Max. HP I/O <sup>(1)</sup>              | 156     | 156                                                                                                         | 156          | 156            | 208                         | 416                           | 208                    | 416            | 208            | 572        | 572       |
| Max. HD I/O <sup>(2)</sup>              | 96      | 96                                                                                                          | 96           | 96             | 120                         | 48                            | 120                    | 96             | 120            | 96         | 96        |
| System Monitor                          | 2       | 2                                                                                                           | 2            | 2              | 2                           | 2                             | 2                      | 2              | 2              | 2          | 2         |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0       | 0                                                                                                           | 16           | 16             | 24                          | 24                            | 24                     | 32             | 24             | 44         | 44        |
| GTY Transceivers 32.75Gb/s              | 0       | 0                                                                                                           | 0            | 0              | 0                           | 0                             | 0                      | 16             | 0              | 28         | 28        |
| Transceiver Fractional PLLs             | 0       | 0                                                                                                           | 8            | 8              | 12                          | 12                            | 12                     | 24             | 12             | 36         | 36        |
| PCIe Gen3 x16 and Gen4 x8               | 0       | 0                                                                                                           | 2            | 2              | 0                           | 2                             | 0                      | 4              | 0              | 4          | 5         |
| 150G Interlaken                         | 0       | 0                                                                                                           | 0            | 0              | 0                           | 0                             | 0                      | 1              | 0              | 2          | 4         |
| 100G Ethernet w/ RS-FEC                 | 0       | 0                                                                                                           | 0            | 0              | 0                           | 0                             | 0                      | 2              | 0              | 2          | 4         |

#### Notes:

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
   GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 4.



## **Xilinx Memory Protection Unit (XMPU)**

- Region based memory protection unit
- Up to 16 regions
- Each region supports address alignment of 1MB or 4KB
- Regions can overlap; the higher region number has priority
- Each region can be independently enabled or disabled
- Each region has a start and end address

## **Graphics Processing Unit (GPU)**

- Supports OpenGL ES 1.1 & 2.0
- Supports OpenVG 1.1
- Operating target frequency: up to 667MHz
- Single Geometry Processor and two Pixel processor
- Pixel Fill Rate: 2 Mpixel/sec/MHz
- Triangle Rate: 0.11 Mtriangles/sec/MHz
- 64KB Level 2 Cache (read-only)
- 4X and 16X Anti-aliasing Support
- ETC1 texture compression to reduce external memory bandwidth
- Extensive texture format support
  - o RGBA 8888, 565, 1556
  - o Mono 8, 16
  - YUV format support
- Automatic load balancing across different graphics shader engines
- 2D and 3D graphic acceleration
- Up to 4K texture input and 4K render output resolutions
- Each geometry processor and pixel processor supports 4KB page MMU
- Power island gating on each GPU engine and shared cache
- Optional eFUSE disable

## **Dynamic Memory Controller (DDRC)**

- DDR3, DDR3L, DDR4, LPDDR3, LPDDR4
- Target data rate: Up to 2400Mb/s DDR4 operation in -1 speed grade
- 32-bit and 64-bit bus width support for DDR4, DDR3, DDR3L, or LPDDR3 memories, and 32-bit bus width support for LPDDR4 memory
- ECC support (using extra bits)
- Up to a total DRAM capacity of 32GB



- Low power modes
  - Active/precharge power down
  - o Self-refresh, including clean exit from self-refresh after a controller power cycle
- Enhanced DDR training by allowing software to measure read/write eye and make delay adjustments dynamically
- Independent performance monitors for read path and write path
- Integration of PHY Debug Access Port (DAP) into JTAG for testing

The DDR memory controller is multi-ported and enables the PS and the PL to have shared access to a common memory. The DDR controller features six AXI slave ports for this purpose:

- Two 128-bit AXI ports from the ARM Cortex-A53 CPU(s), RPU (ARM Cortex-R5 and LPD peripherals), GPU, high speed peripherals (USB3, PCIe & SATA), and High Performance Ports (HPO & HP1) from the PL through the Cache Coherent Interconnect (CCI)
- One 64-bit port is dedicated for the ARM Cortex-R5 CPU(s)
- One 128-bit AXI port from the DisplayPort and HP2 port from the PL
- One 128-bit AXI port from HP3 and HP4 ports from the PL
- One 128-bit AXI port from General DMA and HP5 from the PL

## **High-Speed Connectivity Peripherals**

#### **PCIe**

- Compliant with the PCI Express Base Specification 2.1
- Fully compliant with PCI Express transaction ordering rules
- Lane width: x1, x2, or x4 at Gen1 or Gen2 rates
- 1 Virtual Channel
- Full duplex PCIe port
- End Point and single PCIe link Root Port
- Root Port supports Enhanced Configuration Access Mechanism (ECAM), Cfg Transaction generation
- Root Port support for INTx, and MSI
- Endpoint support for MSI or MSI-X
  - 1 physical function, no SR-IOV
  - No relaxed or ID ordering
  - Fully configurable BARs
  - o INTx not recommended, but can be generated
  - Endpoint to support configurable target/slave apertures with address translation and Interrupt capability



- Full duplex flow control with recognition of incoming pause frames and hardware generation of transmitted pause frames
- 802.1Q VLAN tagging with recognition of incoming VLAN and priority tagged frames
- Supports IEEE Std 1588 v2

### SD/SDIO 3.0 Controller

In addition to secure digital (SD) devices, this controller also supports eMMC 4.51.

- Host mode support only
- Built-in DMA
- 1/4-Bit SD Specification, version 3.0
- 1/4/8-Bit eMMC Specification, version 4.51
- Supports primary boot from SD Card and eMMC (Managed NAND)
- High speed, default speed, and low-speed support
- 1 and 4-bit data interface support
  - Low speed clock 0-400KHz
  - Default speed 0-25MHz
  - High speed clock 0-50MHz
- High speed Interface
  - o SD UHS-1: 208MHz
  - o eMMC HS200: 200MHz
- Memory, I/O, and SD cards
- Power control modes
- Data FIFO interface up to 512B

### **UART**

- Programmable baud rate generator
- 6, 7, or 8 data bits
- 1, 1.5, or 2 stop bits
- Odd, even, space, mark, or no parity
- Parity, framing, and overrun error detection
- Line break generation and detection
- Automatic echo, local loopback, and remote loopback channel modes
- Modem control signals: CTS, RTS, DSR, DTR, RI, and DCD (from EMIO only)



### SPI

- Full-duplex operation offers simultaneous receive and transmit
- 128B deep read and write FIFO
- Master or slave SPI mode
- Up to 3 chip select lines
- Multi-master environment
- Identifies an error condition if more than one master detected
- Selectable master clock reference
- Software can poll for status or be interrupt driven

### **12C**

- 128-bit buffer size
- Both normal (100kHz) and fast bus data rates (400kHz)
- Master or slave mode
- Normal or extended addressing
- I2C bus hold for slow host service

#### **GPIO**

- Up to 128 GPIO bits
  - Up to 78-bits from MIO and 96-bits from EMIO
- Each GPIO bit can be dynamically programmed as input or output
- Independent reset values for each bit of all registers
- Interrupt request generation for each GPIO signals
- Single Channel (Bit) write capability for all control registers include data output register, direction control register, and interrupt clear register
- Read back in output mode

### CAN

- Conforms to the ISO 11898 -1, CAN2.0A, and CAN 2.0B standards
- Both standard (11-bit identifier) and extended (29-bit identifier) frames
- Bit rates up to 1Mb/s
- Transmit and Receive message FIFO with a depth of 64 messages
- Watermark interrupts for TXFIFO and RXFIFO
- Automatic re-transmission on errors or arbitration loss in normal mode
- Acceptance filtering of 4 acceptance filters



- Sleep Mode with automatic wake-up
- Snoop Mode
- 16-bit timestamping for receive messages
- Both internal generated reference clock and external reference clock input from MIO
- Guarantee clock sampling edge between 80 to 83% at 24MHz reference clock input
- Optional eFUSE disable per port

#### **USB 2.0**

- Two USB controllers (configurable as USB 2.0 or USB 3.0)
- Host, device and On-The-Go (OTG) modes
- High Speed, Full Speed, and Low Speed
- Up to 12 endpoints
- 8-bit ULPI External PHY Interface
- The USB host controller registers and data structures are compliant to Intel xHCI specifications.
- 64-bit AXI master port with built-in DMA
- Power management features: hibernation mode

## **Static Memory Interfaces**

The static memory interfaces support external static memories.

- ONFI 3.1 NAND flash support with up to 24-bit ECC
- 1-bit SPI, 2-bit SPI, 4-bit SPI (Quad-SPI), or two Quad-SPI (8-bit) serial NOR flash
- 8-bit eMMC interface supporting managed NAND flash

### NAND ONFI 3.1 Flash Controller

- ONFI 3.1 compliant
- Supports chip select reduction per ONFI 3.1 spec
- SLC NAND for boot/configuration and data storage
- ECC options based on SLC NAND
  - o 1, 4, or 8 bits per 512+spare bytes
  - o 24 bits per 1024+spare bytes
- Maximum throughput as follows
  - o Asynchronous mode (SDR) 24.3MB/s
  - Synchronous mode (NV-DDR) 112MB/s (for 100MHz flash clock)
- 8-bit SDR NAND interface



## Interconnect

All the blocks are connected to each other and to the PL through a multi-layered ARM Advanced Microprocessor Bus Architecture (AMBA) AXI interconnect. The interconnect is non-blocking and supports multiple simultaneous master-slave transactions.

The interconnect is designed with latency sensitive masters, such as the ARM CPU, having the shortest paths to memory, and bandwidth critical masters, such as the potential PL masters, having high throughput connections to the slaves with which they need to communicate.

Traffic through the interconnect can be regulated through the Quality of Service (QoS) block in the interconnect. The QoS feature is used to regulate traffic generated by the CPU, DMA controller, and a combined entity representing the masters in the IOP.

# **PS Interfaces**

PS interfaces include external interfaces going off-chip or signals going from PS to PL.

### **PS External Interfaces**

The Zynq UltraScale+ MPSoC's external interfaces use dedicated pins that cannot be assigned as PL pins. These include:

- Clock, reset, boot mode, and voltage reference
- Up to 78 dedicated multiplexed I/O (MIO) pins, software-configurable to connect to any of the internal I/O peripherals and static memory controllers
- 32-bit or 64-bit DDR4/DDR3/DDR3L/LPDDR3 memories with optional ECC
- 32-bit LPDDR4 memory with optional ECC
- 4 channels (TX and RX pair) for transceivers

### **MIO Overview**

The IOP peripherals communicate to external devices through a shared pool of up to 78 dedicated multiplexed I/O (MIO) pins. Each peripheral can be assigned one of several pre-defined groups of pins, enabling a flexible assignment of multiple devices simultaneously. Although 78 pins are not enough for simultaneous use of all the I/O peripherals, most IOP interface signals are available to the PL, allowing use of standard PL I/O pins when powered up and properly configured. Extended multiplexed I/O (EMIO) allows unmapped PS peripherals to access PL I/O.

Port mappings can appear in multiple locations. For example, there are up to 12 possible port mappings for CAN pins. The PS Configuration Wizard (PCW) tool aids in peripheral and static memory pin mapping.



Table 8: MIO Peripheral Interface Mapping

| Peripheral<br>Interface                  | MIO                                        | ЕМІО                                                                                                                                                                                                                                                      |
|------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Quad-SPI<br>NAND                         | Yes                                        | No                                                                                                                                                                                                                                                        |
| USB2.0: 0,1                              | Yes: External PHY                          | No                                                                                                                                                                                                                                                        |
| SDIO 0,1                                 | Yes                                        | Yes                                                                                                                                                                                                                                                       |
| SPI: 0,1<br>I2C: 0,1<br>CAN: 0,1<br>GPIO | Yes  CAN: External PHY GPIO: Up to 78 bits | Yes  CAN: External PHY GPIO: Up to 96 bits                                                                                                                                                                                                                |
| GigE: 0,1,2,3                            | RGMII v2.0:<br>External PHY                | Supports GMII, RGMII v2.0 (HSTL), RGMII v1.3, MII, SGMII, and 1000BASE-X in Programmable Logic                                                                                                                                                            |
| UART: 0,1                                | Simple UART:<br>Only two pins (TX and RX)  | <ul> <li>Full UART (TX, RX, DTR, DCD, DSR, RI, RTS, and CTS) requires either:</li> <li>Two Processing System (PS) pins (RX and TX) through MIO and six additional Programmable Logic (PL) pins, or</li> <li>Eight Programmable Logic (PL) pins</li> </ul> |
| Debug Trace Ports                        | Yes: Up to 16 trace bits                   | Yes: Up to 32 trace bits                                                                                                                                                                                                                                  |
| Processor JTAG                           | Yes                                        | Yes                                                                                                                                                                                                                                                       |

## Transceiver (PS-GTR)

The four PS-GTR transceivers, which reside in the full power domain (FPD), support data rates of up to 6.0Gb/s. All the protocols cannot be pinned out at the same time. At any given time, four differential pairs can be pinned out using the transceivers. This is user programmable via the high-speed I/O multiplexer (HS-MIO).

- A Quad transceiver PS-GTR (TX/RX pair) able to support following standards simultaneously
  - o x1, x2, or x4 lane of PCIe at Gen1 (2.5Gb/s) or Gen2 (5.0Gb/s) rates
  - o 1 or 2 lanes of DisplayPort (TX only) at 1.62Gb/s, 2.7Gb/s, or 5.4Gb/s
  - o 1 or 2 SATA channels at 1.5Gb/s, 3.0Gb/s, or 6.0Gb/s
  - 1 or 2 USB3.0 channels at 5.0Gb/s
  - o 1-4 Ethernet SGMII channels at 1.25Gb/s
- Provides flexible host-programmable multiplexing function for connecting the transceiver resources to the PS masters (DisplayPort, PCIe, Serial-ATA, USB3.0, and GigE).



### **High-Performance AXI Ports**

The high-performance AXI4 ports provide access from the PL to DDR and high-speed interconnect in the PS. The six dedicated AXI memory ports from the PL to the PS are configurable as either 128-bit, 64-bit, or 32-bit interfaces. These interfaces connect the PL to the memory interconnect via a FIFO interface. Two of the AXI interfaces support I/O coherent access to the APU caches.

Each high-performance AXI port has these characteristics:

- Reduced latency between PL and processing system memory
- 1KB deep FIFO
- Configurable either as 128-bit, 64-bit, or 32-bit AXI interfaces
- Multiple AXI command issuing to DDR

### Accelerator Coherency Port (ACP)

The Zynq UltraScale+ MPSoC accelerator coherency port (ACP) is a 64-bit AXI slave interface that provides connectivity between the APU and a potential accelerator function in the PL. The ACP directly connects the PL to the snoop control unit (SCU) of the ARM Cortex-A53 processors, enabling cache-coherent access to CPU data in the L2 cache. The ACP provides a low latency path between the PS and a PL-based accelerator when compared with a legacy cache flushing and loading scheme. The ACP only snoops access in the CPU L2 cache, providing coherency in hardware. It does not support coherency on the PL side. So this interface is ideal for a DMA or an accelerator in the PL that only requires coherency on the CPU cache memories. For example, if a MicroBlaze™ processor in the PL is attached to the ACP interface, the cache of MicroBlaze processor will not be coherent with Cortex-A53 caches.

## AXI Coherency Extension (ACE)

The Zynq UltraScale+ MPSoC AXI coherency extension (ACE) is a 64-bit AXI4 slave interface that provides connectivity between the APU and a potential accelerator function in the PL. The ACE directly connects the PL to the snoop control unit (SCU) of the ARM Cortex-A53 processors, enabling cache-coherent access to Cache Coherent Interconnect (CCI). The ACE provides a low-latency path between the PS and a PL-based accelerator when compared with a legacy cache flushing and loading scheme. The ACE snoops accesses to the CCI and the PL side, thus, providing full coherency in hardware. This interface can be used to hook up a cached interface in the PL to the PS as caches on both the Cortex-A53 memories and the PL master are snooped thus providing full coherency. For example, if a MicroBlaze processor in the PL is hooked up using an ACE interface, then Cortex-A53 and MicroBlaze processor caches will be coherent with each other.



# **Programmable Logic**

This section covers the information about blocks in the Programmable Logic (PL).

# **Device Layout**

UltraScale architecture-based devices are arranged in a column-and-grid layout. Columns of resources are combined in different ratios to provide the optimum capability for the device density, target market or application, and device cost. At the core of UltraScale+ MPSoCs is the processing system that displaces some of the full or partial columns of programmable logic resources. Figure 1 shows a device-level view with resources grouped together. For simplicity, certain resources such as the processing system, integrated blocks for PCIe, configuration logic, and System Monitor are not shown.



Figure 1: Device with Columnar Resources

Resources within the device are divided into segmented clock regions. The height of a clock region is 60 CLBs. A bank of 52 I/Os, 24 DSP slices, 12 block RAMs, or 4 transceiver channels also matches the height of a clock region. The width of a clock region is essentially the same in all cases, regardless of device size or the mix of resources in the region, enabling repeatable timing results. Each segmented clock region contains vertical and horizontal clock routing that span its full height and width. These horizontal and vertical clock routes can be segmented at the clock region boundary to provide a flexible, high-performance, low-power clock distribution architecture. Figure 2 is a representation of a device divided into regions.





Figure 2: Column-Based Device Divided into Clock Regions

## Input/Output

All Zynq UltraScale+ MPSoCs have I/O pins for communicating to external components. In addition, in the MPSoC's PS, there are another 78 I/Os that the I/O peripherals use to communicate to external components, referred to as multiplexed I/O (MIO). If more than 78 pins are required by the I/O peripherals, the I/O pins in the PL can be used to extend the MPSoC interfacing capability, referred to as extended MIO (EMIO).

The number of I/O pins in the PL of Zynq UltraScale+ MPSoCs varies depending on device and package. Each I/O is configurable and can comply with a large number of I/O standards. The I/Os are classed as high-performance (HP), or high-density (HD). The HP I/Os are optimized for highest performance operation, from 1.0V to 1.8V. The HD I/Os are reduced-feature I/Os organized in banks of 24, providing voltage support from 1.2V to 3.3V.

All I/O pins are organized in banks, with 52 HP pins per bank or 24 HD pins per bank. Each bank has one common  $V_{CCO}$  output buffer power supply, which also powers certain input buffers. Some single-ended input buffers require an internally generated or an externally applied reference voltage ( $V_{REF}$ ).  $V_{REF}$  pins can be driven directly from the PCB or internally generated using the internal  $V_{REF}$  generator circuitry present in each bank.

### I/O Electrical Characteristics

Single-ended outputs use a conventional CMOS push/pull output structure driving High towards  $V_{CCO}$  or Low towards ground, and can be put into a high-Z state. The system designer can specify the slew rate and the output strength. The input is always active but is usually ignored while the output is active. Each pin can optionally have a weak pull-up or a weak pull-down resistor.

Most signal pin pairs can be configured as differential input pairs or output pairs. Differential input pin pairs can optionally be terminated with a  $100\Omega$  internal resistor. All UltraScale architecture-based devices support differential standards beyond LVDS, including RSDS, BLVDS, differential SSTL, and differential HSTL. Each of the I/Os supports memory I/O standards, such as single-ended and differential HSTL as well as single-ended and differential SSTL. The Zynq UltraScale+ family includes support for MIPI with a dedicated D-PHY in the I/O bank.



### 3-State Digitally Controlled Impedance and Low Power I/O Features

The 3-state Digitally Controlled Impedance (T\_DCI) can control the output drive impedance (series termination) or can provide parallel termination of an input signal to  $V_{CCO}$  or split (Thevenin) termination to  $V_{CCO}/2$ . This allows users to eliminate off-chip termination for signals using T\_DCI. In addition to board space savings, the termination automatically turns off when in output mode or when 3-stated, saving considerable power compared to off-chip termination. The I/Os also have low power modes for IBUF and IDELAY to provide further power savings, especially when used to implement memory interfaces.

## I/O Logic

## Input and Output Delay

All inputs and outputs can be configured as either combinatorial or registered. Double data rate (DDR) is supported by all inputs and outputs. Any input or output can be individually delayed by up to 1,250ps of delay with a resolution of 5–15ps. Such delays are implemented as IDELAY and ODELAY. The number of delay steps can be set by configuration and can also be incremented or decremented while in use. The IDELAY and ODELAY can be cascaded together to double the amount of delay in a single direction.

#### **ISERDES** and **OSERDES**

Many applications combine high-speed, bit-serial I/O with slower parallel operation inside the device. This requires a serializer and deserializer (SerDes) inside the I/O logic. Each I/O pin possesses an IOSERDES (ISERDES and OSERDES) capable of performing serial-to-parallel or parallel-to-serial conversions with programmable widths of 2, 4, or 8 bits. These I/O logic features enable high-performance interfaces, such as Gigabit Ethernet/1000BaseX/SGMII, to be moved from the transceivers to the SelectIO interface.

# **High-Speed Serial Transceivers**

Ultra-fast serial data transmission between devices on the same PCB, over backplanes, and across even longer distances is becoming increasingly important for scaling to 100 Gb/s and 400 Gb/s line cards. Specialized dedicated on-chip circuitry and differential I/O capable of coping with the signal integrity issues are required at these high data rates.

Three types of transceivers are used in Zynq UltraScale+ MPSoCs: GTH, GTY, and PS-GTR. All transceivers are arranged in groups of four, known as a transceiver Quad. Each serial transceiver is a combined transmitter and receiver. Table 10 compares the available transceivers.



Table 10: Transceiver Information

|                | Zynq UltraScale+ MPSoCs                                  |                                                           |                                                                                        |  |  |  |  |
|----------------|----------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|--|--|
| Туре           | PS-GTR                                                   | GTH                                                       | GTY                                                                                    |  |  |  |  |
| Qty            | 4                                                        | 0-44                                                      | 0–28                                                                                   |  |  |  |  |
| Max. Data Rate | 6.0Gb/s                                                  | 16.3Gb/s                                                  | 32.75Gb/s                                                                              |  |  |  |  |
| Min. Data Rate | 1.25Gb/s                                                 | 0.5Gb/s                                                   | 0.5Gb/s                                                                                |  |  |  |  |
| Applications   | <ul><li>PCIe Gen2</li><li>USB</li><li>Ethernet</li></ul> | <ul><li>Backplane</li><li>PCIe Gen4</li><li>HMC</li></ul> | <ul><li>100G+ Optics</li><li>Chip-to-Chip</li><li>25G+ Backplane</li><li>HMC</li></ul> |  |  |  |  |

The following information in this section pertains to the GTH and GTY only.

The serial transmitter and receiver are independent circuits that use an advanced phase-locked loop (PLL) architecture to multiply the reference frequency input by certain programmable numbers between 4 and 25 to become the bit-serial data clock. Each transceiver has a large number of user-definable features and parameters. All of these can be defined during device configuration, and many can also be modified during operation.

### **Transmitter**

The transmitter is fundamentally a parallel-to-serial converter with a conversion ratio of 16, 20, 32, 40, 64, or 80 for the GTH and 16, 20, 32, 40, 64, 80, 128, or 160 for the GTY. This allows the designer to trade off datapath width against timing margin in high-performance designs. These transmitter outputs drive the PC board with a single-channel differential output signal. TXOUTCLK is the appropriately divided serial data clock and can be used directly to register the parallel data coming from the internal logic. The incoming parallel data is fed through an optional FIFO and has additional hardware support for the 8B/10B, 64B/66B, or 64B/67B encoding schemes to provide a sufficient number of transitions. The bit-serial output signal drives two package pins with differential signals. This output signal pair has programmable signal swing as well as programmable pre- and post-emphasis to compensate for PC board losses and other interconnect characteristics. For shorter channels, the swing can be reduced to reduce power consumption.

### Receiver

The receiver is fundamentally a serial-to-parallel converter, changing the incoming bit-serial differential signal into a parallel stream of words, each 16, 20, 32, 40, 64, or 80 bits in the GTH or 16, 20, 32, 40, 64, 80, 128, or 160 for the GTY. This allows the designer to trade off internal datapath width against logic timing margin. The receiver takes the incoming differential data stream, feeds it through programmable DC automatic gain control, linear and decision feedback equalizers (to compensate for PC board, cable, optical and other interconnect characteristics), and uses the reference clock input to initiate clock recognition. There is no need for a separate clock line. The data pattern uses non-return-to-zero (NRZ) encoding and optionally ensures sufficient data transitions by using the selected encoding scheme. Parallel data is then transferred into the device logic using the RXUSRCLK clock. For short channels, the transceivers offer a special low-power mode (LPM) to reduce power consumption by approximately 30%. The receiver DC automatic gain control and linear and decision feedback equalizers can optionally "auto-adapt" to automatically learn and compensate for different interconnect characteristics. This enables even more margin for tough 10G+ and 25G+ backplanes.



## **Out-of-Band Signaling**

The transceivers provide out-of-band (OOB) signaling, often used to send low-speed signals from the transmitter to the receiver while high-speed serial data transmission is not active. This is typically done when the link is in a powered-down state or has not yet been initialized. This benefits PCIe and SATA/SAS and QPI applications.

# **Integrated Interface Blocks for PCI Express Designs**

The MPSoC PL includes integrated blocks for PCIe technology that can be configured as an Endpoint or Root Port, compliant to the PCI Express Base Specification Revision 3.1 for Gen3 and lower data rates and compatible with the PCI Express Base Specification Revision 4.0 (rev 0.5) for Gen4 data rates. The Root Port can be used to build the basis for a compatible Root Complex, to allow custom chip-to-chip communication via the PCI Express protocol, and to attach ASSP Endpoint devices, such as Ethernet Controllers or Fibre Channel HBAs, to the MPSoC.

This block is highly configurable to system design requirements and can operate 1, 2, 4, 8, or 16 lanes at up to 2.5Gb/s, 5.0Gb/s, 8.0Gb/s, or 16Gb/s data rates. For high-performance applications, advanced buffering techniques of the block offer a flexible maximum payload size of up to 1,024 bytes. The integrated block interfaces to the integrated high-speed transceivers for serial connectivity and to block RAMs for data buffering. Combined, these elements implement the Physical Layer, Data Link Layer, and Transaction Layer of the PCI Express protocol.

Xilinx provides a light-weight, configurable, easy-to-use LogiCORE™ IP wrapper that ties the various building blocks (the integrated block for PCIe, the transceivers, block RAM, and clocking resources) into an Endpoint or Root Port solution. The system designer has control over many configurable parameters: link width and speed, maximum payload size, MPSoC logic interface speeds, reference clock frequency, and base address register decoding and filtering.

# **Integrated Block for Interlaken**

Some UltraScale architecture-based devices include integrated blocks for Interlaken. Interlaken is a scalable chip-to-chip interconnect protocol designed to enable transmission speeds from 10Gb/s to 150Gb/s. The Interlaken integrated block in the UltraScale architecture is compliant to revision 1.2 of the Interlaken specification with data striping and de-striping across 1 to 12 lanes. Permitted configurations are: 1 to 12 lanes at up to 12.5Gb/s and 1 to 6 lanes at up to 25.78125Gb/s, enabling flexible support for up to 150Gb/s per integrated block. With multiple Interlaken blocks, certain UltraScale architecture-based devices enable easy, reliable Interlaken switches and bridges.

# **Integrated Block for 100G Ethernet**

Compliant to the IEEE Std 802.3ba, the 100G Ethernet integrated blocks in the UltraScale architecture provide low latency 100Gb/s Ethernet ports with a wide range of user customization and statistics gathering. With support for 10 x 10.3125Gb/s (CAUI) and 4 x 25.78125Gb/s (CAUI-4) configurations, the integrated block includes both the 100G MAC and PCS logic with support for IEEE Std 1588v2 1-step and 2-step hardware timestamping.

In UltraScale+ devices, the 100G Ethernet blocks contain a Reed Solomon Forward Error Correction (RS-FEC) block, compliant to IEEE Std 802.3bj, that can be used with the Ethernet block or stand alone in user applications. These families also support OTN mapping mode in which the PCS can be operate without using the MAC.

# **Clock Management**

The clock generation and distribution components in UltraScale architecture-based devices are located adjacent to the columns that contain the memory interfacing and input and output circuitry. This tight coupling of clocking and I/O provides low-latency clocking to the I/O for memory interfaces and other I/O protocols. Within every clock management tile (CMT) resides one mixed-mode clock manager (MMCM), two PLLs, clock distribution buffers and routing, and dedicated circuitry for implementing external memory interfaces.

## **Mixed-Mode Clock Manager**

The mixed-mode clock manager (MMCM) can serve as a frequency synthesizer for a wide range of frequencies and as a jitter filter for incoming clocks. At the center of the MMCM is a voltage-controlled oscillator (VCO), which speeds up and slows down depending on the input voltage it receives from the phase frequency detector (PFD).

Three sets of programmable frequency dividers (D, M, and O) are programmable by configuration and during normal operation via the Dynamic Reconfiguration Port (DRP). The pre-divider D reduces the input frequency and feeds one input of the phase/frequency comparator. The feedback divider M acts as a multiplier because it divides the VCO output frequency before feeding the other input of the phase comparator. D and M must be chosen appropriately to keep the VCO within its specified frequency range. The VCO has eight equally-spaced output phases (0°, 45°, 90°, 135°, 180°, 225°, 270°, and 315°). Each phase can be selected to drive one of the output dividers, and each divider is programmable by configuration to divide by any integer from 1 to 128.

The MMCM has three input-jitter filter options: low bandwidth, high bandwidth, or optimized mode. Low-Bandwidth mode has the best jitter attenuation. High-Bandwidth mode has the best phase offset. Optimized mode allows the tools to find the best setting.

The MMCM can have a fractional counter in either the feedback path (acting as a multiplier) or in one output path. Fractional counters allow non-integer increments of 1/8 and can thus increase frequency synthesis capabilities by a factor of 8. The MMCM can also provide fixed or dynamic phase shift in small increments that depend on the VCO frequency. At 1,600MHz, the phase-shift timing increment is 11.2ps.



# **Ordering Information**

Table 12 shows the speed and temperature grades available in the different device families.

Table 12: Speed Grade and Temperature Grade

| Devices Family Devices |                                               | Commercial<br>(C) | E             | Industrial<br>(I)                       |                                      |  |
|------------------------|-----------------------------------------------|-------------------|---------------|-----------------------------------------|--------------------------------------|--|
|                        |                                               | 0°C to +85°C      | 0°C to +100°C | 0°C to +110°C                           | -40°C to +100°C                      |  |
|                        |                                               |                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |  |
|                        | CG                                            |                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |
|                        | Devices                                       |                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |
|                        |                                               |                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |
|                        |                                               |                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |  |
|                        | ZU2EG                                         |                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |
|                        | ZU3EG                                         |                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |
|                        |                                               |                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |
|                        | ZU4EG                                         |                   | -3E (0.90V)   |                                         |                                      |  |
| Zynq                   | ZU5EG<br>ZU6EG                                |                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |  |
| UltraScale+            | ZU7EG                                         |                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |
|                        | ZU9EG<br>ZU11EG<br>ZU15EG<br>ZU17EG<br>ZU19EG |                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |
|                        |                                               |                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |
|                        |                                               |                   | -3E (0.90V)   |                                         |                                      |  |
|                        |                                               |                   | -2E (0.85V)   |                                         | -2I (0.85V)                          |  |
|                        | EV<br>Devices                                 |                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |
|                        | 201.000                                       |                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |
|                        |                                               |                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |

#### Notes:

The ordering information shown in Figure 3 applies to all packages in the Zynq UltraScale+ MPSoCs.

<sup>1.</sup> In -2LE speed/temperature grade, devices can operate for a limited time with junction temperature of 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal at 0.85V or low voltage at 0.72V). Operation at 110°C Tj is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of device lifetime.

<sup>2.</sup> In Zynq UltraScale+ MPSoCs, when operating the PL at low voltage (0.72V), the PS operates at nominal voltage (0.85V)





Figure 3: Zynq UltraScale+ MPSoC Ordering Information



# **Revision History**

The following table shows the revision history for this document:

| Date       | Version | Description of Revisions                                                                                                                                                                                                                                                                                                                                        |
|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02/15/2017 | 1.4     | Updated DSP count in Table 1, Table 3, and Table 5. Updated I/O Electrical Characteristics. Updated Table 12 with -2E speed grade.                                                                                                                                                                                                                              |
| 09/23/2016 | 1.3     | Updated Table 2; Table 3; Table 4; Table 6; Graphics Processing Unit (GPU); and NAND ONFI 3.1 Flash Controller.                                                                                                                                                                                                                                                 |
| 06/03/2016 | 1.2     | Added CG devices: Updated Table 1; Table 2; Table 3; Table 4; Table 5; Table 6; and Table 12. Added Video Encoder/Decoder (VCU); Table 7; and Power Examples (removed XPE Computed Range table). Updated: General Description; ARM Cortex-A53 Based Application Processing Unit (APU); Zynq UltraScale+ MPSoCs; Dynamic Memory Controller (DDRC); and Figure 3. |
| 01/28/2016 | 1.1     | Updated Table 1 and Table 2.                                                                                                                                                                                                                                                                                                                                    |
| 11/24/2015 | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                         |

# **Disclaimer**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>.

This document contains preliminary information and is subject to change without notice. Information provided herein relates to products and/or services not yet available for sale, and provided solely for information purposes and are not intended, or to be construed, as an offer for sale or an attempted commercialization of the products and/or services referred to herein.

# **Automotive Applications Disclaimer**

AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.