Welcome to **E-XFL.COM** Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications. What are **Embedded - System On Chip (SoC)**? **System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central | Details | | |----------------------------|-------------------------------------------------------------------------------------------------------| | Product Status | Active | | Architecture | MCU, FPGA | | Core Processor | Quad ARM® Cortex®-A53 MPCore™ with CoreSight™, Dual ARM®Cortex™-R5 with CoreSight™, ARM Mali™-400 MP2 | | Flash Size | - | | RAM Size | 256KB | | Peripherals | DMA, WDT | | Connectivity | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG | | Speed | 533MHz, 600MHz, 1.3GHz | | Primary Attributes | Zynq®UltraScale+™ FPGA, 504K+ Logic Cells | | Operating<br>Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 900-BBGA, FCBGA | | Supplier Device<br>Package | 900-FCBGA (31x31) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xczu7eg-2fbvb900i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### ARM Mali-400 Based GPU - Supports OpenGL ES 1.1 and 2.0 - Supports OpenVG 1.1 - GPU frequency: Up to 667MHz - Single Geometry Processor, Two Pixel Processors - Pixel Fill Rate: 2 Mpixels/sec/MHz - Triangle Rate: 0.11 Mtriangles/sec/MHz - 64KB L2 Cache - Power island gating ## **External Memory Interfaces** - Multi-protocol dynamic memory controller - 32-bit or 64-bit interfaces to DDR4, DDR3, DDR3L, or LPDDR3 memories, and 32-bit interface to LPDDR4 memory - ECC support in 64-bit and 32-bit modes - Up to 32GB of address space using single or dual rank of 8-, 16-, or 32-bit-wide memories - Static memory interfaces - eMMC4.51 Managed NAND flash support - ONFI3.1 NAND flash with 24-bit ECC - 1-bit SPI, 2-bit SPI, 4-bit SPI (Quad-SPI), or two Quad-SPI (8-bit) serial NOR flash #### **8-Channel DMA Controller** - Two DMA controllers of 8-channels each - Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and scatter-gather transaction support #### **Serial Transceivers** - Four dedicated PS-GTR receivers and transmitters supports up to 6.0Gb/s data rates - Supports SGMII tri-speed Ethernet, PCI Express® Gen2, Serial-ATA (SATA), USB3.0, and DisplayPort # **Dedicated I/O Peripherals and Interfaces** - PCI Express Compliant with PCIe® 2.1 base specification - Root complex and End Point configurations - o x1, x2, and x4 at Gen1 or Gen2 rates - SATA Host - 1.5, 3.0, and 6.0Gb/s data rates as defined by SATA Specification, revision 3.1 - Supports up to two channels - DisplayPort Controller - Up to 5.4Gb/s rate - Up to two TX lanes (no RX support) - Four 10/100/1000 tri-speed Ethernet MAC peripherals with IEEE Std 802.3 and IEEE Std 1588 revision 2.0 support - Scatter-gather DMA capability - Recognition of IEEE Std 1588 rev.2 PTP frames - o GMII, RGMII, and SGMII interfaces - Jumbo frames - Two USB 3.0/2.0 Device, Host, or OTG peripherals, each supporting up to 12 endpoints - o USB 3.0/2.0 compliant device IP core - Super-speed, high- speed, full-speed, and low-speed modes - Intel XHCI- compliant USB host - Two full CAN 2.0B-compliant CAN bus interfaces - o CAN 2.0-A and CAN 2.0-B and ISO 118981-1 standard compliant - Two SD/SDIO 2.0/eMMC4.51 compliant controllers - Two full-duplex SPI ports with three peripheral chip selects - Two high-speed UARTs (up to 1Mb/s) - Two master and slave I2C interfaces - Up to 78 flexible multiplexed I/O (MIO) (up to three banks of 26 I/Os) for peripheral pin assignment - Up to 96 EMIOs (up to three banks of 32 I/Os) connected to the PL #### Interconnect - High-bandwidth connectivity within PS and between PS and PL - ARM AMBA® AXI4-based - QoS support for latency and bandwidth control - Cache Coherent Interconnect (CCI) ## **System Memory Management** - System Memory Management Unit (SMMU) - Xilinx Memory Protection Unit (XMPU) ## **Platform Management Unit** - Power gates PS peripherals, power islands, and power domains - Clock gates PS peripheral user firmware option ## **Configuration and Security Unit** - Boots PS and configures PL - Supports secure and non-secure boot modes 2 ## **System Monitor in PS** • On-chip voltage and temperature sensing Table 6: Zynq UltraScale+ MPSoC: EV Device-Package Combinations and Maximum I/Os | Package (1)(2)(3)(4) | Package | ZU4EV | ZU5EV | ZU7EV | |------------------------|-----------------|--------------------|--------------------|--------------------| | | Dimensions (mm) | HD, HP<br>GTH, GTY | HD, HP<br>GTH, GTY | HD, HP<br>GTH, GTY | | SFVC784 <sup>(5)</sup> | 23x23 | 96, 156<br>4, 0 | 96, 156<br>4, 0 | | | FBVB900 | 31x31 | 48, 156<br>16, 0 | 48, 156<br>16, 0 | 48, 156<br>16, 0 | | FFVC1156 | 35x35 | | | 48, 312<br>20, 0 | | FFVF1517 | 40x40 | | | 48, 416<br>24, 0 | #### Notes: - 1. Go to Ordering Information for package designation details. - 2. FB/FF packages have 1.0mm ball pitch. SF packages have 0.8mm ball pitch. - 3. All device package combinations bond out 4 PS-GTR transceivers. - 4. Packages with the same last letter and number sequence, e.g., C784, are footprint compatible with all other UltraScale devices with the same sequence. The footprint compatible devices within this family are outlined. - 5. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. ASIC-class capabilities afforded by the UltraScale MPSoC architecture while supporting rapid system development. The inclusion of an application processor enables high-level operating system support, e.g., Linux. Other standard operating systems used with the Cortex-A53 processor are also available for the Zynq UltraScale+ MPSoC family. The PS and the PL are on separate power domains, enabling users to power down the PL for power management if required. The processors in the PS always boot first, allowing a software centric approach for PL configuration. PL configuration is managed by software running on the CPU, so it boots similar to an ASSP. # **Processing System** ## **Application Processing Unit (APU)** The key features of the APU include: - 64-bit quad-core ARM Cortex-A53 MPCores. Features associated with each core include: - ARM v8-A Architecture - Operating target frequency: up to 1.5GHz - Single and double precision floating point:4 SP / 2 DP FLOPs - NEON Advanced SIMD support with single and double precision floating point instructions - o A64 instruction set in 64-bit operating mode, A32/T32 instruction set in 32-bit operating mode - Level 1 cache (separate instruction and data, 32KB each for each Cortex-A53 CPU) - 2-way set-associative Instruction Cache with parity support - 4-way set-associative Data Cache with ECC support - Integrated memory management unit (MMU) per processor core - TrustZone for secure mode operation - Virtualization support - Ability to operate in single processor, symmetric quad processor, and asymmetric quad-processor modes - Integrated 16-way set-associative 1MB Unified Level 2 cache with ECC support - Interrupts and Timers - Generic interrupt controller (GIC-400) - o ARM generic timers (4 timers per CPU) - One watchdog timer (WDT) - One global timer - Two triple timers/counters (TTC) - Little and big endian support - o Big endian support in BE8 mode - CoreSight debug and trace support - o Embedded Trace Macrocell (ETM) for instruction trace - Cross trigger interface (CTI) enabling hardware breakpoints and triggers - ACP interface to PL for I/O coherency and Level 2 cache allocation - ACE interface to PL for full coherency - Power island gating on each processor core - Optional eFUSE disable per core ## Real-Time Processing Unit (RPU) - Dual-core ARM Cortex-R5 MPCores. Features associated with each core include: - o ARM v7-R Architecture (32-bit) - Operating target frequency: Up to 600MHz - o A32/T32 instruction set support - o 4-way set-associative Level 1 caches (separate instruction and data, 32KB each) with ECC support - o Integrated Memory Protection Unit (MPU) per processor - 128KB Tightly Coupled Memory (TCM) with ECC support - o TCMs can be combined to become 256KB in lockstep mode - Ability to operate in single-processor or dual-processor modes (split and lock-step) - Little and big endian support - Dedicated SWDT and two Triple Timer Counters (TTC) - CoreSight debug and trace support - Embedded Trace Macrocell (ETM) for instruction and trace - Cross trigger interface (CTI) enabling hardware breakpoints and triggers - Optional eFUSE disable # Full-Power Domain DMA (FPD-DMA) and Low-Power Domain DMA (LPD-DMA) - Two general-purpose DMA controllers one in the full-power domain (FPD-DMA) and one in the low-power domain (LPD-DMA) - Eight independent channels per DMA - Multiple transfer types: - Memory-to-memory - Memory-to-peripheral - o Peripheral-to-memory and - Scatter-gather - 8 peripheral interfaces per DMA - TrustZone per DMA for optional secure operation ## Xilinx Memory Protection Unit (XMPU) - Region based memory protection unit - Up to 16 regions - Each region supports address alignment of 1MB or 4KB - Regions can overlap; the higher region number has priority - Each region can be independently enabled or disabled - Each region has a start and end address ## **Graphics Processing Unit (GPU)** - Supports OpenGL ES 1.1 & 2.0 - Supports OpenVG 1.1 - Operating target frequency: up to 667MHz - Single Geometry Processor and two Pixel processor - Pixel Fill Rate: 2 Mpixel/sec/MHz - Triangle Rate: 0.11 Mtriangles/sec/MHz - 64KB Level 2 Cache (read-only) - 4X and 16X Anti-aliasing Support - ETC1 texture compression to reduce external memory bandwidth - Extensive texture format support - o RGBA 8888, 565, 1556 - o Mono 8, 16 - YUV format support - Automatic load balancing across different graphics shader engines - 2D and 3D graphic acceleration - Up to 4K texture input and 4K render output resolutions - Each geometry processor and pixel processor supports 4KB page MMU - Power island gating on each GPU engine and shared cache - Optional eFUSE disable ## **Dynamic Memory Controller (DDRC)** - DDR3, DDR3L, DDR4, LPDDR3, LPDDR4 - Target data rate: Up to 2400Mb/s DDR4 operation in -1 speed grade - 32-bit and 64-bit bus width support for DDR4, DDR3, DDR3L, or LPDDR3 memories, and 32-bit bus width support for LPDDR4 memory - ECC support (using extra bits) - Up to a total DRAM capacity of 32GB - Audio support - A single stream carries up to 8 LPCM channels at 192kHz with 24-bit resolution - Supports compressed formats including DRA, Dolby MAT, and DTS HD - Multi-Stream Transport can extend the number of audio channels - Audio copy protection - o 2-channel streaming or input from the PL - o Multi-channel non-streaming audio from a memory audio frame buffer - Includes a System Time Clock (STC) compliant with ISO/IEC 13818-1 - Boot-time display using minimum resources ## Platform Management Unit (PMU) - Performs system initialization during boot - Acts as a delegate to the application and real-time processors during sleep state - Initiates power-up and restart after the wake-up request - Maintains the system power state at all time - Manages the sequence of low-level events required for power-up, power-down, reset, clock gating, and power gating of islands and domains - Provides error management (error handling and reporting) - Provides safety check functions (e.g., memory scrubbing) The PMU includes the following blocks: - Platform management processor - Fixed ROM for boot-up of the device - 128KB RAM with ECC for optional user/firmware code - Local and global registers to manage power-down, power-up, reset, clock gating, and power gating requests - Interrupt controller with 16 interrupts from other modules and the inter-processor communication interface (IPI) - GPI and GPO interfaces to and from PS I/O and PL - JTAG interface for PMU debug - Optional User-Defined Firmware - Full duplex flow control with recognition of incoming pause frames and hardware generation of transmitted pause frames - 802.1Q VLAN tagging with recognition of incoming VLAN and priority tagged frames - Supports IEEE Std 1588 v2 #### SD/SDIO 3.0 Controller In addition to secure digital (SD) devices, this controller also supports eMMC 4.51. - Host mode support only - Built-in DMA - 1/4-Bit SD Specification, version 3.0 - 1/4/8-Bit eMMC Specification, version 4.51 - Supports primary boot from SD Card and eMMC (Managed NAND) - High speed, default speed, and low-speed support - 1 and 4-bit data interface support - Low speed clock 0-400KHz - Default speed 0-25MHz - High speed clock 0-50MHz - High speed Interface - o SD UHS-1: 208MHz - o eMMC HS200: 200MHz - Memory, I/O, and SD cards - Power control modes - Data FIFO interface up to 512B #### **UART** - Programmable baud rate generator - 6, 7, or 8 data bits - 1, 1.5, or 2 stop bits - Odd, even, space, mark, or no parity - Parity, framing, and overrun error detection - Line break generation and detection - Automatic echo, local loopback, and remote loopback channel modes - Modem control signals: CTS, RTS, DSR, DTR, RI, and DCD (from EMIO only) - Sleep Mode with automatic wake-up - Snoop Mode - 16-bit timestamping for receive messages - Both internal generated reference clock and external reference clock input from MIO - Guarantee clock sampling edge between 80 to 83% at 24MHz reference clock input - Optional eFUSE disable per port #### **USB 2.0** - Two USB controllers (configurable as USB 2.0 or USB 3.0) - Host, device and On-The-Go (OTG) modes - High Speed, Full Speed, and Low Speed - Up to 12 endpoints - 8-bit ULPI External PHY Interface - The USB host controller registers and data structures are compliant to Intel xHCI specifications. - 64-bit AXI master port with built-in DMA - Power management features: hibernation mode ## **Static Memory Interfaces** The static memory interfaces support external static memories. - ONFI 3.1 NAND flash support with up to 24-bit ECC - 1-bit SPI, 2-bit SPI, 4-bit SPI (Quad-SPI), or two Quad-SPI (8-bit) serial NOR flash - 8-bit eMMC interface supporting managed NAND flash #### NAND ONFI 3.1 Flash Controller - ONFI 3.1 compliant - Supports chip select reduction per ONFI 3.1 spec - SLC NAND for boot/configuration and data storage - ECC options based on SLC NAND - o 1, 4, or 8 bits per 512+spare bytes - o 24 bits per 1024+spare bytes - Maximum throughput as follows - o Asynchronous mode (SDR) 24.3MB/s - Synchronous mode (NV-DDR) 112MB/s (for 100MHz flash clock) - 8-bit SDR NAND interface - 2 chip selects - Programmable access timing - 1.8V and 3.3V I/O - Built-in DMA for improved performance #### **Quad-SPI Controller** - 4 bytes (32-bit) and 3 bytes (24-bit) address width - Maximum SPI Clock at Master Mode at 150MHz - Single, Dual-Parallel, and Dual-Stacked mode - 32-bit AXI Linear Address Mapping Interface for read operation - Up to 2 chip select signals - Write Protection Signal - Hold signals - 4-bit bidirectional I/O signals - x1/x2/x4 Read speed required - x1 write speed required only - 64 byte Entry FIFO depth to improve QSPI read efficiency - Built-in DMA for improved performance # Video Encoder/Decoder (VCU) Zynq UltraScale+ MPSoCs include a Video codec (encoder/decoder) available in the devices designated with the EV suffix. The VCU is located in the PL and can be accessed from either the PL or PS. - Simultaneous Encode and Decode through separate cores - H.264 high profile level 5.2 (4Kx2K-60) - H.265 (HEVC) main, main10 profile, level 5.1, high Tier, up to 4Kx2K-60 rate - 8 and 10 bit encoding - 4:2:0 and 4:2:2 chroma sampling - 8Kx4K-15 rate - Multi-stream up to total of 4Kx2K-60 rate - Low Latency mode - Can share the PS DRAM or use dedicated DRAM in the PL - Clock/power management - OpenMax Linux drivers #### Interconnect All the blocks are connected to each other and to the PL through a multi-layered ARM Advanced Microprocessor Bus Architecture (AMBA) AXI interconnect. The interconnect is non-blocking and supports multiple simultaneous master-slave transactions. The interconnect is designed with latency sensitive masters, such as the ARM CPU, having the shortest paths to memory, and bandwidth critical masters, such as the potential PL masters, having high throughput connections to the slaves with which they need to communicate. Traffic through the interconnect can be regulated through the Quality of Service (QoS) block in the interconnect. The QoS feature is used to regulate traffic generated by the CPU, DMA controller, and a combined entity representing the masters in the IOP. ## **PS Interfaces** PS interfaces include external interfaces going off-chip or signals going from PS to PL. #### **PS External Interfaces** The Zynq UltraScale+ MPSoC's external interfaces use dedicated pins that cannot be assigned as PL pins. These include: - Clock, reset, boot mode, and voltage reference - Up to 78 dedicated multiplexed I/O (MIO) pins, software-configurable to connect to any of the internal I/O peripherals and static memory controllers - 32-bit or 64-bit DDR4/DDR3/DDR3L/LPDDR3 memories with optional ECC - 32-bit LPDDR4 memory with optional ECC - 4 channels (TX and RX pair) for transceivers #### **MIO Overview** The IOP peripherals communicate to external devices through a shared pool of up to 78 dedicated multiplexed I/O (MIO) pins. Each peripheral can be assigned one of several pre-defined groups of pins, enabling a flexible assignment of multiple devices simultaneously. Although 78 pins are not enough for simultaneous use of all the I/O peripherals, most IOP interface signals are available to the PL, allowing use of standard PL I/O pins when powered up and properly configured. Extended multiplexed I/O (EMIO) allows unmapped PS peripherals to access PL I/O. Port mappings can appear in multiple locations. For example, there are up to 12 possible port mappings for CAN pins. The PS Configuration Wizard (PCW) tool aids in peripheral and static memory pin mapping. Table 8: MIO Peripheral Interface Mapping | Peripheral<br>Interface | MIO | ЕМІО | |------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Quad-SPI<br>NAND | Yes | No | | USB2.0: 0,1 | Yes: External PHY | No | | SDIO 0,1 | Yes | Yes | | SPI: 0,1<br>I2C: 0,1<br>CAN: 0,1<br>GPIO | Yes CAN: External PHY GPIO: Up to 78 bits | Yes CAN: External PHY GPIO: Up to 96 bits | | GigE: 0,1,2,3 | RGMII v2.0:<br>External PHY | Supports GMII, RGMII v2.0 (HSTL), RGMII v1.3, MII, SGMII, and 1000BASE-X in Programmable Logic | | UART: 0,1 | Simple UART:<br>Only two pins (TX and RX) | <ul> <li>Full UART (TX, RX, DTR, DCD, DSR, RI, RTS, and CTS) requires either:</li> <li>Two Processing System (PS) pins (RX and TX) through MIO and six additional Programmable Logic (PL) pins, or</li> <li>Eight Programmable Logic (PL) pins</li> </ul> | | Debug Trace Ports | Yes: Up to 16 trace bits | Yes: Up to 32 trace bits | | Processor JTAG | Yes | Yes | #### Transceiver (PS-GTR) The four PS-GTR transceivers, which reside in the full power domain (FPD), support data rates of up to 6.0Gb/s. All the protocols cannot be pinned out at the same time. At any given time, four differential pairs can be pinned out using the transceivers. This is user programmable via the high-speed I/O multiplexer (HS-MIO). - A Quad transceiver PS-GTR (TX/RX pair) able to support following standards simultaneously - o x1, x2, or x4 lane of PCIe at Gen1 (2.5Gb/s) or Gen2 (5.0Gb/s) rates - o 1 or 2 lanes of DisplayPort (TX only) at 1.62Gb/s, 2.7Gb/s, or 5.4Gb/s - o 1 or 2 SATA channels at 1.5Gb/s, 3.0Gb/s, or 6.0Gb/s - o 1 or 2 USB3.0 channels at 5.0Gb/s - o 1-4 Ethernet SGMII channels at 1.25Gb/s - Provides flexible host-programmable multiplexing function for connecting the transceiver resources to the PS masters (DisplayPort, PCIe, Serial-ATA, USB3.0, and GigE). # **Programmable Logic** This section covers the information about blocks in the Programmable Logic (PL). # **Device Layout** UltraScale architecture-based devices are arranged in a column-and-grid layout. Columns of resources are combined in different ratios to provide the optimum capability for the device density, target market or application, and device cost. At the core of UltraScale+ MPSoCs is the processing system that displaces some of the full or partial columns of programmable logic resources. Figure 1 shows a device-level view with resources grouped together. For simplicity, certain resources such as the processing system, integrated blocks for PCIe, configuration logic, and System Monitor are not shown. Figure 1: Device with Columnar Resources Resources within the device are divided into segmented clock regions. The height of a clock region is 60 CLBs. A bank of 52 I/Os, 24 DSP slices, 12 block RAMs, or 4 transceiver channels also matches the height of a clock region. The width of a clock region is essentially the same in all cases, regardless of device size or the mix of resources in the region, enabling repeatable timing results. Each segmented clock region contains vertical and horizontal clock routing that span its full height and width. These horizontal and vertical clock routes can be segmented at the clock region boundary to provide a flexible, high-performance, low-power clock distribution architecture. Figure 2 is a representation of a device divided into regions. # **Configurable Logic Block** Every Configurable Logic Block (CLB) in the UltraScale architecture contains 8 LUTs and 16 flip-flops. The LUTs can be configured as either one 6-input LUT with one output, or as two 5-input LUTs with separate outputs but common inputs. Each LUT can optionally be registered in a flip-flop. In addition to the LUTs and flip-flops, the CLB contains arithmetic carry logic and multiplexers to create wider logic functions. Each CLB contains one slice. There are two types of slices: SLICEL and SLICEM. LUTs in the SLICEM can be configured as 64-bit RAM, as 32-bit shift registers (SRL32), or as two SRL16s. CLBs in the UltraScale architecture have increased routing and connectivity compared to CLBs in previous-generation Xilinx devices. They also have additional control signals to enable superior register packing, resulting in overall higher device utilization. ## Interconnect Various length vertical and horizontal routing resources in the UltraScale architecture that span 1, 2, 4, 5, 12, or 16 CLBs ensure that all signals can be transported from source to destination with ease, providing support for the next generation of wide data buses to be routed across even the highest capacity devices while simultaneously improving quality of results and software run time. ## **Block RAM** Every UltraScale architecture-based device contains a number of 36Kb block RAMs, each with two completely independent ports that share only the stored data. Each block RAM can be configured as one 36Kb RAM or two independent 18Kb RAMs. Each memory access, read or write, is controlled by the clock. Connections in every block RAM column enable signals to be cascaded between vertically adjacent block RAMs, providing an easy method to create large, fast memory arrays, and FIFOs with greatly reduced power consumption. All inputs, data, address, clock enables, and write enables are registered. The input address is always clocked (unless address latching is turned off), retaining data until the next operation. An optional output data pipeline register allows higher clock rates at the cost of an extra cycle of latency. During a write operation, the data output can reflect either the previously stored data or the newly written data, or it can remain unchanged. Block RAM sites that remain unused in the user design are automatically powered down to reduce total power consumption. There is an additional pin on every block RAM to control the dynamic power gating feature. ## **Programmable Data Width** Each port can be configured as $32K \times 1$ ; $16K \times 2$ ; $8K \times 4$ ; $4K \times 9$ (or 8); $2K \times 18$ (or 16); $1K \times 36$ (or 32); or $512 \times 72$ (or 64). Whether configured as block RAM or FIFO, the two ports can have different aspect ratios without any constraints. Each block RAM can be divided into two completely independent 18Kb block RAMs that can each be configured to any aspect ratio from $16K \times 1$ to $512 \times 36$ . Everything described previously for the full 36Kb block RAM also applies to each of the smaller 18Kb block RAMs. Only in simple dual-port (SDP) mode can data widths of greater than 18 bits (18Kb RAM) or 36 bits (36Kb RAM) be accessed. In this mode, one port is dedicated to read operation, the other to write operation. In SDP mode, one side (read or write) can be variable, while the other is fixed to 32/36 or 64/72. Both sides of the dual-port 36Kb RAM can be of variable width. #### **Error Detection and Correction** Each 64-bit-wide block RAM can generate, store, and utilize eight additional Hamming code bits and perform single-bit error correction and double-bit error detection (ECC) during the read process. The ECC logic can also be used when writing to or reading from external 64- to 72-bit-wide memories. #### **FIFO Controller** Each block RAM can be configured as a 36Kb FIFO or an 18Kb FIFO. The built-in FIFO controller for single-clock (synchronous) or dual-clock (asynchronous or multirate) operation increments the internal addresses and provides four handshaking flags: full, empty, programmable full, and programmable empty. The programmable flags allow the user to specify the FIFO counter values that make these flags go active. The FIFO width and depth are programmable with support for different read port and write port widths on a single FIFO. A dedicated cascade path allows for easy creation of deeper FIFOs. ## **UltraRAM** UltraRAM is a high-density, dual-port, synchronous memory block used in some UltraScale+ families. Both of the ports share the same clock and can address all of the 4K x 72 bits. Each port can independently read from or write to the memory array. UltraRAM supports two types of write enable schemes. The first mode is consistent with the block RAM byte write enable mode. The second mode allows gating the data and parity byte writes separately. Multiple UltraRAM blocks can be cascaded together to create larger memory arrays. UltraRAM blocks can be connected together to create larger memory arrays. Dedicated routing in the UltraRAM column enables the entire column height to be connected together. This makes UltraRAM an ideal solution for replacing external memories such as SRAM. Cascadable anywhere from 288Kb to 36Mb, UltraRAM provides the flexibility to fulfill many different memory requirements. #### **Error Detection and Correction** Each 64-bit-wide UltraRAM can generate, store and utilize eight additional Hamming code bits and perform single-bit error correction and double-bit error detection (ECC) during the read process. # **Digital Signal Processing** DSP applications use many binary multipliers and accumulators, best implemented in dedicated DSP slices. All UltraScale architecture-based devices have many dedicated, low-power DSP slices, combining high speed with small size while retaining system design flexibility. Each DSP slice fundamentally consists of a dedicated 27 × 18 bit twos complement multiplier and a 48-bit accumulator. The multiplier can be dynamically bypassed, and two 48-bit inputs can feed a single-instruction-multiple-data (SIMD) arithmetic unit (dual 24-bit add/subtract/accumulate or quad 12-bit add/subtract/accumulate), or a logic unit that can generate any one of ten different logic functions of the two operands. The DSP includes an additional pre-adder, typically used in symmetrical filters. This pre-adder improves performance in densely packed designs and reduces the DSP slice count by up to 50%. The 96-bit-wide XOR function, programmable to 12, 24, 48, or 96-bit widths, enables performance improvements when implementing forward error correction and cyclic redundancy checking algorithms. The DSP also includes a 48-bit-wide pattern detector that can be used for convergent or symmetric rounding. The pattern detector is also capable of implementing 96-bit-wide logic functions when used in conjunction with the logic unit. The DSP slice provides extensive pipelining and extension capabilities that enhance the speed and efficiency of many applications beyond digital signal processing, such as wide dynamic bus shifters, memory address generators, wide bus multiplexers, and memory-mapped I/O register files. The accumulator can also be used as a synchronous up/down counter. # **System Monitor** The System Monitor blocks in the UltraScale architecture are used to enhance the overall safety, security, and reliability of the system by monitoring the physical environment via on-chip power supply and temperature sensors. All UltraScale architecture-based devices contain at least one System Monitor. The System Monitor in UltraScale+ devices is similar to the Kintex UltraScale and Virtex UltraScale devices but with the addition of a PMBus interface. Zynq UltraScale+ MPSoCs contain one System Monitor in the PL and an additional block in the PS. The System Monitor in the PL has the same features as the block in UltraScale+ FPGAs. See Table 11. Table 11: Key System Monitor Features | Zynq UltraScale+ MPSoC PL | | Zynq UltraScale+ MPSoC PS | | |---------------------------|-----------------------|---------------------------|--| | ADC | 10-bit 200kSPS | 10-bit 1MSPS | | | Interfaces | JTAG, I2C, DRP, PMBus | APB | | ## **Clock Management** The PS in Zynq UltraScale+ MPSoCs is equipped with five phase-locked loops (PLLs), providing flexibility in configuring the clock domains within the PS. There are four primary clock domains of interest within the PS. These include the APU, the RPU, the DDR controller, and the I/O peripherals (IOP). The frequencies of all of these domains can be configured independently under software control. #### **Power Domains** The Zynq UltraScale+ MPSoC contains four separate power domains. When they are connected to separate power supplies, they can be completely powered down independently of each other without consuming any dynamic or static power. The processing system includes: - Full Power Domain (FPD) - Low Power Domain (LPD) - Battery Powered Domain (BPD) In addition to these three Processing System power domains, the PL can also be completely powered down if connected to separate power supplies. The Full Power Domain (FPD) consists of the following major blocks: - Application Processing Unit (APU) - DMA (FP-DMA) - Graphics Processing Unit (GPU) - Dynamic Memory Controller (DDRC) - High-Speed I/O Peripherals The Low Power Domain (LPD) consists of the following major blocks: - Real-Time Processing Unit (RPU) - DMA (LP-DMA) - Platform Management Unit (PMU) - Configuration Security Unit (CSU) - Low-Speed I/O Peripherals - Static Memory Interfaces The Battery Power Domain (BPD) is the lowest power domain of the Zynq UltraScale+ MPSoC processing system. In this mode, all the PS is powered off except the Real-Time Clock (RTC) and battery-backed RAM (BBRAM). #### **Power Examples** Power for the Zynq UltraScale+ MPSoCs varies depending on the utilization of the PL resources, and the frequency of the PS and PL. To estimate power, use the Xilinx Power Estimator (XPE) at: http://www.xilinx.com/products/design\_tools/logic\_design/xpe.htm ## **PS Boot and Device Configuration** Zyng UltraScale+ MPSoCs use a multi-stage boot process that supports both a non-secure and a secure boot. The PS is the master of the boot and configuration process. For a secure boot, the AES-GCM, SHA-3/384 decrypts and authenticates the images while the 4096-bit RSA block authenticates the image. Upon reset, the device mode pins are read to determine the primary boot device to be used: NAND, Quad-SPI, SD, eMMC, or JTAG. JTAG can only be used as a non-secure boot source and is intended for debugging purposes. The CSU executes code out of on-chip ROM and copies the first stage boot loader (FSBL) from the boot device to the OCM. After copying the FSBL to OCM, one of the processors, either the Cortex-A53 or Cortex-R5, executes the FSBL. Xilinx supplies example FSBLs or users can create their own. The FSBL initiates the boot of the PS and can load and configure the PL, or configuration of the PL can be deferred to a later stage. The FSBL typically loads either a user application or an optional second stage boot loader (SSBL), such as U-Boot. Users obtain example SSBL from Xilinx or a third party, or they can create their own SSBL. The SSBL continues the boot process by loading code from any of the primary boot devices or from other sources such as USB, Ethernet, etc. If the FSBL did not configure the PL, the SSBL can do so, or again, the configuration can be deferred to a later stage. The static memory interface controller (NAND, eMMC, or Quad-SPI) is configured using default settings. To improve device configuration speed, these settings can be modified by information provided in the boot image header. The ROM boot image is not user readable or callable after boot. ## **Hardware and Software Debug Support** The debug system used in Zyng UltraScale+ MPSoCs is based on the ARM CoreSight architecture. It uses ARM CoreSight components including an embedded trace controller (ETC), an embedded trace Macrocell (ETM) for each Cortex-A53 and Cortex-R5 processor, and a system trace Macrocell (STM). This enables advanced debug features like event trace, debug breakpoints and triggers, cross-trigger, and debug bus dump to memory. The programmable logic can be debugged with the Xilinx Vivado Logic Analyzer. #### **Debug Ports** Three JTAG ports are available and can be chained together or used separately. When chained together, a single port is used for chip-level JTAG functions, ARM processor code downloads and run-time control operations, PL configuration, and PL debug with the Vivado Logic Analyzer. This enables tools such as the Xilinx Software Development Kit (SDK) and Vivado Logic Analyzer to share a single download cable from Xilinx. When the JTAG chain is split, one port is used to directly access the ARM DAP interface. This CoreSight interface enables the use of ARM-compliant debug and software development tools such as Development Studio 5 (DS-5™). The other JTAG port can then be used by the Xilinx FPGA tools for access to the PL, including configuration bitstream downloads and PL debug with the Vivado Logic Analyzer. In this mode, users can download to and debug the PL in the same manner as a stand-alone FPGA. # **Ordering Information** Table 12 shows the speed and temperature grades available in the different device families. Table 12: Speed Grade and Temperature Grade | | Devices | Speed Grade and Temperature Grade | | | | |------------------|------------------|-----------------------------------|-----------------|-----------------------------------------|--------------------------------------| | Device<br>Family | | Commercial<br>(C) | Extended<br>(E) | | Industrial<br>(I) | | | | 0°C to +85°C | 0°C to +100°C | 0°C to +110°C | -40°C to +100°C | | | CG<br>Devices | | -2E (0.85V) | | -21 (0.85V) | | | | | | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) | | | | | | -1E (0.85V) | | -1I (0.85V) | | | | | | | -1LI <sup>(2)</sup> (0.85V or 0.72V) | | | | | -2E (0.85V) | | -2I (0.85V) | | | ZU2EG | | | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) | | | | ZU3EG | | -1E (0.85V) | | -1I (0.85V) | | | | | | | -1LI <sup>(2)</sup> (0.85V or 0.72V) | | | ZU4EG | | -3E (0.90V) | | | | Zynq | ZU5EG<br>ZU6EG | | -2E (0.85V) | | -2I (0.85V) | | UltraScale+ | ZU7EG | | | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) | | | | ZU9EG | | -1E (0.85V) | | -1I (0.85V) | | | ZU11EG<br>ZU15EG | | | | | | | ZU17EG | | | | -1LI <sup>(2)</sup> (0.85V or 0.72V) | | | ZU19EG | | | | | | | EV<br>Devices | | -3E (0.90V) | | | | | | | -2E (0.85V) | | -2I (0.85V) | | | | | | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) | | | | | | -1E (0.85V) | | -1I (0.85V) | | | | | | | -1LI <sup>(2)</sup> (0.85V or 0.72V) | #### Notes: The ordering information shown in Figure 3 applies to all packages in the Zynq UltraScale+ MPSoCs. <sup>1.</sup> In -2LE speed/temperature grade, devices can operate for a limited time with junction temperature of 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal at 0.85V or low voltage at 0.72V). Operation at 110°C Tj is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of device lifetime. <sup>2.</sup> In Zynq UltraScale+ MPSoCs, when operating the PL at low voltage (0.72V), the PS operates at nominal voltage (0.85V) Figure 3: Zynq UltraScale+ MPSoC Ordering Information