Welcome to **E-XFL.COM** #### Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications. #### What are **Embedded - System On Chip (SoC)**? **System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central | Details | | |----------------------------|-------------------------------------------------------------------------------------------------------| | Product Status | Active | | Architecture | MCU, FPGA | | Core Processor | Quad ARM® Cortex®-A53 MPCore™ with CoreSight™, Dual ARM®Cortex™-R5 with CoreSight™, ARM Mali™-400 MP2 | | Flash Size | - | | RAM Size | 256KB | | Peripherals | DMA, WDT | | Connectivity | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG | | Speed | 500MHz, 600MHz, 1.2GHz | | Primary Attributes | Zynq®UltraScale+™ FPGA, 504K+ Logic Cells | | Operating<br>Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1156-BBGA, FCBGA | | Supplier Device<br>Package | 1156-FCBGA (35x35) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xczu7eg-l1ffvc1156i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Programmable Logic (PL)** ## **Configurable Logic Blocks (CLB)** - Look-up tables (LUT) - Flip-flops - Cascadable adders #### 36Kb Block RAM - True dual-port - Up to 72 bits wide - Configurable as dual 18Kb #### **UltraRAM** - 288Kb dual-port - 72 bits wide - Error checking and correction #### **DSP Blocks** - 27 x 18 signed multiply - 48-bit adder/accumulator - 27-bit pre-adder ## **Programmable I/O Blocks** - Supports LVCMOS, LVDS, and SSTL - 1.0V to 3.3V I/O - Programmable I/O delay and SerDes ## JTAG Boundary-Scan • IEEE Std 1149.1 Compatible Test Interface ## **PCI Express** - Supports Root complex and End Point configurations - Supports up to Gen4 speeds - Up to five integrated blocks in select devices ## **100G Ethernet MAC/PCS** - IEEE Std 802.3 compliant - CAUI-10 (10x 10.3125Gb/s) or CAUI-4 (4x 25.78125Gb/s) - RSFEC (IEEE Std 802.3bj) in CAUI-4 configuration - Up to four integrated blocks in select devices #### Interlaken - Interlaken spec 1.2 compliant - 64/67 encoding - 12 x 12.5Gb/s or 6 x 25Gb/s - Up to four integrated blocks in select devices ## Video Encoder/Decoder (VCU) - Available in EV devices - Accessible from either PS or PL - Simultaneous encode and decode - H.264 and H.265 support ## **System Monitor in PL** - On-chip voltage and temperature sensing - 10-bit 200KSPS ADC with up to 17 external inputs 7 Table 4: Zynq UltraScale+ MPSoC: EG Device-Package Combinations and Maximum I/Os | | Package<br>Dimensions<br>(mm) | ZU2EG | ZU3EG | ZU4EG | ZU5EG | ZU6EG | ZU7EG | ZU9EG | ZU11EG | ZU15EG | ZU17EG | ZU19EG | |------------------------|-------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------| | | | HD, HP<br>GTH, GTY | SBVA484 <sup>(6)</sup> | 19x19 | 24, 58<br>0, 0 | 24, 58<br>0, 0 | | | | | | | | | | | SFVA625 | 21x21 | 24, 156<br>0, 0 | 24, 156<br>0, 0 | | | | | | | | | | | SFVC784 <sup>(7)</sup> | 23x23 | 96, 156<br>0, 0 | 96, 156<br>0, 0 | 96, 156<br>4, 0 | 96, 156<br>4, 0 | | | | | | | | | FBVB900 | 31x31 | | | 48, 156<br>16, 0 | 48, 156<br>16, 0 | | 48, 156<br>16, 0 | | | | | | | FFVC900 | 31x31 | | | | | 48, 156<br>16, 0 | | 48, 156<br>16, 0 | | 48, 156<br>16, 0 | | | | FFVB1156 | 35x35 | | | | | 120, 208<br>24, 0 | | 120, 208<br>24, 0 | | 120, 208<br>24, 0 | | | | FFVC1156 | 35x35 | | | | | | 48, 312<br>20, 0 | | 48, 312<br>20, 0 | | | | | FFVB1517 | 40x40 | | | | | | | | 72, 416<br>16, 0 | | 72, 572<br>16, 0 | 72, 572<br>16, 0 | | FFVF1517 | 40x40 | | | | | | 48, 416<br>24, 0 | | 48, 416<br>32, 0 | | | | | FFVC1760 | 42.5x42.5 | | | | | | | | 96, 416<br>32, 16 | | 96, 416<br>32, 16 | 96, 416<br>32, 16 | | FFVD1760 | 42.5x42.5 | | | | | | | | | | 48, 260<br>44, 28 | 48, 260<br>44, 28 | | FFVE1924 | 45x45 | | | | | | | | | | 96, 572<br>44, 0 | 96, 572<br>44, 0 | #### Notes: - 1. Go to Ordering Information for package designation details. (5) - 2. FB/FF packages have 1.0mm ball pitch. SB/SF packages have 0.8mm ball pitch. - 3. All device package combinations bond out 4 PS-GTR transceivers. - 4. All device package combinations bond out 214 PS I/O except ZU2EG and ZU3EG in the SBVA484 and SFVA625 packages, which bond out 170 PS I/Os. - 5. Packages with the same last letter and number sequence, e.g., A484, are footprint compatible with all other UltraScale devices with the same sequence. The footprint compatible devices within this family are outlined. - 6. All 58 HP I/O pins are powered by the same $V_{CCO}$ supply. - 7. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. Table 5: Zynq UltraScale+ MPSoC: EV Device Feature Summary | | ZU4EV | ZU5EV | ZU7EV | | | | | |-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------|--|--|--|--| | Application Processing Unit | Quad-core ARM Cortex-A53 MPCore with CoreSight; NEON & Single/Double Precision Floating Point; 32KB/32KB L1 Cache, 1MB L2 Cache | | | | | | | | Real-Time Processing Unit | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point; 32KB/32KB L1 Cache, and TCM | | | | | | | | Embedded and External<br>Memory | 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4; LPDDR3; External Quad-SPI; NAND; eMMC | | | | | | | | General Connectivity | 214 PS I/O; UART; CAN; USB 2.0; I2C; SPI; 32b GPIO; Real Time Clock; WatchDog Timers; Triple Timer Counters | | | | | | | | High-Speed Connectivity | 4 PS-GTR; PCIe Gen | 11/2; Serial ATA 3.1; DisplayPort 1 | .2a; USB 3.0; SGMII | | | | | | Graphic Processing Unit | Д | RM Mali™-400 MP2; 64KB L2 Cach | e | | | | | | Video Codec | 1 | 1 | 1 | | | | | | System Logic Cells | 192,150 | 256,200 | 504,000 | | | | | | CLB Flip-Flops | 175,680 | 234,240 | 460,800 | | | | | | CLB LUTs | 87,840 | 117,120 | 230,400 | | | | | | Distributed RAM (Mb) | 2.6 | 3.5 | 6.2 | | | | | | Block RAM Blocks | 128 | 144 | 312 | | | | | | Block RAM (Mb) | 4.5 | 5.1 | 11.0 | | | | | | UltraRAM Blocks | 48 | 64 | 96 | | | | | | UltraRAM (Mb) | 14.0 | 18.0 | 27.0 | | | | | | DSP Slices | 728 | 1,248 | 1,728 | | | | | | CMTs | 4 | 4 | 8 | | | | | | Max. HP I/O <sup>(1)</sup> | 156 | 156 | 416 | | | | | | Max. HD I/O <sup>(2)</sup> | 96 | 96 | 48 | | | | | | System Monitor | 2 | 2 | 2 | | | | | | GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 16 | 16 | 24 | | | | | | GTY Transceivers 32.75Gb/s | 0 | 0 | 0 | | | | | | Transceiver Fractional PLLs | 8 | 8 | 12 | | | | | | PCIe Gen3 x16 and Gen4 x8 | 2 | 2 | 2 | | | | | | 150G Interlaken | 0 | 0 | 0 | | | | | | 100G Ethernet w/ RS-FEC | 0 | 0 | 0 | | | | | #### Notes: - 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V. - HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 6. # **Zynq UltraScale+ MPSoCs** A comprehensive device family, Zynq UltraScale+ MPSoCs offer single-chip, all programmable, heterogeneous multiprocessors that provide designers with software, hardware, interconnect, power, security, and I/O programmability. The range of devices in the Zynq UltraScale+ MPSoC family allows designers to target cost-sensitive as well as high-performance applications from a single platform using industry-standard tools. While each Zynq UltraScale+ MPSoC contains the same PS, the PL, Video hard blocks, and I/O resources vary between the devices. Table 7: Zynq UltraScale+ MPSoC Device Features | | CG Devices | EG Devices | EV Devices | |-----|--------------------------|--------------------------|--------------------------| | APU | Dual-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 | | RPU | Dual-core ARM Cortex-R5 | Dual-core ARM Cortex-R5 | Dual-core ARM Cortex-R5 | | GPU | - | Mali-400MP2 | Mali-400MP2 | | VCU | - | - | H.264/H.265 | The Zynq UltraScale+ MPSoCs are able to serve a wide range of applications including: - Automotive: Driver assistance, driver information, and infotainment - Wireless Communications: Support for multiple spectral bands and smart antennas - Wired Communications: Multiple wired communications standards and context-aware network services - Data Centers: Software Defined Networks (SDN), data pre-processing, and analytics - Smarter Vision: Evolving video-processing algorithms, object detection, and analytics - Connected Control/M2M: Flexible/adaptable manufacturing, factory throughput, quality, and safety The UltraScale MPSoC architecture provides processor scalability from 32 to 64 bits with support for virtualization, the combination of soft and hard engines for real-time control, graphics/video processing, waveform and packet processing, next-generation interconnect and memory, advanced power management, and technology enhancements that deliver multi-level security, safety, and reliability. Xilinx offers a large number of soft IP for the Zynq UltraScale+ MPSoC family. Stand-alone and Linux device drivers are available for the peripherals in the PS and the PL. Xilinx's Vivado® Design Suite, SDK™, and PetaLinux development environments enable rapid product development for software, hardware, and systems engineers. The ARM-based PS also brings a broad range of third-party tools and IP providers in combination with Xilinx's existing PL ecosystem. The Zynq UltraScale+ MPSoC family delivers unprecedented processing, I/O, and memory bandwidth in the form of an optimized mix of heterogeneous processing engines embedded in a next-generation, high-performance, on-chip interconnect with appropriate on-chip memory subsystems. The heterogeneous processing and programmable engines, which are optimized for different application tasks, enable the Zynq UltraScale+ MPSoCs to deliver the extensive performance and efficiency required to address next-generation smarter systems while retaining backwards compatibility with the original Zynq-7000 All Programmable SoC family. The UltraScale MPSoC architecture also incorporates multiple levels of security, increased safety, and advanced power management, which are critical requirements of next-generation smarter systems. Xilinx's embedded UltraFast™ design methodology fully exploits the ASIC-class capabilities afforded by the UltraScale MPSoC architecture while supporting rapid system development. The inclusion of an application processor enables high-level operating system support, e.g., Linux. Other standard operating systems used with the Cortex-A53 processor are also available for the Zynq UltraScale+ MPSoC family. The PS and the PL are on separate power domains, enabling users to power down the PL for power management if required. The processors in the PS always boot first, allowing a software centric approach for PL configuration. PL configuration is managed by software running on the CPU, so it boots similar to an ASSP. # **Processing System** ## **Application Processing Unit (APU)** The key features of the APU include: - 64-bit quad-core ARM Cortex-A53 MPCores. Features associated with each core include: - ARM v8-A Architecture - Operating target frequency: up to 1.5GHz - Single and double precision floating point:4 SP / 2 DP FLOPs - NEON Advanced SIMD support with single and double precision floating point instructions - o A64 instruction set in 64-bit operating mode, A32/T32 instruction set in 32-bit operating mode - Level 1 cache (separate instruction and data, 32KB each for each Cortex-A53 CPU) - 2-way set-associative Instruction Cache with parity support - 4-way set-associative Data Cache with ECC support - Integrated memory management unit (MMU) per processor core - TrustZone for secure mode operation - Virtualization support - Ability to operate in single processor, symmetric quad processor, and asymmetric quad-processor modes - Integrated 16-way set-associative 1MB Unified Level 2 cache with ECC support - Interrupts and Timers - Generic interrupt controller (GIC-400) - o ARM generic timers (4 timers per CPU) - One watchdog timer (WDT) - One global timer - Two triple timers/counters (TTC) - Little and big endian support - o Big endian support in BE8 mode - CoreSight debug and trace support - o Embedded Trace Macrocell (ETM) for instruction trace - Cross trigger interface (CTI) enabling hardware breakpoints and triggers - ACP interface to PL for I/O coherency and Level 2 cache allocation - ACE interface to PL for full coherency - Power island gating on each processor core - Optional eFUSE disable per core ## Real-Time Processing Unit (RPU) - Dual-core ARM Cortex-R5 MPCores. Features associated with each core include: - o ARM v7-R Architecture (32-bit) - Operating target frequency: Up to 600MHz - o A32/T32 instruction set support - o 4-way set-associative Level 1 caches (separate instruction and data, 32KB each) with ECC support - o Integrated Memory Protection Unit (MPU) per processor - 128KB Tightly Coupled Memory (TCM) with ECC support - o TCMs can be combined to become 256KB in lockstep mode - Ability to operate in single-processor or dual-processor modes (split and lock-step) - Little and big endian support - Dedicated SWDT and two Triple Timer Counters (TTC) - CoreSight debug and trace support - Embedded Trace Macrocell (ETM) for instruction and trace - Cross trigger interface (CTI) enabling hardware breakpoints and triggers - Optional eFUSE disable # Full-Power Domain DMA (FPD-DMA) and Low-Power Domain DMA (LPD-DMA) - Two general-purpose DMA controllers one in the full-power domain (FPD-DMA) and one in the low-power domain (LPD-DMA) - Eight independent channels per DMA - Multiple transfer types: - Memory-to-memory - Memory-to-peripheral - o Peripheral-to-memory and - Scatter-gather - 8 peripheral interfaces per DMA - TrustZone per DMA for optional secure operation ## Xilinx Memory Protection Unit (XMPU) - Region based memory protection unit - Up to 16 regions - Each region supports address alignment of 1MB or 4KB - Regions can overlap; the higher region number has priority - Each region can be independently enabled or disabled - Each region has a start and end address ## **Graphics Processing Unit (GPU)** - Supports OpenGL ES 1.1 & 2.0 - Supports OpenVG 1.1 - Operating target frequency: up to 667MHz - Single Geometry Processor and two Pixel processor - Pixel Fill Rate: 2 Mpixel/sec/MHz - Triangle Rate: 0.11 Mtriangles/sec/MHz - 64KB Level 2 Cache (read-only) - 4X and 16X Anti-aliasing Support - ETC1 texture compression to reduce external memory bandwidth - Extensive texture format support - o RGBA 8888, 565, 1556 - o Mono 8, 16 - YUV format support - Automatic load balancing across different graphics shader engines - 2D and 3D graphic acceleration - Up to 4K texture input and 4K render output resolutions - Each geometry processor and pixel processor supports 4KB page MMU - Power island gating on each GPU engine and shared cache - Optional eFUSE disable ## **Dynamic Memory Controller (DDRC)** - DDR3, DDR3L, DDR4, LPDDR3, LPDDR4 - Target data rate: Up to 2400Mb/s DDR4 operation in -1 speed grade - 32-bit and 64-bit bus width support for DDR4, DDR3, DDR3L, or LPDDR3 memories, and 32-bit bus width support for LPDDR4 memory - ECC support (using extra bits) - Up to a total DRAM capacity of 32GB - Low power modes - Active/precharge power down - o Self-refresh, including clean exit from self-refresh after a controller power cycle - Enhanced DDR training by allowing software to measure read/write eye and make delay adjustments dynamically - Independent performance monitors for read path and write path - Integration of PHY Debug Access Port (DAP) into JTAG for testing The DDR memory controller is multi-ported and enables the PS and the PL to have shared access to a common memory. The DDR controller features six AXI slave ports for this purpose: - Two 128-bit AXI ports from the ARM Cortex-A53 CPU(s), RPU (ARM Cortex-R5 and LPD peripherals), GPU, high speed peripherals (USB3, PCIe & SATA), and High Performance Ports (HPO & HP1) from the PL through the Cache Coherent Interconnect (CCI) - One 64-bit port is dedicated for the ARM Cortex-R5 CPU(s) - One 128-bit AXI port from the DisplayPort and HP2 port from the PL - One 128-bit AXI port from HP3 and HP4 ports from the PL - One 128-bit AXI port from General DMA and HP5 from the PL ## **High-Speed Connectivity Peripherals** #### **PCIe** - Compliant with the PCI Express Base Specification 2.1 - Fully compliant with PCI Express transaction ordering rules - Lane width: x1, x2, or x4 at Gen1 or Gen2 rates - 1 Virtual Channel - Full duplex PCIe port - End Point and single PCIe link Root Port - Root Port supports Enhanced Configuration Access Mechanism (ECAM), Cfg Transaction generation - Root Port support for INTx, and MSI - Endpoint support for MSI or MSI-X - o 1 physical function, no SR-IOV - No relaxed or ID ordering - Fully configurable BARs - o INTx not recommended, but can be generated - Endpoint to support configurable target/slave apertures with address translation and Interrupt capability #### SATA - Compliant with SATA 3.1 Specification - SATA host port supports up to 2 external devices - Compliant with Advanced Host Controller Interface ('AHCI') ver. 1.3 - 1.5Gb/s, 3.0Gb/s, and 6.0Gb/s data rates - Power management features: supports partial and slumber modes #### **USB 3.0** - Two USB controllers (configurable as USB 2.0 or USB 3.0) - Up to 5.0Gb/s data rate - Host and Device modes - Super Speed, High Speed, Full Speed, and Low Speed - o Up to 12 endpoints - The USB host controller registers and data structures are compliant to Intel xHCI specifications - 64-bit AXI master port with built-in DMA - o Power management features: Hibernation mode #### DisplayPort Controller - 4K Display Processing with DisplayPort output - Maximum resolution of 4K x 2K-30 (30Hz pixel rate) - DisplayPort AUX channel, and Hot Plug Detect (HPD) on the output - o RGB YCbCr, 4:2:0; 4:2:2, 4:4:4 with 6, 8, 10, and 12b/c - Y-only, xvYCC, RGB 4:4:4, YCbCr 4:4:4, YCbCr 4:2:2, and YCbCr 4:2:0 video format with 6,8,10 and 12-bits per color component - 256-color palette - Multiple frame buffer formats - o 1, 2, 4, 8 bits per pixel (bpp) via a palette - o 16, 24, 32bpp - o Graphics formats such as RGBA8888, RGB555, etc. - Accepts streaming video from the PL or dedicated DMA controller - Enables Alpha blending of graphics and Chroma keying ## **Configuration Security Unit (CSU)** - Triple redundant Secure Processor Block (SPB) with built-in ECC - Crypto Interface Block consisting of - 256-bit AES-GCM - o SHA-3/384 - o 4096-bit RSA - Key Management Unit - Built-in DMA - PCAP interface - Supports ROM validation during pre-configuration stage - Loads First Stage Boot Loader (FSBL) into OCM in either secure or non-secure boot modes - Supports voltage, temperature, and frequency monitoring after configuration ## Xilinx Peripheral Protection Unit (XPPU) - Provides peripheral protection support - Up to 20 masters simultaneously - Multiple aperture sizes - Access control for a specified set of address apertures on a per master basis - 64KB peripheral apertures and controls access on per peripheral basis ## I/O Peripherals The IOP unit contains the data communication peripherals. Key features of the IOP include: ## Triple-Speed Gigabit Ethernet - Compatible with IEEE Std 802.3 and supports 10/100/1000Mb/s transfer rates (Full and Half duplex) - Supports jumbo frames - Built-in Scatter-Gather DMA capability - Statistics counter registers for RMON/MIB - Multiple I/O types (1.8, 2.5, 3.3V) on RGMII interface with external PHY - GMII interface to PL to support interfaces as: TBI, SGMII, and RGMII v2.0 support - Automatic pad and cyclic redundancy check (CRC) generation on transmitted frames - Transmitter and Receive IP, TCP, and UDP checksum offload - MDIO interface for physical layer management #### SPI - Full-duplex operation offers simultaneous receive and transmit - 128B deep read and write FIFO - Master or slave SPI mode - Up to 3 chip select lines - Multi-master environment - Identifies an error condition if more than one master detected - Selectable master clock reference - Software can poll for status or be interrupt driven #### **12C** - 128-bit buffer size - Both normal (100kHz) and fast bus data rates (400kHz) - Master or slave mode - Normal or extended addressing - I2C bus hold for slow host service #### **GPIO** - Up to 128 GPIO bits - Up to 78-bits from MIO and 96-bits from EMIO - Each GPIO bit can be dynamically programmed as input or output - Independent reset values for each bit of all registers - Interrupt request generation for each GPIO signals - Single Channel (Bit) write capability for all control registers include data output register, direction control register, and interrupt clear register - Read back in output mode #### CAN - Conforms to the ISO 11898 -1, CAN2.0A, and CAN 2.0B standards - Both standard (11-bit identifier) and extended (29-bit identifier) frames - Bit rates up to 1Mb/s - Transmit and Receive message FIFO with a depth of 64 messages - Watermark interrupts for TXFIFO and RXFIFO - Automatic re-transmission on errors or arbitration loss in normal mode - Acceptance filtering of 4 acceptance filters - Sleep Mode with automatic wake-up - Snoop Mode - 16-bit timestamping for receive messages - Both internal generated reference clock and external reference clock input from MIO - Guarantee clock sampling edge between 80 to 83% at 24MHz reference clock input - Optional eFUSE disable per port #### **USB 2.0** - Two USB controllers (configurable as USB 2.0 or USB 3.0) - Host, device and On-The-Go (OTG) modes - High Speed, Full Speed, and Low Speed - Up to 12 endpoints - 8-bit ULPI External PHY Interface - The USB host controller registers and data structures are compliant to Intel xHCI specifications. - 64-bit AXI master port with built-in DMA - Power management features: hibernation mode ## **Static Memory Interfaces** The static memory interfaces support external static memories. - ONFI 3.1 NAND flash support with up to 24-bit ECC - 1-bit SPI, 2-bit SPI, 4-bit SPI (Quad-SPI), or two Quad-SPI (8-bit) serial NOR flash - 8-bit eMMC interface supporting managed NAND flash #### NAND ONFI 3.1 Flash Controller - ONFI 3.1 compliant - Supports chip select reduction per ONFI 3.1 spec - SLC NAND for boot/configuration and data storage - ECC options based on SLC NAND - o 1, 4, or 8 bits per 512+spare bytes - o 24 bits per 1024+spare bytes - Maximum throughput as follows - o Asynchronous mode (SDR) 24.3MB/s - Synchronous mode (NV-DDR) 112MB/s (for 100MHz flash clock) - 8-bit SDR NAND interface #### Interconnect All the blocks are connected to each other and to the PL through a multi-layered ARM Advanced Microprocessor Bus Architecture (AMBA) AXI interconnect. The interconnect is non-blocking and supports multiple simultaneous master-slave transactions. The interconnect is designed with latency sensitive masters, such as the ARM CPU, having the shortest paths to memory, and bandwidth critical masters, such as the potential PL masters, having high throughput connections to the slaves with which they need to communicate. Traffic through the interconnect can be regulated through the Quality of Service (QoS) block in the interconnect. The QoS feature is used to regulate traffic generated by the CPU, DMA controller, and a combined entity representing the masters in the IOP. ## **PS Interfaces** PS interfaces include external interfaces going off-chip or signals going from PS to PL. #### **PS External Interfaces** The Zynq UltraScale+ MPSoC's external interfaces use dedicated pins that cannot be assigned as PL pins. These include: - Clock, reset, boot mode, and voltage reference - Up to 78 dedicated multiplexed I/O (MIO) pins, software-configurable to connect to any of the internal I/O peripherals and static memory controllers - 32-bit or 64-bit DDR4/DDR3/DDR3L/LPDDR3 memories with optional ECC - 32-bit LPDDR4 memory with optional ECC - 4 channels (TX and RX pair) for transceivers #### **MIO Overview** The IOP peripherals communicate to external devices through a shared pool of up to 78 dedicated multiplexed I/O (MIO) pins. Each peripheral can be assigned one of several pre-defined groups of pins, enabling a flexible assignment of multiple devices simultaneously. Although 78 pins are not enough for simultaneous use of all the I/O peripherals, most IOP interface signals are available to the PL, allowing use of standard PL I/O pins when powered up and properly configured. Extended multiplexed I/O (EMIO) allows unmapped PS peripherals to access PL I/O. Port mappings can appear in multiple locations. For example, there are up to 12 possible port mappings for CAN pins. The PS Configuration Wizard (PCW) tool aids in peripheral and static memory pin mapping. #### **High-Performance AXI Ports** The high-performance AXI4 ports provide access from the PL to DDR and high-speed interconnect in the PS. The six dedicated AXI memory ports from the PL to the PS are configurable as either 128-bit, 64-bit, or 32-bit interfaces. These interfaces connect the PL to the memory interconnect via a FIFO interface. Two of the AXI interfaces support I/O coherent access to the APU caches. Each high-performance AXI port has these characteristics: - Reduced latency between PL and processing system memory - 1KB deep FIFO - Configurable either as 128-bit, 64-bit, or 32-bit AXI interfaces - Multiple AXI command issuing to DDR #### Accelerator Coherency Port (ACP) The Zynq UltraScale+ MPSoC accelerator coherency port (ACP) is a 64-bit AXI slave interface that provides connectivity between the APU and a potential accelerator function in the PL. The ACP directly connects the PL to the snoop control unit (SCU) of the ARM Cortex-A53 processors, enabling cache-coherent access to CPU data in the L2 cache. The ACP provides a low latency path between the PS and a PL-based accelerator when compared with a legacy cache flushing and loading scheme. The ACP only snoops access in the CPU L2 cache, providing coherency in hardware. It does not support coherency on the PL side. So this interface is ideal for a DMA or an accelerator in the PL that only requires coherency on the CPU cache memories. For example, if a MicroBlaze™ processor in the PL is attached to the ACP interface, the cache of MicroBlaze processor will not be coherent with Cortex-A53 caches. ## AXI Coherency Extension (ACE) The Zynq UltraScale+ MPSoC AXI coherency extension (ACE) is a 64-bit AXI4 slave interface that provides connectivity between the APU and a potential accelerator function in the PL. The ACE directly connects the PL to the snoop control unit (SCU) of the ARM Cortex-A53 processors, enabling cache-coherent access to Cache Coherent Interconnect (CCI). The ACE provides a low-latency path between the PS and a PL-based accelerator when compared with a legacy cache flushing and loading scheme. The ACE snoops accesses to the CCI and the PL side, thus, providing full coherency in hardware. This interface can be used to hook up a cached interface in the PL to the PS as caches on both the Cortex-A53 memories and the PL master are snooped thus providing full coherency. For example, if a MicroBlaze processor in the PL is hooked up using an ACE interface, then Cortex-A53 and MicroBlaze processor caches will be coherent with each other. # **Programmable Logic** This section covers the information about blocks in the Programmable Logic (PL). # **Device Layout** UltraScale architecture-based devices are arranged in a column-and-grid layout. Columns of resources are combined in different ratios to provide the optimum capability for the device density, target market or application, and device cost. At the core of UltraScale+ MPSoCs is the processing system that displaces some of the full or partial columns of programmable logic resources. Figure 1 shows a device-level view with resources grouped together. For simplicity, certain resources such as the processing system, integrated blocks for PCIe, configuration logic, and System Monitor are not shown. Figure 1: Device with Columnar Resources Resources within the device are divided into segmented clock regions. The height of a clock region is 60 CLBs. A bank of 52 I/Os, 24 DSP slices, 12 block RAMs, or 4 transceiver channels also matches the height of a clock region. The width of a clock region is essentially the same in all cases, regardless of device size or the mix of resources in the region, enabling repeatable timing results. Each segmented clock region contains vertical and horizontal clock routing that span its full height and width. These horizontal and vertical clock routes can be segmented at the clock region boundary to provide a flexible, high-performance, low-power clock distribution architecture. Figure 2 is a representation of a device divided into regions. Figure 2: Column-Based Device Divided into Clock Regions ## Input/Output All Zynq UltraScale+ MPSoCs have I/O pins for communicating to external components. In addition, in the MPSoC's PS, there are another 78 I/Os that the I/O peripherals use to communicate to external components, referred to as multiplexed I/O (MIO). If more than 78 pins are required by the I/O peripherals, the I/O pins in the PL can be used to extend the MPSoC interfacing capability, referred to as extended MIO (EMIO). The number of I/O pins in the PL of Zynq UltraScale+ MPSoCs varies depending on device and package. Each I/O is configurable and can comply with a large number of I/O standards. The I/Os are classed as high-performance (HP), or high-density (HD). The HP I/Os are optimized for highest performance operation, from 1.0V to 1.8V. The HD I/Os are reduced-feature I/Os organized in banks of 24, providing voltage support from 1.2V to 3.3V. All I/O pins are organized in banks, with 52 HP pins per bank or 24 HD pins per bank. Each bank has one common $V_{CCO}$ output buffer power supply, which also powers certain input buffers. Some single-ended input buffers require an internally generated or an externally applied reference voltage ( $V_{REF}$ ). $V_{REF}$ pins can be driven directly from the PCB or internally generated using the internal $V_{REF}$ generator circuitry present in each bank. #### I/O Electrical Characteristics Single-ended outputs use a conventional CMOS push/pull output structure driving High towards $V_{CCO}$ or Low towards ground, and can be put into a high-Z state. The system designer can specify the slew rate and the output strength. The input is always active but is usually ignored while the output is active. Each pin can optionally have a weak pull-up or a weak pull-down resistor. Most signal pin pairs can be configured as differential input pairs or output pairs. Differential input pin pairs can optionally be terminated with a $100\Omega$ internal resistor. All UltraScale architecture-based devices support differential standards beyond LVDS, including RSDS, BLVDS, differential SSTL, and differential HSTL. Each of the I/Os supports memory I/O standards, such as single-ended and differential HSTL as well as single-ended and differential SSTL. The Zynq UltraScale+ family includes support for MIPI with a dedicated D-PHY in the I/O bank. ## **Out-of-Band Signaling** The transceivers provide out-of-band (OOB) signaling, often used to send low-speed signals from the transmitter to the receiver while high-speed serial data transmission is not active. This is typically done when the link is in a powered-down state or has not yet been initialized. This benefits PCIe and SATA/SAS and QPI applications. # **Integrated Interface Blocks for PCI Express Designs** The MPSoC PL includes integrated blocks for PCIe technology that can be configured as an Endpoint or Root Port, compliant to the PCI Express Base Specification Revision 3.1 for Gen3 and lower data rates and compatible with the PCI Express Base Specification Revision 4.0 (rev 0.5) for Gen4 data rates. The Root Port can be used to build the basis for a compatible Root Complex, to allow custom chip-to-chip communication via the PCI Express protocol, and to attach ASSP Endpoint devices, such as Ethernet Controllers or Fibre Channel HBAs, to the MPSoC. This block is highly configurable to system design requirements and can operate 1, 2, 4, 8, or 16 lanes at up to 2.5Gb/s, 5.0Gb/s, 8.0Gb/s, or 16Gb/s data rates. For high-performance applications, advanced buffering techniques of the block offer a flexible maximum payload size of up to 1,024 bytes. The integrated block interfaces to the integrated high-speed transceivers for serial connectivity and to block RAMs for data buffering. Combined, these elements implement the Physical Layer, Data Link Layer, and Transaction Layer of the PCI Express protocol. Xilinx provides a light-weight, configurable, easy-to-use LogiCORE™ IP wrapper that ties the various building blocks (the integrated block for PCIe, the transceivers, block RAM, and clocking resources) into an Endpoint or Root Port solution. The system designer has control over many configurable parameters: link width and speed, maximum payload size, MPSoC logic interface speeds, reference clock frequency, and base address register decoding and filtering. # **Integrated Block for Interlaken** Some UltraScale architecture-based devices include integrated blocks for Interlaken. Interlaken is a scalable chip-to-chip interconnect protocol designed to enable transmission speeds from 10Gb/s to 150Gb/s. The Interlaken integrated block in the UltraScale architecture is compliant to revision 1.2 of the Interlaken specification with data striping and de-striping across 1 to 12 lanes. Permitted configurations are: 1 to 12 lanes at up to 12.5Gb/s and 1 to 6 lanes at up to 25.78125Gb/s, enabling flexible support for up to 150Gb/s per integrated block. With multiple Interlaken blocks, certain UltraScale architecture-based devices enable easy, reliable Interlaken switches and bridges. ## **PS Boot and Device Configuration** Zyng UltraScale+ MPSoCs use a multi-stage boot process that supports both a non-secure and a secure boot. The PS is the master of the boot and configuration process. For a secure boot, the AES-GCM, SHA-3/384 decrypts and authenticates the images while the 4096-bit RSA block authenticates the image. Upon reset, the device mode pins are read to determine the primary boot device to be used: NAND, Quad-SPI, SD, eMMC, or JTAG. JTAG can only be used as a non-secure boot source and is intended for debugging purposes. The CSU executes code out of on-chip ROM and copies the first stage boot loader (FSBL) from the boot device to the OCM. After copying the FSBL to OCM, one of the processors, either the Cortex-A53 or Cortex-R5, executes the FSBL. Xilinx supplies example FSBLs or users can create their own. The FSBL initiates the boot of the PS and can load and configure the PL, or configuration of the PL can be deferred to a later stage. The FSBL typically loads either a user application or an optional second stage boot loader (SSBL), such as U-Boot. Users obtain example SSBL from Xilinx or a third party, or they can create their own SSBL. The SSBL continues the boot process by loading code from any of the primary boot devices or from other sources such as USB, Ethernet, etc. If the FSBL did not configure the PL, the SSBL can do so, or again, the configuration can be deferred to a later stage. The static memory interface controller (NAND, eMMC, or Quad-SPI) is configured using default settings. To improve device configuration speed, these settings can be modified by information provided in the boot image header. The ROM boot image is not user readable or callable after boot. ## **Hardware and Software Debug Support** The debug system used in Zyng UltraScale+ MPSoCs is based on the ARM CoreSight architecture. It uses ARM CoreSight components including an embedded trace controller (ETC), an embedded trace Macrocell (ETM) for each Cortex-A53 and Cortex-R5 processor, and a system trace Macrocell (STM). This enables advanced debug features like event trace, debug breakpoints and triggers, cross-trigger, and debug bus dump to memory. The programmable logic can be debugged with the Xilinx Vivado Logic Analyzer. #### **Debug Ports** Three JTAG ports are available and can be chained together or used separately. When chained together, a single port is used for chip-level JTAG functions, ARM processor code downloads and run-time control operations, PL configuration, and PL debug with the Vivado Logic Analyzer. This enables tools such as the Xilinx Software Development Kit (SDK) and Vivado Logic Analyzer to share a single download cable from Xilinx. When the JTAG chain is split, one port is used to directly access the ARM DAP interface. This CoreSight interface enables the use of ARM-compliant debug and software development tools such as Development Studio 5 (DS-5™). The other JTAG port can then be used by the Xilinx FPGA tools for access to the PL, including configuration bitstream downloads and PL debug with the Vivado Logic Analyzer. In this mode, users can download to and debug the PL in the same manner as a stand-alone FPGA. # **Ordering Information** Table 12 shows the speed and temperature grades available in the different device families. Table 12: Speed Grade and Temperature Grade | | Devices | Speed Grade and Temperature Grade | | | | | | | |------------------|-------------------------|-----------------------------------|---------------|-----------------------------------------|--------------------------------------|--|--|--| | Device<br>Family | | Commercial<br>(C) | Е | Industrial<br>(I) | | | | | | | | 0°C to +85°C | 0°C to +100°C | 0°C to +110°C | -40°C to +100°C | | | | | | CG<br>Devices | | -2E (0.85V) | | -21 (0.85V) | | | | | | | | | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) | | | | | | | | | -1E (0.85V) | | -1I (0.85V) | | | | | | | | | | -1LI <sup>(2)</sup> (0.85V or 0.72V) | | | | | | | | -2E (0.85V) | | -2I (0.85V) | | | | | | ZU2EG | | | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) | | | | | | | ZU3EG | | -1E (0.85V) | | -1I (0.85V) | | | | | | | | | | -1LI <sup>(2)</sup> (0.85V or 0.72V) | | | | | | ZU4EG<br>ZU5EG<br>ZU6EG | | -3E (0.90V) | | | | | | | Zynq | | | -2E (0.85V) | | -2I (0.85V) | | | | | UltraScale+ | ZU7EG | | | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) | | | | | | | ZU9EG | | -1E (0.85V) | | -1I (0.85V) | | | | | | ZU11EG<br>ZU15EG | | | | | | | | | | ZU17EG | | | | -1LI <sup>(2)</sup> (0.85V or 0.72V) | | | | | | ZU19EG | | | | | | | | | | EV<br>Devices | | -3E (0.90V) | | | | | | | | | | -2E (0.85V) | | -2I (0.85V) | | | | | | | | | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) | | | | | | | | | -1E (0.85V) | | -1I (0.85V) | | | | | | | | | | -1LI <sup>(2)</sup> (0.85V or 0.72V) | | | | #### Notes: The ordering information shown in Figure 3 applies to all packages in the Zynq UltraScale+ MPSoCs. <sup>1.</sup> In -2LE speed/temperature grade, devices can operate for a limited time with junction temperature of 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal at 0.85V or low voltage at 0.72V). Operation at 110°C Tj is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of device lifetime. <sup>2.</sup> In Zynq UltraScale+ MPSoCs, when operating the PL at low voltage (0.72V), the PS operates at nominal voltage (0.85V)