

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| 2 0 0 0 0 0                |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | MIPS32® M4K™                                                                    |
| Core Size                  | 32-Bit Single-Core                                                              |
| Speed                      | 80MHz                                                                           |
| Connectivity               | CANbus, I <sup>2</sup> C, SPI, UART/USART, USB OTG                              |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                      |
| Number of I/O              | 85                                                                              |
| Program Memory Size        | 64KB (64K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 16K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V                                                                     |
| Data Converters            | A/D 16x10b                                                                      |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 100-TQFP                                                                        |
| Supplier Device Package    | 100-TQFP (14x14)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx534f064lt-i-pf |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        |                   |                   | _                 | —                 | -                 | _                 | _                | _                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | R/W-0            |
| 23.10        | —                 | —                 | —                 | —                 | _                 | —                 | —                | SS0              |
| 45.0         | U-0               | U-0               | U-0               | R/W-0             | U-0               | R/W-0             | R/W-0            | R/W-0            |
| 15:8         | _                 | —                 | —                 | MVEC              | _                 |                   | TPC<2:0>         |                  |
| 7.0          | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          |                   |                   | _                 | INT4EP            | INT3EP            | INT2EP            | INT1EP           | INT0EP           |

## REGISTER 7-1: INTCON: INTERRUPT CONTROL REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ad as '0'          |
|-------------------|------------------|---------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |

#### bit 31-17 Unimplemented: Read as '0'

- bit 16 **SS0:** Single Vector Shadow Register Set bit
  - 1 = Single vector is presented with a shadow register set
  - 0 = Single vector is not presented with a shadow register set
- bit 15-13 Unimplemented: Read as '0'
- bit 12 MVEC: Multiple Vector Configuration bit
  - 1 = Interrupt controller configured for Multi-vector mode
  - 0 = Interrupt controller configured for Single-vector mode
- bit 11 Unimplemented: Read as '0'
- bit 10-8 TPC<2:0>: Interrupt Proximity Timer Control bits
  - 111 = Interrupts of group priority 7 or lower start the Interrupt Proximity timer 110 = Interrupts of group priority 6 or lower start the Interrupt Proximity timer 101 = Interrupts of group priority 5 or lower start the Interrupt Proximity timer 100 = Interrupts of group priority 4 or lower start the Interrupt Proximity timer 011 = Interrupts of group priority 3 or lower start the Interrupt Proximity timer
  - 010 = Interrupts of group priority 2 or lower start the Interrupt Proximity timer
  - 001 = Interrupts of group priority 1 start the Interrupt Proximity timer
  - 000 = Disables Interrupt Proximity timer
- bit 7-5 Unimplemented: Read as '0'
- bit 4 INT4EP: External Interrupt 4 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 3 INT3EP: External Interrupt 3 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 2 INT2EP: External Interrupt 2 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 1 **INT1EP:** External Interrupt 1 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge
- bit 0 INTOEP: External Interrupt 0 Edge Polarity Control bit
  - 1 = Rising edge
  - 0 = Falling edge

## 8.1 Control Registers

## TABLE 8-1: OSCILLATOR REGISTER MAP

| ess                         |                                 | Ð         |       | Bits  |           |            |       |       |           |      |         |         |       |       | (2)   |        |            |       |            |
|-----------------------------|---------------------------------|-----------|-------|-------|-----------|------------|-------|-------|-----------|------|---------|---------|-------|-------|-------|--------|------------|-------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13     | 28/12      | 27/11 | 26/10 | 25/9      | 24/8 | 23/7    | 22/6    | 21/5  | 20/4  | 19/3  | 18/2   | 17/1       | 16/0  | All Resets |
| E000                        | OSCCON                          | 31:16     | —     | _     | P         | LLODIV<2:0 | >     | F     | RCDIV<2:0 | >    | —       | SOSCRDY | _     | PBDIV | <1:0> | Р      | LLMULT<2:0 | >     | 0000       |
| FUUU                        | USCCON                          | 15:0      | _     |       | COSC<2:0> |            | _     |       | NOSC<2:0> |      | CLKLOCK | ULOCK   | SLOCK | SLPEN | CF    | UFRCEN | SOSCEN     | OSWEN | 0000       |
| E010                        | OSCTUN                          | 31:16     | —     | _     | _         | —          | _     | _     |           | _    | —       | —       | _     | —     | —     | _      | _          | —     | 0000       |
| FUIU                        | USCIUN                          | 15:0      | _     |       | _         | _          | _     |       |           |      | _       | —       |       |       | TUN   | <5:0>  |            |       | 0000       |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

2: Reset values are dependent on the DEVCFGx Configuration bits and the type of Reset.

| Bit<br>Range                    | Bit<br>31/23/15/7          | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|---------------------------------|----------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 31:24                           | U-0                        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |  |
| 31.24                           | —                          |                   | _                 |                   | _                 | _                 | _                | —                |  |  |  |
| 22.16                           | R/W-1                      | R/W-1             | R/W-1             | R/W-1             | R/W-1             | R/W-1             | R/W-1            | R/W-1            |  |  |  |
| 23:16                           | CHAIRQ<7:0> <sup>(1)</sup> |                   |                   |                   |                   |                   |                  |                  |  |  |  |
| 15.0                            | R/W-1                      | R/W-1             | R/W-1             | R/W-1             | R/W-1             | R/W-1             | R/W-1            | R/W-1            |  |  |  |
| 15:8 CHSIRQ<7:0> <sup>(1)</sup> |                            |                   |                   |                   |                   |                   |                  |                  |  |  |  |
| 7:0                             | S-0                        | S-0               | R/W-0             | R/W-0             | R/W-0             | U-0               | U-0              | U-0              |  |  |  |
| 7.0                             | CFORCE                     | CABORT            | PATEN             | SIRQEN            | AIRQEN            | _                 | _                | —                |  |  |  |

## REGISTER 10-8: DCHxECON: DMA CHANNEL 'x' EVENT CONTROL REGISTER

| Legend:           | S = Settable bit |                      |                    |
|-------------------|------------------|----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented b  | it, read as '0'    |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

## bit 31-24 Unimplemented: Read as '0'

| bit 23-16 | CHAIRQ<7:0>: Channel Transfer Abort IRQ bits <sup>(1)</sup>                                                                                                                  |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | 11111111 = Interrupt 255 will abort any transfers in progress and set CHAIF flag                                                                                             |
|           | •                                                                                                                                                                            |
|           | •                                                                                                                                                                            |
|           | •                                                                                                                                                                            |
|           | 00000001 = Interrupt 1 will abort any transfers in progress and set CHAIF flag<br>00000000 = Interrupt 0 will abort any transfers in progress and set CHAIF flag             |
| bit 15-8  | CHSIRQ<7:0>: Channel Transfer Start IRQ bits <sup>(1)</sup>                                                                                                                  |
|           | 11111111 = Interrupt 255 will initiate a DMA transfer                                                                                                                        |
|           | •                                                                                                                                                                            |
|           | •                                                                                                                                                                            |
|           | •                                                                                                                                                                            |
|           | 00000001 = Interrupt 1 will initiate a DMA transfer<br>00000000 = Interrupt 0 will initiate a DMA transfer                                                                   |
| bit 7     | CFORCE: DMA Forced Transfer bit                                                                                                                                              |
|           | <ul> <li>1 = A DMA transfer is forced to begin when this bit is written to a '1'</li> <li>0 = This bit always reads '0'</li> </ul>                                           |
| bit 6     | CABORT: DMA Abort Transfer bit                                                                                                                                               |
|           | <ul> <li>1 = A DMA transfer is aborted when this bit is written to a '1'</li> <li>0 = This bit always reads '0'</li> </ul>                                                   |
| bit 5     | PATEN: Channel Pattern Match Abort Enable bit                                                                                                                                |
|           | <ul><li>1 = Abort transfer and clear CHEN on pattern match</li><li>0 = Pattern match is disabled</li></ul>                                                                   |
| bit 4     | SIRQEN: Channel Start IRQ Enable bit                                                                                                                                         |
|           | <ul> <li>1 = Start channel cell transfer if an interrupt matching CHSIRQ occurs</li> <li>0 = Interrupt number CHSIRQ is ignored and does not start a transfer</li> </ul>     |
| bit 3     | AIRQEN: Channel Abort IRQ Enable bit                                                                                                                                         |
|           | <ul> <li>1 = Channel transfer is aborted if an interrupt matching CHAIRQ occurs</li> <li>0 = Interrupt number CHAIRQ is ignored and does not terminate a transfer</li> </ul> |
| bit 2-0   | Unimplemented: Read as '0'                                                                                                                                                   |
|           |                                                                                                                                                                              |

Note 1: See Table 7-1: "Interrupt IRQ, Vector and Bit Location" for the list of available interrupt IRQ sources.

# PIC32MX5XX/6XX/7XX

## REGISTER 11-11: U1CON: USB CONTROL REGISTER

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5        | Bit<br>28/20/12/4 | Bit<br>27/19/11/3     | Bit<br>26/18/10/2     | Bit<br>25/17/9/1 | Bit<br>24/16/8/0     |
|--------------|-------------------|-------------------|--------------------------|-------------------|-----------------------|-----------------------|------------------|----------------------|
| 21.24        | U-0               | U-0               | U-0                      | U-0               | U-0                   | U-0                   | U-0              | U-0                  |
| 31:24        |                   |                   | —                        | —                 |                       |                       | —                | —                    |
| 00.40        | U-0               | U-0               | U-0                      | U-0               | U-0                   | U-0                   | U-0              | U-0                  |
| 23:16        | -                 | _                 | —                        | —                 | _                     | -                     | —                | —                    |
| 15:8         | U-0               | U-0               | U-0                      | U-0               | U-0                   | U-0                   | U-0              | U-0                  |
| 15.6         |                   |                   | —                        | —                 |                       |                       | —                | —                    |
|              | R-x               | R-x               | R/W-0                    | R/W-0             | R/W-0                 | R/W-0                 | R/W-0            | R/W-0                |
| 7:0          | JSTATE            | JSTATE SE0        | PKTDIS <sup>(4)</sup>    | USBRST            | HOSTEN <sup>(2)</sup> | RESUME <sup>(3)</sup> | PPBRST           | USBEN <sup>(4)</sup> |
|              | JUNE              | 320               | TOKBUSY <sup>(1,5)</sup> | 030631            | TIOSTEIN'             | KESUME"               | FFDKOI           | SOFEN <sup>(5)</sup> |

| Legend:           |                  |                          |                    |
|-------------------|------------------|--------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | ead as '0'         |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown |

#### bit 31-8 Unimplemented: Read as '0'

- bit 7 **JSTATE:** Live Differential Receiver JSTATE flag bit 1 = JSTATE was detected on the USB
  - 0 = JSTATE was not detected
- bit 6 SE0: Live Single-Ended Zero flag bit
  1 = Single-ended zero was detected on the USB
  0 = Single-ended zero was not detected
- bit 5 **PKTDIS:** Packet Transfer Disable bit<sup>(4)</sup>
  - 1 = Token and packet processing disabled (set upon SETUP token received)
  - 0 = Token and packet processing enabled

TOKBUSY: Token Busy Indicator bit<sup>(1,5)</sup>

- 1 = Token being executed by the USB module
- 0 = No token being executed
- bit 4 USBRST: Module Reset bit<sup>(5)</sup>
  - 1 = USB reset is generated
  - 0 = USB reset is terminated

## bit 3 HOSTEN: Host Mode Enable bit<sup>(2)</sup>

- 1 = USB host capability is enabled
- 0 = USB host capability is disabled
- bit 2 **RESUME:** RESUME Signaling Enable bit<sup>(3)</sup>
  - 1 = RESUME signaling is activated
  - 0 = RESUME signaling is disabled
- **Note 1:** Software is required to check this bit before issuing another token command to the U1TOK register (see Register 11-15).
  - 2: All host control logic is reset any time that the value of this bit is toggled.
  - 3: Software must set RESUME for 10 ms in Device mode, or for 25 ms in Host mode, and then clear it to enable remote wake-up. In Host mode, the USB module will append a low-speed EOP to the RESUME signaling when this bit is cleared.
  - 4: Device mode.
  - 5: Host mode.

## 13.2 Control Registers

## TABLE 13-1: TIMER1 REGISTER MAP

| ess                       |                                 | â         |                 | Bits           |       |       |       |       |      |      |       |      |      |        | 6    |       |      |      |            |
|---------------------------|---------------------------------|-----------|-----------------|----------------|-------|-------|-------|-------|------|------|-------|------|------|--------|------|-------|------|------|------------|
| Virtual Addre<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15           | 30/14          | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7  | 22/6 | 21/5 | 20/4   | 19/3 | 18/2  | 17/1 | 16/0 | All Resets |
| 0000                      | TACON                           | 31:16     | -               | _              | -     | _     | _     | —     | _    | —    | _     | —    | _    | —      | —    | _     | —    | _    | 0000       |
| 0600                      | T1CON                           | 15:0      | ON              | _              | SIDL  | TWDIS | TWIP  | —     | _    | _    | TGATE | _    | TCKP | S<1:0> | —    | TSYNC | TCS  | _    | 0000       |
| 0610                      | TMR1                            | 31:16     | _               | Ι              | _     | _     | _     | _     | -    | _    | _     | _    | -    | _      | —    | -     | _    | _    | 0000       |
| 0610                      | I IVIR I                        | 15:0      | TMR1<15:0> 0000 |                |       |       |       |       |      |      |       | 0000 |      |        |      |       |      |      |            |
| 0620                      | PR1                             | 31:16     | —               | -              |       |       |       | _     | _    | _    | _     |      | _    | _      | —    | _     | _    | _    | 0000       |
| 0020                      | FRI                             | 15:0      |                 | PR1<15:0> FFFI |       |       |       |       |      |      |       | FFFF |      |        |      |       |      |      |            |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 21.24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 31:24        |                   | —                 | -                 | -                 | _                 | _                 | —                | —                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |
| 23.10        | —                 | —                 | _                 | _                 | —                 | _                 | -                | —                |
| 15.0         | R/W-0             | U-0               | R/W-0             | R/W-0             | R-0               | U-0               | U-0              | U-0              |
| 15:8         | ON <sup>(1)</sup> | —                 | SIDL              | TWDIS             | TWIP              | -                 |                  | —                |
| 7.0          | R/W-0             | U-0               | R/W-0             | R/W-0             | U-0               | R/W-0             | R/W-0            | U-0              |
| 7:0          | TGATE             | —                 | TCKPS             | S<1:0>            | _                 | TSYNC             | TCS              | —                |

## REGISTER 13-1: T1CON: TYPE A TIMER CONTROL REGISTER

#### Legend:

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, r | mented bit, read as '0' |  |  |  |
|-------------------|------------------|--------------------------|-------------------------|--|--|--|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared     | x = Bit is unknown      |  |  |  |

#### bit 31-16 Unimplemented: Read as '0'

- bit 15 **ON:** Timer On bit<sup>(1)</sup>
  - 1 = Timer is enabled 0 = Timer is disabled

#### bit 14 Unimplemented: Read as '0'

#### bit 13 **SIDL:** Stop in Idle Mode bit

- 1 = Discontinue operation when device enters Idle mode
- 0 = Continue operation when device is in Idle mode

## bit 12 **TWDIS:** Asynchronous Timer Write Disable bit

- 1 = Writes to TMR1 are ignored until pending write operation completes
- 0 = Back-to-back writes are enabled (Legacy Asynchronous Timer functionality)

## bit 11 TWIP: Asynchronous Timer Write in Progress bit

In Asynchronous Timer mode:

1 = Asynchronous write to TMR1 register in progress

0 = Asynchronous write to TMR1 register complete

In Synchronous Timer mode:

This bit is read as '0'.

- bit 10-8 **Unimplemented:** Read as '0'
- bit 7 TGATE: Timer Gated Time Accumulation Enable bit

<u>When TCS = 1:</u> This bit is ignored.

When TCS = 0:

- 1 = Gated time accumulation is enabled
- 0 =Gated time accumulation is disabled
- bit 6 Unimplemented: Read as '0'
- bit 5-4 TCKPS<1:0>: Timer Input Clock Prescale Select bits
  - 11 = 1:256 prescale value
  - 10 = 1:64 prescale value
  - 01 = 1:8 prescale value
  - 00 = 1:1 prescale value
- **Note 1:** When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.

## 18.1 Control Registers

## TABLE 18-1: SPI1 THROUGH SPI4 REGISTER MAP

| SS                          |                                 |               |       |         |            |        |         |          |           | Bi     | ts     |        |        |          |        |          |        |         |            |
|-----------------------------|---------------------------------|---------------|-------|---------|------------|--------|---------|----------|-----------|--------|--------|--------|--------|----------|--------|----------|--------|---------|------------|
| Virtual Address<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range     | 31/15 | 30/14   | 29/13      | 28/12  | 27/11   | 26/10    | 25/9      | 24/8   | 23/7   | 22/6   | 21/5   | 20/4     | 19/3   | 18/2     | 17/1   | 16/0    | All Resets |
|                             | SPI1CON <sup>(2)</sup>          | 31:16         | FRMEN | FRMSYNC | FRMPOL     | MSSEN  | FRMSYPW | F        | RMCNT<2:0 | )>     | _      | _      | —      | _        | _      |          | SPIFE  | ENHBUF  | 0000       |
| 5E00                        | SPITCON-                        | 15:0          | ON    | _       | SIDL       | DISSDO | MODE32  | MODE16   | SMP       | CKE    | SSEN   | CKP    | MSTEN  | —        | STXISE | L<1:0>   | SRXISE | L<1:0>  | 0000       |
| 5E10                        | CDI4CTAT(2)                     | 31:16         | —     | _       | _          |        | RX      | BUFELM<4 | :0>       |        | —      | —      | —      |          | TX     | BUFELM<4 | :0>    |         | 0000       |
| 5E10 SPI1STAT <sup>(2</sup> |                                 | 15:0          | —     | _       | _          | _      | SPIBUSY |          | -         | SPITUR | SRMT   | SPIROV | SPIRBE | —        | SPITBE | -        | SPITBF | SPIRBF  | 0008       |
| 5E20                        | SPI1BUF <sup>(2)</sup>          | 31:16<br>15:0 |       |         |            |        |         |          |           | DATA<  | :31:0> |        |        |          |        |          |        |         | 0000       |
| 5E30                        | SPI1BRG <sup>(2)</sup>          | 31:16         | —     | _       | -          | _      | _       |          |           | _      | —      | —      | _      | _        | _      |          | _      | _       | 0000       |
| 3E30                        | SFIIDKG                         | 15:0          | —     | —       | _          | _      | _       |          |           |        |        |        |        | BRG<8:0> |        |          |        |         | 0000       |
| 5800                        | SPI3CON                         | 31:16         | FRMEN | FRMSYNC | FRMPOL     | MSSEN  | FRMSYPW | F        | RMCNT<2:0 | )>     | _      | —      | -      | -        | _      | _        | SPIFE  | ENHBUF  | 0000       |
| 5600                        | SPISCON                         | 15:0          | ON    | _       | SIDL       | DISSDO | MODE32  | MODE16   | SMP       | CKE    | SSEN   | CKP    | MSTEN  | —        | STXISE | L<1:0>   | SRXISE | EL<1:0> | 0000       |
| 5810                        | SPI3STAT                        | 31:16         | —     | _       | _          |        | RX      | BUFELM<4 | :0>       |        | —      | —      | _      |          | TX     | BUFELM<4 | :0>    |         | 0000       |
| 5810                        | SFISSIAI                        | 15:0          | —     | _       | _          | _      | SPIBUSY |          |           | SPITUR | SRMT   | SPIROV | SPIRBE | _        | SPITBE |          | SPITBF | SPIRBF  | 0008       |
| 5820                        | SPI3BUF                         | 31:16<br>15:0 |       |         | DATA<31:0> |        |         |          |           |        |        |        | 0000   |          |        |          |        |         |            |
|                             | SPI3BRG                         | 31:16         | _     | _       | _          | _      | _       | _        | _         | _      | _      | _      | _      | _        | _      | _        | _      |         | 0000       |
| 5830                        | SPI3BRG                         | 15:0          | _     | _       | _          | _      | _       |          | -         |        |        |        |        | BRG<8:0> |        |          |        |         | 0000       |
| 5400                        | SPI2CON                         | 31:16         | FRMEN | FRMSYNC | FRMPOL     | MSSEN  | FRMSYPW | F        | RMCNT<2:0 | )>     | _      | _      | _      | —        | _      | _        | SPIFE  | ENHBUF  | 0000       |
| 5A00                        | SPIZCON                         | 15:0          | ON    | _       | SIDL       | DISSDO | MODE32  | MODE16   | SMP       | CKE    | SSEN   | CKP    | MSTEN  | _        | STXISE | L<1:0>   | SRXISE | L<1:0>  | 0000       |
| 5440                        | SPI2STAT                        | 31:16         | _     | _       | -          |        | RX      | BUFELM<4 | :0>       |        | _      | _      | -      |          | TX     | BUFELM<4 | :0>    |         | 0000       |
| 5A10                        | SFIZSTAT                        | 15:0          | _     | —       | —          | —      | SPIBUSY | _        | _         | SPITUR | SRMT   | SPIROV | SPIRBE | —        | SPITBE | -        | SPITBF | SPIRBF  | 0008       |
| 5A20                        | SPI2BUF                         | 31:16<br>15:0 |       |         |            |        |         |          |           | DATA<  | :31:0> |        |        |          |        |          |        |         | 0000       |
| 5A30                        | SPI2BRG                         | 31:16         | _     | —       | —          | —      | —       | _        | _         | —      | —      | —      | —      | —        | —      | -        | —      | _       | 0000       |
| 5A30                        | SFIZERG                         | 15:0          | —     | _       | -          | _      | _       |          |           |        |        |        |        | BRG<8:0> |        |          |        |         | 0000       |
| 5C00                        | SPI4CON                         | 31:16         | FRMEN | FRMSYNC | FRMPOL     | MSSEN  | FRMSYPW | F        | RMCNT<2:0 | )>     | —      | —      | _      | —        | -      |          | SPIFE  | ENHBUF  | 0000       |
| 5000                        | 51 140010                       | 15:0          | ON    | —       | SIDL       | DISSDO | MODE32  | MODE16   | SMP       | CKE    | SSEN   | CKP    | MSTEN  | _        | STXISE | L<1:0>   | SRXISE | EL<1:0> | 0000       |
| 5C10                        | SPI4STAT                        | 31:16         | _     | —       |            |        |         | BUFELM<4 | :0>       | -      | _      |        |        |          |        | BUFELM<4 | :0>    | -       | 0000       |
| 5010                        |                                 | 15:0          | —     | —       | —          | —      | SPIBUSY | —        | —         | SPITUR | SRMT   | SPIROV | SPIRBE | —        | SPITBE | —        | SPITBF | SPIRBF  | 0008       |
| 5C20                        | SPI4BUF                         | 31:16<br>15:0 |       |         |            |        |         |          |           | DATA<  | :31:0> |        |        |          |        |          |        |         | 0000       |
| 5C30                        | SPI4BRG                         | 31:16         |       | _       | _          | —      | —       | _        | _         | _      | _      | _      | —      | _        | _      | _        | _      | _       | 0000       |
| 5030                        |                                 | 15:0          | _     | _       | _          | —      | _       | —        | —         |        |        |        |        | BRG<8:0> |        |          |        |         | 0000       |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: All registers in this table except SPIxBUF have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information.

2: This register is not available on 64-pin devices.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|
| 04.04        | U-0               | U-0               | U-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |  |
| 31:24        | —                 | —                 | —                 | RXBUFELM<4:0>     |                   |                   |                  |                  |  |  |  |
| 00.40        | U-0               | U-0               | U-0               | R-0               | R-0               | R-0               | R-0              | R-0              |  |  |  |
| 23:16        | —                 | —                 | —                 | TXBUFELM<4:0>     |                   |                   |                  |                  |  |  |  |
| 45.0         | U-0               | U-0               | U-0               | U-0               | R-0               | U-0               | U-0              | R-0              |  |  |  |
| 15:8         | —                 | —                 | —                 | _                 | SPIBUSY           | _                 | _                | SPITUR           |  |  |  |
| 7.0          | R-0               | R/W-0             | R-0               | U-0               | R-1               | U-0               | R-0              | R-0              |  |  |  |
| 7:0          | SRMT              | SPIROV            | SPIRBE            |                   | SPITBE            |                   | SPITBF           | SPIRBF           |  |  |  |

## **REGISTER 18-2: SPIxSTAT: SPI STATUS REGISTER**

| Legend:           | C = Clearable bit | HS = Set in hardware               |                    |  |  |
|-------------------|-------------------|------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit  | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | '1' = Bit is set  | '0' = Bit is cleared               | x = Bit is unknown |  |  |

- bit 31-29 Unimplemented: Read as '0'
- bit 28-24 **RXBUFELM<4:0>:** Receive Buffer Element Count bits (only valid when ENHBUF = 1)
- bit 23-21 Unimplemented: Read as '0'
- bit 20-16 **TXBUFELM<4:0>:** Transmit Buffer Element Count bits (only valid when ENHBUF = 1)
- bit 15-12 Unimplemented: Read as '0'
- bit 11 SPIBUSY: SPI Activity Status bit 1 = SPI peripheral is currently busy with some transactions 0 = SPI peripheral is currently idle
  - Unimplemented: Read as '0'
- bit 10-9
- bit 8 SPITUR: Transmit Under Run bit
  - 1 = Transmit buffer has encountered an underrun condition
  - 0 = Transmit buffer has no underrun condition

This bit is only valid in Framed Sync mode; the underrun condition must be cleared by disabling/re-enabling the module.

- bit 7 **SRMT:** Shift Register Empty bit (only valid when ENHBUF = 1)
  - 1 = When SPI module shift register is empty
  - 0 = When SPI module shift register is not empty
- bit 6 SPIROV: Receive Overflow Flag bit
  - 1 = A new data is completely received and discarded. The user software has not read the previous data in the SPIxBUF register.
  - 0 = No overflow has occurred
  - This bit is set in hardware; can only be cleared (= 0) in software.
- bit 5 **SPIRBE:** RX FIFO Empty bit (only valid when ENHBUF = 1) 1 = RX FIFO is empty (CRPTR = SWPTR) 0 = RX FIFO is not empty (CRPTR  $\neq$  SWPTR)
- bit 4 Unimplemented: Read as '0'
- bit 3 SPITBE: SPI Transmit Buffer Empty Status bit
  - 1 = Transmit buffer, SPIxTXB is empty
  - 0 = Transmit buffer, SPIxTXB is not empty
  - Automatically set in hardware when SPI transfers data from SPIxTXB to SPIxSR.
  - Automatically cleared in hardware when SPIxBUF is written to, loading SPIxTXB.
- bit 2 Unimplemented: Read as '0'

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|
| 24.24        | U-0               | U-0               | U-0               | U-0               | S/HC-0            | R/W-1             | R/W-0            | R/W-0            |
| 31:24        | —                 | _                 | _                 | —                 | ABAT              | F                 | •                |                  |
| 23:16        | R-1               | R-0               | R-0               | R/W-0             | U-0               | U-0               | U-0              | U-0              |
| 23.10        | C                 | OPMOD<2:0>        |                   | CANCAP            | —                 | —                 | —                | —                |
| 15.0         | R/W-0             | U-0               | R/W-0             | U-0               | R-0               | U-0               | U-0              | U-0              |
| 15:8         | ON <sup>(1)</sup> | _                 | SIDLE             | —                 | CANBUSY           | —                 | —                | —                |
| 7.0          | U-0               | U-0               | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0            | R/W-0            |
| 7:0          | —                 | _                 |                   |                   | [                 | DNCNT<4:0>        |                  |                  |

## REGISTER 24-1: CICON: CAN MODULE CONTROL REGISTER

| Legend:           | HC = Hardware Clear | S = Settable bit                   |                    |  |  |  |
|-------------------|---------------------|------------------------------------|--------------------|--|--|--|
| R = Readable bit  | W = Writable bit    | U = Unimplemented bit, read as '0' |                    |  |  |  |
| -n = Value at POR | '1' = Bit is set    | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |

### bit 31-28 Unimplemented: Read as '0'

- bit 27 **ABAT:** Abort All Pending Transmissions bit
  - 1 = Signal all transmit buffers to abort transmission
  - 0 = Module will clear this bit when all transmissions aborted

#### bit 26-24 REQOP<2:0>: Request Operation Mode bits

- 111 = Set Listen All Messages mode
- 110 = Reserved
- 101 = Reserved
- 100 = Set Configuration mode
- 011 = Set Listen Only mode
- 010 = Set Loopback mode
- 001 = Set Disable mode
- 000 = Set Normal Operation mode

#### bit 23-21 OPMOD<2:0>: Operation Mode Status bits

- 111 = Module is in Listen All Messages mode
- 110 = Reserved
- 101 = Reserved
- 100 = Module is in Configuration mode
- 011 = Module is in Listen Only mode
- 010 = Module is in Loopback mode
- 001 = Module is in Disable mode
- 000 = Module is in Normal Operation mode

## bit 20 CANCAP: CAN Message Receive Time Stamp Timer Capture Enable bit

- 1 = CANTMR value is stored on valid message reception and is stored with the message
- 0 = Disable CAN message receive time stamp timer capture and stop CANTMR to conserve power
- bit 19-16 Unimplemented: Read as '0'
- bit 15 ON: CAN On bit<sup>(1)</sup>
  - 1 = CAN module is enabled
  - 0 = CAN module is disabled
- bit 14 Unimplemented: Read as '0'
- **Note 1:** If the user application clears this bit, it may take a number of cycles before the CAN module completes the current transaction and responds to this request. The user application should poll the CANBUSY bit to verify that the request has been honored.

## REGISTER 24-2: CiCFG: CAN BAUD RATE CONFIGURATION REGISTER (CONTINUED)

```
bit 10-8 PRSEG<2:0>: Propagation Time Segment bits<sup>(4)</sup>
           111 = \text{Length is 8 x Tq}
           000 = \text{Length is } 1 \times TQ
           SJW<1:0>: Synchronization Jump Width bits<sup>(3)</sup>
bit 7-6
           11 = \text{Length is } 4 \times \text{Tq}
           10 = Length is 3 x TQ
           01 = Length is 2 x TQ
           00 = \text{Length is } 1 \times TQ
           BRP<5:0>: Baud Rate Prescaler bits
bit 5-0
           111111 = TQ = (2 x 64)/FSYS
           111110 = TQ = (2 x 63)/FSYS
           000001 = TQ = (2 \times 2)/FSYS
           000000 = TQ = (2 \times 1)/FSYS
Note 1: SEG2PH \leq SEG1PH. If SEG2PHTS is clear, SEG2PH will be set automatically.
       2: 3 Time bit sampling is not allowed for BRP < 2.
```

- $\textbf{3:} \quad SJW \leq SEG2PH.$
- **4:** The Time Quanta per bit must be greater than 7 (that is, TQBIT > 7).

Note: This register can only be modified when the CAN module is in Configuration mode (OPMOD<2:0> (CiCON<23:21>) = 100).

## REGISTER 24-10: CIFLTCONO: CAN FILTER CONTROL REGISTER 0 (CONTINUED)

| bit 15    | FLTEN1: Filter 1 Enable bit<br>1 = Filter is enabled               |
|-----------|--------------------------------------------------------------------|
|           | 0 = Filter is disabled                                             |
| bit 14-13 | MSEL1<1:0>: Filter 1 Mask Select bits                              |
|           | 11 = Acceptance Mask 3 selected                                    |
|           | 10 = Acceptance Mask 2 selected<br>01 = Acceptance Mask 1 selected |
|           | 00 = Acceptance Mask 0 selected                                    |
| bit 12-8  | FSEL1<4:0>: FIFO Selection bits                                    |
|           | 11111 = Message matching filter is stored in FIFO buffer 31        |
|           | 11110 = Message matching filter is stored in FIFO buffer 30        |
|           | •                                                                  |
|           | •                                                                  |
|           | 00001 = Message matching filter is stored in FIFO buffer 1         |
|           | 00000 = Message matching filter is stored in FIFO buffer 0         |
| bit 7     | FLTEN0: Filter 0 Enable bit                                        |
|           | 1 = Filter is enabled<br>0 = Filter is disabled                    |
| bit 6-5   | MSEL0<1:0>: Filter 0 Mask Select bits                              |
|           | 11 = Acceptance Mask 3 selected                                    |
|           | 10 = Acceptance Mask 2 selected                                    |
|           | 01 = Acceptance Mask 1 selected<br>00 = Acceptance Mask 0 selected |
| bit 4-0   | FSEL0<4:0>: FIFO Selection bits                                    |
| DIL 4-0   | 11111 = Message matching filter is stored in FIFO buffer 31        |
|           | 11110 = Message matching filter is stored in FIFO buffer 30        |
|           | •                                                                  |
|           | •                                                                  |
|           | •<br>00001 = Message matching filter is stored in FIFO buffer 1    |
|           | 00000 = Message matching filter is stored in FIFO buffer 0         |

Note: The bits in this register can only be modified if the corresponding filter enable (FLTENn) bit is '0'.

## REGISTER 24-13: CIFLTCON3: CAN FILTER CONTROL REGISTER 3 (CONTINUED)

|                                       | · · · · · · · · · · · · · · · · · · ·                       |
|---------------------------------------|-------------------------------------------------------------|
| bit 15                                | FLTEN13: Filter 13 Enable bit                               |
|                                       | 1 = Filter is enabled                                       |
|                                       | 0 = Filter is disabled                                      |
| bit 14-13                             | MSEL13<1:0>: Filter 13 Mask Select bits                     |
|                                       | 11 = Acceptance Mask 3 selected                             |
|                                       | 10 = Acceptance Mask 2 selected                             |
|                                       | 01 = Acceptance Mask 1 selected                             |
|                                       | 00 = Acceptance Mask 0 selected                             |
| bit 12-8                              | FSEL13<4:0>: FIFO Selection bits                            |
|                                       | 11111 = Message matching filter is stored in FIFO buffer 31 |
|                                       | 11110 = Message matching filter is stored in FIFO buffer 30 |
|                                       | •                                                           |
|                                       | •                                                           |
|                                       | 00001 = Message matching filter is stored in FIFO buffer 1  |
|                                       | 00000 = Message matching filter is stored in FIFO buffer 0  |
| bit 7                                 | FLTEN12: Filter 12 Enable bit                               |
|                                       | 1 = Filter is enabled                                       |
|                                       | 0 = Filter is disabled                                      |
| bit 6-5                               | MSEL12<1:0>: Filter 12 Mask Select bits                     |
|                                       | 11 = Acceptance Mask 3 selected                             |
|                                       | 10 = Acceptance Mask 2 selected                             |
|                                       | 01 = Acceptance Mask 1 selected                             |
|                                       | 00 = Acceptance Mask 0 selected                             |
| bit 4-0                               | FSEL12<4:0>: FIFO Selection bits                            |
|                                       | 11111 = Message matching filter is stored in FIFO buffer 31 |
|                                       | 11110 = Message matching filter is stored in FIFO buffer 30 |
|                                       | •                                                           |
|                                       |                                                             |
|                                       | 00001 = Message matching filter is stored in FIFO buffer 1  |
|                                       | 00000 = Message matching filter is stored in FIFO buffer 0  |
|                                       |                                                             |
| · · · · · · · · · · · · · · · · · · · |                                                             |

Note: The bits in this register can only be modified if the corresponding filter enable (FLTENn) bit is '0'.

## 25.0 ETHERNET CONTROLLER

Note: This data sheet summarizes the features of the PIC32MX5XX/6XX/7XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 35. "Ethernet Controller" (DS60001155) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32).

The Ethernet controller is a bus master module that interfaces with an off-chip Physical Layer (PHY) to implement a complete Ethernet node in a system.

Key features of the Ethernet Controller include:

- Supports 10/100 Mbps data transfer rates
- Supports full-duplex and half-duplex operation
- Supports RMII and MII PHY interface
- Supports MIIM PHY management interface
- Supports both manual and automatic Flow Control
- RAM descriptor-based DMA operation for both receive and transmit path
- · Fully configurable interrupts
- Configurable receive packet filtering
  - CRC check
  - 64-byte pattern match
  - Broadcast, multicast and unicast packets
  - Magic Packet™
  - 64-bit hash table
  - Runt packet
- Supports packet payload checksum calculation
- · Supports various hardware statistics counters

Figure 25-1 illustrates a block diagram of the Ethernet controller.

## FIGURE 25-1: ETHERNET CONTROLLER BLOCK DIAGRAM



| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |  |  |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 31.24        |                   | —                 |                   |                   | —                 |                   | —                | —                |  |  |
| 22:46        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0               | U-0              | U-0              |  |  |
| 23:16        | —                 | —                 | _                 | _                 | —                 | _                 | _                | —                |  |  |
| 15.0         | R/W-P             | R/W-P             | R/W-P             | R/W-P             | R/W-P             | R/W-P             | R/W-P            | R/W-P            |  |  |
| 15:8         | STNADDR4<7:0>     |                   |                   |                   |                   |                   |                  |                  |  |  |
| 7.0          | R/W-P             | R/W-P             | R/W-P             | R/W-P             | R/W-P             | R/W-P             | R/W-P            | R/W-P            |  |  |
| 7:0          |                   |                   |                   | STNADD            | R3<7:0>           |                   |                  |                  |  |  |

## REGISTER 25-38: EMAC1SA1: ETHERNET CONTROLLER MAC STATION ADDRESS 1 REGISTER

| Legend:           |                  | P = Programmable bit               |                    |  |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |

bit 31-16 Unimplemented: Read as '0'

- bit 15-8 **STNADDR4<7:0>:** Station Address Octet 4 bits These bits hold the fourth transmitted octet of the station address.
- bit 7-0 **STNADDR3<7:0>:** Station Address Octet 3 bits These bits hold the third transmitted octet of the station address.

Note 1: Both 16-bit and 32-bit accesses are allowed to these registers (including the SET, CLR and INV registers). 8-bit accesses are not allowed and are ignored by the hardware.
 2: This register is loaded at reset from the factory preprogrammed station address.

| Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2      | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 |
|--------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------------|------------------|------------------|
| 31:24        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0                    | U-0              | U-0              |
| 31.24        | —                 | —                 | —                 | —                 | —                 | —                      | —                | —                |
| 23:16        | U-0               | U-0               | U-0               | U-0               | U-0               | U-0                    | U-0              | U-0              |
| 23.10        |                   |                   | _                 |                   | —                 | _                      |                  |                  |
| 15.0         | R/W-0             | U-0               | U-0               | U-0               | U-0               | R/W-0                  | R/W-0            | R/W-1            |
| 15:8         | 0N <sup>(1)</sup> | —                 | —                 | —                 | —                 | VREFSEL <sup>(2)</sup> | BGSEL            | <1:0> <b>(2)</b> |
| 7:0          | U-0               | R/W-0             | R/W-0             | R/W-0             | R/W-0             | R/W-0                  | R/W-0            | R/W-0            |
| 7.0          | _                 | CVROE             | CVRR              | CVRSS             |                   | CVR<                   | :3:0>            |                  |

#### REGISTER 27-1: CVRCON: COMPARATOR VOLTAGE REFERENCE CONTROL REGISTER

#### Legend:

| 0                 |                  |                           |                    |  |
|-------------------|------------------|---------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, re | ead as '0'         |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared      | x = Bit is unknown |  |

#### bit 31-16 Unimplemented: Read as '0'

ON: Comparator Voltage Reference On bit<sup>(1)</sup> bit 15 Setting or clearing this bit does not affect the other bits in this register. 1 = Module is enabled0 = Module is disabled and does not consume current bit 14-11 Unimplemented: Read as '0' VREFSEL: Voltage Reference Select bit<sup>(2)</sup> bit 10 1 = CVREF = VREF+0 = CVREF is generated by the resistor network BGSEL<1:0>: Band Gap Reference Source bits<sup>(2)</sup> bit 9-8 11 = IVRFF = VRFF+10 = Reserved 01 = IVREF = 0.6V (nominal, default)

- 00 = IVREF = 1.2V (nominal)
- bit 7 Unimplemented: Read as '0'
- bit 6 **CVROE:** CVREFOUT Enable bit
  - 1 = Voltage level is output on CVREFOUT pin
  - 0 = Voltage level is disconnected from CVREFOUT pin

#### bit 5 **CVRR:** CVREF Range Selection bit

- 1 = 0 to 0.625 CVRSRC, with CVRSRC/24 step size
- 0 = 0.25 CVRSRC to 0.719 CVRSRC, with CVRSRC/32 step size

#### bit 4 **CVRSS:** CVREF Source Selection bit

- 1 = Comparator voltage reference source, CVRSRC = (VREF+) (VREF-)0 = Comparator voltage reference source, CVRSRC = AVDD - AVSS **CVR<3:0>:** CVREF Value Selection  $0 \le CVR<3:0> \le 15$  bits
- bit 3-0 When CVRR = 1:  $CVREF = (CVR < 3:0 > /24) \bullet (CVRSRC)$ When CVRR = 0:  $CVREF = 1/4 \bullet (CVRSRC) + (CVR<3:0>/32) \bullet (CVRSRC)$ 
  - Note 1: When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit.
    - 2: These bits are not available on PIC32MX575/675/775/795 devices. On these devices, the reset value for CVRON is '0000'.

The processor will exit, or 'wake-up', from Sleep mode on one of the following events:

- On any interrupt from an enabled source that is operating in Sleep mode. The interrupt priority must be greater than the current CPU priority.
- On any form of device Reset
- On a WDT time-out

If the interrupt priority is lower than or equal to the current priority, the CPU will remain Halted, but the PBCLK will start running and the device will enter into Idle mode.

## 28.3.2 IDLE MODE

In Idle mode, the CPU is Halted but the System Clock (SYSCLK) source is still enabled. This allows peripherals to continue operation when the CPU is Halted. Peripherals can be individually configured to Halt when entering Idle by setting their respective SIDL bit. Latency, when exiting Idle mode, is very low due to the CPU oscillator source remaining active.

- Note 1: Changing the PBCLK divider ratio requires recalculation of peripheral timing. For example, assume the UART is configured for 9600 baud with a PB clock ratio of 1:1 and a Posc of 8 MHz. When the PB clock divisor of 1:2 is used, the input frequency to the baud clock is cut in half; therefore, the baud rate is reduced to 1/2 its former value. Due to numeric truncation in calculations (such as the baud rate divisor), the actual baud rate may be a tiny percentage different than expected. For this reason, any timing calculation required for a peripheral should be performed with the new PB clock frequency instead of scaling the previous value based on a change in the PB divisor ratio.
  - 2: Oscillator start-up and PLL lock delays are applied when switching to a clock source that was disabled and that uses a crystal and/or the PLL. For example, assume the clock source is switched from Posc to LPRC just prior to entering Sleep in order to save power. No oscillator startup delay would be applied when exiting Idle. However, when switching back to Posc, the appropriate PLL and/or oscillator start-up/lock delays would be applied.

The device enters Idle mode when the SLPEN bit (OSCCON<4>) is clear and a WAIT instruction is executed.

The processor will wake or exit from Idle mode on the following events:

- On any interrupt event for which the interrupt source is enabled. The priority of the interrupt event must be greater than the current priority of the CPU. If the priority of the interrupt event is lower than or equal to current priority of the CPU, the CPU will remain Halted and the device will remain in Idle mode.
- · On any form of device Reset
- On a WDT time-out interrupt

### 28.3.3 PERIPHERAL BUS SCALING METHOD

Most of the peripherals on the device are clocked using the PBCLK. The Peripheral Bus (PB) can be scaled relative to the SYSCLK to minimize the dynamic power consumed by the peripherals. The PBCLK divisor is controlled by PBDIV<1:0> (OSCCON<20:19>), allowing SYSCLK to PBCLK ratios of 1:1, 1:2, 1:4 and 1:8. All peripherals using PBCLK are affected when the divisor is changed. Peripherals such as USB, interrupt controller, DMA, bus matrix and prefetch cache are clocked directly from SYSCLK. As a result, they are not affected by PBCLK divisor changes.

Changing the PBCLK divisor affects:

- The CPU to peripheral access latency. The CPU has to wait for next PBCLK edge for a read to complete. In 1:8 mode, this results in a latency of one to seven SYSCLKs.
- The power consumption of the peripherals. Power consumption is directly proportional to the frequency at which the peripherals are clocked. The greater the divisor, the lower the power consumed by the peripherals.

To minimize dynamic power, the PB divisor should be chosen to run the peripherals at the lowest frequency that provides acceptable system performance. When selecting a PBCLK divider, peripheral clock requirements, such as baud rate accuracy, should be taken into account. For example, the UART peripheral may not be able to achieve all baud rate values at some PBCLK divider depending on the SYSCLK value.

## FIGURE 32-21: TRANSMIT SIGNAL TIMING RELATIONSHIPS AT THE MII







# PIC32MX5XX/6XX/7XX

## FIGURE 32-25: PARALLEL SLAVE PORT TIMING



| AC CHA        | RACTERIS                            | TICS                                                                             | $\begin{array}{l} \mbox{Standard Operating Conditions: 2.3V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +105^{\circ}C \mbox{ for V-Temp} \end{array}$ |         |      |       |            |  |  |
|---------------|-------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|------------|--|--|
| Param.<br>No. | Symbol Characteristics <sup>1</sup> |                                                                                  | Min.                                                                                                                                                                                                                                                                                | Typical | Max. | Units | Conditions |  |  |
| PS1           | TdtV2wrH                            | Data In Valid before $\overline{WR}$ or $\overline{CS}$<br>Inactive (setup time) | 20                                                                                                                                                                                                                                                                                  | _       |      | ns    | _          |  |  |
| PS2           | TwrH2dtl                            | WR or CS Inactive to Data-In Invalid (hold time)                                 | 40                                                                                                                                                                                                                                                                                  | —       | _    | ns    | —          |  |  |
| PS3           | TrdL2dtV                            | RD and CS Active to Data-Out<br>Valid                                            | —                                                                                                                                                                                                                                                                                   | —       | 60   | ns    | —          |  |  |
| PS4           | TrdH2dtl                            | RD Active or CS Inactive to Data-Out Invalid                                     | 0                                                                                                                                                                                                                                                                                   | —       | 10   | ns    | _          |  |  |
| PS5           | Tcs                                 | CS Active Time                                                                   | Трв + 40                                                                                                                                                                                                                                                                            | _       |      | ns    | _          |  |  |
| PS6           | Twr                                 | WR Active Time                                                                   | Трв + 25                                                                                                                                                                                                                                                                            | —       | _    | ns    | _          |  |  |
| PS7           | Trd                                 | RD Active Time                                                                   | Трв + 25                                                                                                                                                                                                                                                                            | _       | _    | ns    |            |  |  |

## TABLE 32-39: PARALLEL SLAVE PORT REQUIREMENTS

Note 1: These parameters are characterized, but not tested in manufacturing.

## 100-Lead Plastic Thin Quad Flatpack (PF) – 14x14x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Chamfers at corners are optional; size may vary.
- 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-110B

## TABLE B-3: MAJOR SECTION UPDATES (CONTINUED)

| Section Name                             | Update Description                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4.0 "Memory Organization"<br>(Continued) | Made the following bit name changes in the I2C1, I2C3, I2C4 and I2C5 Register Map (Table 4-11):                                                                                                                                                                                                                                                                                                                   |
|                                          | <ul> <li>I2C3BRG SFR: I2C1BRG was changed to I2C3BRG</li> <li>I2C4BRG SFR: I2C1BRG was changed to I2C4BRG</li> <li>I2C5BRG SFR: I2C1BRG was changed to I2C5BRG</li> <li>I2C4TRN SFR: I2CT1DATA was changed to I2CT2ADATA</li> <li>I2C4RCV SFR: I2CR2DATA was changed to I2CR2ADATA</li> <li>I2C5TRN SFR: I2CT1DATA was changed to I2CT3ADATA</li> <li>I2C5RCV SFR: I2CR1DATA was changed to I2CR3ADATA</li> </ul> |
|                                          | Added the RTSMD bit and UEN<1:0> bits to the UART1A, UART1B, UART2A, UART2B, UART3A and UART3B Register Map (Table 4-13)                                                                                                                                                                                                                                                                                          |
|                                          | Added the SIDL bit to the DMA Global Register Map (Table 4-17).                                                                                                                                                                                                                                                                                                                                                   |
|                                          | Changed the CM bit to CMR in the System Control Register Map (Table 4-23).                                                                                                                                                                                                                                                                                                                                        |
|                                          | Added the following devices to the I2C2, SPI1, PORTA, PORTC, PORTD, PORTE, PORTF, PORTG, Change Notice and Pull-up Register Maps (Table 4-12, Table 4-14, Table 4-24, Table 4-27, Table 4-29, Table 4-31, Table 4-33, Table 4-35 and Table 4-36):                                                                                                                                                                 |
|                                          | <ul> <li>PIC32MX534F064L</li> <li>PIC32MX564F064L</li> <li>PIC32MX564F128L</li> <li>PIC32MX664F064L</li> <li>PIC32MX664F128L</li> <li>PIC32MX764F128L</li> </ul>                                                                                                                                                                                                                                                  |
|                                          | Added the following devices to the PORTC, PORTD, PORTE, PORTF, PORTG, Change Notice and Pull-up Register Maps (Table 4-26, Table 4-28, Table 4-30, Table 4-32, Table 4-34 and Table 4-37):                                                                                                                                                                                                                        |
|                                          | <ul> <li>PIC32MX534F064H</li> <li>PIC32MX564F064H</li> <li>PIC32MX564F128H</li> <li>PIC32MX664F064H</li> <li>PIC32MX664F128H</li> <li>PIC32MX764F128H</li> </ul>                                                                                                                                                                                                                                                  |
|                                          | Added the following devices to the CAN1 Register Map (Table 4-45):                                                                                                                                                                                                                                                                                                                                                |
|                                          | <ul> <li>PIC32MX534F064H</li> <li>PIC32MX564F064H</li> <li>PIC32MX564F128H</li> <li>PIC32MX764F128H</li> <li>PIC32MX534F064L</li> <li>PIC32MX564F064L</li> <li>PIC32MX564F128L</li> <li>PIC32MX764F128L</li> </ul>                                                                                                                                                                                                |
|                                          | Added the following devices to the Ethernet Controller Register Map (Table 4-47):<br>• PIC32MX664F064H<br>• PIC32MX664F128H<br>• PIC32MX764F128H                                                                                                                                                                                                                                                                  |
|                                          | <ul> <li>PIC32MX664F064L</li> <li>PIC32MX664F128L</li> <li>PIC32MX764F128L</li> </ul>                                                                                                                                                                                                                                                                                                                             |