Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | MIPS32® M4K™ | | Core Size | 32-Bit Single-Core | | Speed | 80MHz | | Connectivity | CANbus, I <sup>2</sup> C, SPI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 53 | | Program Memory Size | 512KB (512K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 64K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V | | Data Converters | A/D 16x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-TQFP | | Supplier Device Package | 64-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx575f512ht-80i-pt | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## TABLE 7: PIN NAMES FOR 100-PIN USB AND CAN DEVICES (CONTINUED) 100-PIN TQFP (TOP VIEW) PIC32MX534F064L PIC32MX564F064L PIC32MX564F128L PIC32MX575F512L PIC32MX575F256L 100 1 | Pin# | Full Pin Name | |------|----------------------| | 71 | IC4/PMCS1/PMA14/RD11 | | 72 | SDO1/OC1/INT0/RD0 | | 73 | SOSCI/CN1/RC13 | | 74 | SOSCO/T1CK/CN0/RC14 | | 75 | Vss | | 76 | OC2/RD1 | | 77 | OC3/RD2 | | 78 | OC4/RD3 | | 79 | IC5/PMD12/RD12 | | 80 | PMD13/CN19/RD13 | | 81 | OC5/PMWR/CN13/RD4 | | 82 | PMRD/CN14/RD5 | | 83 | PMD14/CN15/RD6 | | 84 | PMD15/CN16/RD7 | | 85 | VCAP | | Pin # | Full Pin Name | |-------|----------------| | 86 | VDD | | 87 | C1RX/PMD11/RF0 | | 88 | C1TX/PMD10/RF1 | | 89 | PMD9/RG1 | | 90 | PMD8/RG0 | | 91 | TRCLK/RA6 | | 92 | TRD3/RA7 | | 93 | PMD0/RE0 | | 94 | PMD1/RE1 | | 95 | TRD2/RG14 | | 96 | TRD1/RG12 | | 97 | TRD0/RG13 | | 98 | PMD2/RE2 | | 99 | PMD3/RE3 | | 100 | PMD4/RE4 | Note 1: Shaded pins are 5V tolerant. ## TABLE 9: PIN NAMES FOR 100-PIN USB, ETHERNET, AND CAN DEVICES ## 100-PIN TQFP (TOP VIEW) PIC32MX764F128L PIC32MX775F256L PIC32MX775F512L PIC32MX795F512L 100 1 | Pin# | Full Pin Name | |------|--------------------------------------------------------------| | 1 | AERXERR/RG15 | | 2 | VDD | | 3 | PMD5/RE5 | | 4 | PMD6/RE6 | | 5 | PMD7/RE7 | | 6 | T2CK/RC1 | | 7 | T3CK/AC2TX <sup>(1)</sup> /RC2 | | 8 | T4CK/AC2RX <sup>(1)</sup> /RC3 | | 9 | T5CK/SDI1/RC4 | | 10 | ECOL/SCK2/U6TX/U3RTS/PMA5/CN8/RG6 | | 11 | ECRS/SDA4/SDI2/U3RX/PMA4/CN9/RG7 | | 12 | ERXDV/AERXDV/ECRSDV/AECRSDV/SCL4/SDO2/U3TX/PMA3/CN10/RG8 | | 13 | MCLR | | 14 | ERXCLK/AERXCLK/EREFCLK/AEREFCLK/SS2/U6RX/U3CTS/PMA2/CN11/RG9 | | 15 | Vss | | 16 | VDD | | 17 | TMS/RA0 | | 18 | AERXD0/INT1/RE8 | | 19 | AERXD1/INT2/RE9 | | 20 | AN5/C1IN+/VBUSON/CN7/RB5 | | 21 | AN4/C1IN-/CN6/RB4 | | 22 | AN3/C2IN+/CN5/RB3 | | 23 | AN2/C2IN-/CN4/RB2 | | 24 | PGEC1/AN1/CN3/RB1 | | 25 | PGED1/AN0/CN2/RB0 | | 26 | PGEC2/AN6/OCFA/RB6 | | 27 | PGED2/AN7/RB7 | | 28 | VREF-/CVREF-/AERXD2/PMA7/RA9 | | 29 | VREF+/CVREF+/AERXD3/PMA6/RA10 | | 30 | AVDD | | 31 | AVss | | 32 | AN8/C1OUT/RB8 | | 33 | AN9/C2OUT/RB9 | | 34 | AN10/CVREFOUT/PMA13/RB10 | | 35 | AN11/ERXERR/AETXERR/PMA12/RB11 | | Pin # | Full Pin Name | |-------|---------------------------------------------| | 36 | Vss | | 37 | VDD | | 38 | TCK/RA1 | | 39 | AC1TX/SCK4/U5TX/U2RTS/RF13 | | 40 | AC1RX/SS4/U5RX/U2CTS/RF12 | | 41 | AN12/ERXD0/AECRS/PMA11/RB12 | | 42 | AN13/ERXD1/AECOL/PMA10/RB13 | | 43 | AN14/ERXD2/AETXD3/PMALH/PMA1/RB14 | | 44 | AN15/ERXD3/AETXD2/OCFB/PMALL/PMA0/CN12/RB15 | | 45 | Vss | | 46 | VDD | | 47 | AETXD0/SS3/U4RX/U1CTS/CN20/RD14 | | 48 | AETXD1/SCK3/U4TX/U1RTS/CN21/RD15 | | 49 | SDA5/SDI4/U2RX/PMA9/CN17/RF4 | | 50 | SCL5/SDO4/U2TX/PMA8/CN18/RF5 | | 51 | USBID/RF3 | | 52 | SDA3/SDI3/U1RX/RF2 | | 53 | SCL3/SDO3/U1TX/RF8 | | 54 | VBUS | | 55 | VUSB3V3 | | 56 | D-/RG3 | | 57 | D+/RG2 | | 58 | SCL2/RA2 | | 59 | SDA2/RA3 | | 60 | TDI/RA4 | | 61 | TDO/RA5 | | 62 | VDD | | 63 | OSC1/CLKI/RC12 | | 64 | OSC2/CLKO/RC15 | | 65 | Vss | | 66 | AETXCLK/SCL1/INT3/RA14 | | 67 | AETXEN/SDA1/INT4/RA15 | | 68 | RTCC/EMDIO/AEMDIO/IC1/RD8 | | 69 | SS1/IC2/RD9 | | 70 | SCK1/IC3/PMCS2/PMA15/RD10 | Note 1: This pin is not available on PIC32MX764F128L devices. 2: Shaded pins are 5V tolerant. #### 1.0 DEVICE OVERVIEW Note: This data sheet summarizes the features of the PIC32MX5XX/6XX/7XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the documents listed in the *Documentation* > *Reference Manual* section of the Microchip PIC32 web site (www.microchip.com/pic32). This document contains device-specific information for PIC32MX5XX/6XX/7XX devices. Figure 1-1 illustrates a general block diagram of the core and peripheral modules in the PIC32MX5XX/6XX/7XX family of devices. Table 1-1 lists the functions of the various pins shown in the pinout diagrams. FIGURE 1-1: BLOCK DIAGRAM<sup>(1,2)</sup> The MIPS architecture defines that the result of a multiply or divide operation be placed in the HI and LO registers. Using the Move-From-HI (MFHI) and Move-From-LO (MFLO) instructions, these values can be transferred to the General Purpose Register file. In addition to the HI/LO targeted operations, the MIPS32 architecture also defines a multiply instruction, $_{\hbox{\scriptsize MUL}},$ which places the least significant results in the primary register file instead of the HI/LO register pair. By avoiding the explicit $_{\hbox{\scriptsize MFLO}}$ instruction required when using the LO register, and by supporting multiple destination registers, the throughput of multiply-intensive operations is increased. Two other instructions, Multiply-Add (MADD) and Multiply-Subtract (MSUB), are used to perform the multiply-accumulate and multiply-subtract operations. The MADD instruction multiplies two numbers and then adds the product to the current contents of the HI and LO registers. Similarly, the MSUB instruction multiplies two operands and then subtracts the product from the HI and LO registers. The MADD and MSUB operations are commonly used in DSP algorithms. # 3.2.3 SYSTEM CONTROL COPROCESSOR (CP0) In the MIPS architecture, CP0 is responsible for the virtual-to-physical address translation, the exception control system, the processor's diagnostics capability, the operating modes (Kernel, User and Debug) and whether interrupts are enabled or disabled. Configuration information, such as presence of options like MIPS16e, is also available by accessing the CP0 registers, listed in Table 3-2. TABLE 3-2: COPROCESSOR 0 REGISTERS | Register<br>Number | Register<br>Name | Function | |--------------------|-------------------------|--------------------------------------------------------------------------| | 0-6 | Reserved | Reserved. | | 7 | HWREna | Enables access via the RDHWR instruction to selected hardware registers. | | 8 | BadVAddr <sup>(1)</sup> | Reports the address for the most recent address-related exception. | | 9 | Count <sup>(1)</sup> | Processor cycle count. | | 10 | Reserved | Reserved. | | 11 | Compare <sup>(1)</sup> | Timer interrupt control. | | 12 | Status <sup>(1)</sup> | Processor status and control. | | 12 | IntCtl <sup>(1)</sup> | Interrupt system status and control. | | 12 | SRSCtl <sup>(1)</sup> | Shadow register set status and control. | | 12 | SRSMap <sup>(1)</sup> | Provides mapping from vectored interrupt to a shadow set. | | 13 | Cause <sup>(1)</sup> | Cause of last general exception. | | 14 | EPC <sup>(1)</sup> | Program counter at last exception. | | 15 | PRId | Processor identification and revision. | | 15 | Ebase | Exception vector base register. | | 16 | Config | Configuration register. | | 16 | Config1 | Configuration Register 1. | | 16 | Config2 | Configuration Register 2. | | 16 | Config3 | Configuration Register 3. | | 17-22 | Reserved | Reserved. | | 23 | Debug <sup>(2)</sup> | Debug control and exception status. | | 24 | DEPC <sup>(2)</sup> | Program counter at last debug exception. | | 25-29 | Reserved | Reserved. | | 30 | ErrorEPC <sup>(1)</sup> | Program counter at last error. | | 31 | DESAVE <sup>(2)</sup> | Debug handler scratchpad register. | Note 1: Registers used in exception processing. 2: Registers used during debug. REGISTER 7-1: INTCON: INTERRUPT CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | | _ | 1 | | _ | _ | | 23:16 | U-0 R/W-0 | | 23.10 | _ | _ | _ | _ | _ | _ | _ | SS0 | | 45.0 | U-0 | U-0 | U-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | | 15:8 | _ | _ | _ | MVEC | | | TPC<2:0> | | | 7.0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | _ | _ | 1 | INT4EP | INT3EP | INT2EP | INT1EP | INT0EP | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-17 Unimplemented: Read as '0' bit 16 SS0: Single Vector Shadow Register Set bit 1 = Single vector is presented with a shadow register set 0 = Single vector is not presented with a shadow register set bit 15-13 Unimplemented: Read as '0' bit 12 MVEC: Multiple Vector Configuration bit 1 = Interrupt controller configured for Multi-vector mode 0 = Interrupt controller configured for Single-vector mode bit 11 Unimplemented: Read as '0' bit 10-8 **TPC<2:0>:** Interrupt Proximity Timer Control bits 111 = Interrupts of group priority 7 or lower start the Interrupt Proximity timer 110 = Interrupts of group priority 6 or lower start the Interrupt Proximity timer 101 = Interrupts of group priority 5 or lower start the Interrupt Proximity timer 100 = Interrupts of group priority 4 or lower start the Interrupt Proximity timer 011 = Interrupts of group priority 3 or lower start the Interrupt Proximity timer 010 = Interrupts of group priority 2 or lower start the Interrupt Proximity timer 010 = interrupts of group priority 2 of lower start the interrupt Proximity this 001 = Interrupts of group priority 1 start the Interrupt Proximity timer 000 = Disables Interrupt Proximity timer bit 7-5 Unimplemented: Read as '0' bit 4 INT4EP: External Interrupt 4 Edge Polarity Control bit 1 = Rising edge 0 = Falling edge bit 3 INT3EP: External Interrupt 3 Edge Polarity Control bit 1 = Rising edge 0 = Falling edge bit 2 INT2EP: External Interrupt 2 Edge Polarity Control bit 1 = Rising edge 0 = Falling edge bit 1 INT1EP: External Interrupt 1 Edge Polarity Control bit 1 = Rising edge 0 = Falling edge bit 0 INT0EP: External Interrupt 0 Edge Polarity Control bit 1 = Rising edge 0 = Falling edge #### REGISTER 7-2: INTSTAT: INTERRUPT STATUS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|----------------------|--------------------------|------------------|--|--|--| | 24.24 | U-0 | | | | 31:24 | _ | 1 | _ | _ | | _ | _ | | | | | | 23:16 | U-0 | | | | 23.10 | _ | _ | _ | _ | | _ | _ | _ | | | | | 45.0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | | | | | 15:8 | _ | _ | _ | _ | | | RIPL<2:0> <sup>(1)</sup> | | | | | | 7.0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | | | 7:0 | _ | _ | | | VEC- | <5:0> <sup>(1)</sup> | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-11 Unimplemented: Read as '0' bit 10-8 RIPL<2:0>: Requested Priority Level bits(1) 111-000 = The priority level of the latest interrupt presented to the CPU bit 7-6 **Unimplemented:** Read as '0' bit 5-0 **VEC<5:0>:** Interrupt Vector bits<sup>(1)</sup> 11111-00000 = The interrupt vector that is presented to the CPU Note 1: This value should only be used when the interrupt controller is configured for Single-vector mode. #### REGISTER 7-3: TPTMR: TEMPORAL PROXIMITY TIMER REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | | | | | |----------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--|--|--|--|--|--|--| | 24.24 | R/W-0 | | | | | | | | | 31:24 | | TPTMR<31:24> | | | | | | | | | | | | | | | | 22:16 | R/W-0 | | | | | | | | | 23.10 | | TPTMR<23:16> | | | | | | | | | | | | | | | | 15.0 | R/W-0 | | | | | | | | | 31:24 - 23:16 - 15:8 - 7:0 | | TPTMR<15:8> | | | | | | | | | | | | | | | | 7:0 | R/W-0 | | | | | | | | | 7:0 | | | | TPTM | 1R<7:0> | | | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-0 **TPTMR<31:0>:** Temporal Proximity Timer Reload bits Used by the Temporal Proximity Timer as a reload value when the Temporal Proximity timer is triggered by an interrupt event. | TABLE 10-3: | DMA CHANNELS 0-7 REGISTER MAP ( | CONTINUED) | |-------------|---------------------------------|------------| |-------------|---------------------------------|------------| | APP DCH6CON | sse | | | | | | | | • | | Bi | ts | | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------|-----------|--------|-------|-------|-------|--------|-------|------|-----------|----------------------------------------|--------|--------|--------|---------|--------|--------|---------|------------| | SAPO DCHEDAT 150 | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 15.0 | 3400 | DCH5DAT | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | 0000 | | Second Check Second Check Second Check C | 3400 | DOMO | 15:0 | _ | | | | | | | | | | | | | | | 0000 | | | 150 CHBUSY | 34E0 | DCH6CON | | | | | | | | | | | | | | | 0000 | | | | | Second Check Second Se | | | | | | | | | | | | | | | | :I<1:0> | 0000 | | | | | 3500 DCH6INT 31:16 | 34F0 | DCH6ECON | | | | | | | | | | | | | | 00FF | | | | | | Second Chemin 15:0 | | | | | | | | Q<7:0> | | | | | | | 1 | | | | | FF00 | | STO DCH6SSA 31:16 | 3500 | DCH6INT | | | | | | | | | | | | | | | | | | 0000 | | STO DCH6SSA 15.0 CHSSA-31.0> DCH6SSA 15.0 CHSSA-31.0> DCH6SSIZ 3116 CHSSIZ | | | | _ | | _ | _ | _ | _ | _ | _ | CHSDIF | CHSHIF | CHDDIF | CHDHIF | CHBCIF | CHCCIF | CHTAIF | CHERIF | 0000 | | 3520 DCH60SA 31:16 | 3510 | DCH6SSA | | | | | | | | | CHSSA | <31:0> | | | | | | | | 0000 | | Second S | - | | | | | | | | | | | | | | | | | | | 0000 | | Sto DCH6SNZ 15.0 | 3520 | DCH6DSA | | | | | | | | | CHDSA | <31:0> | | | | | | | | 0000 | | SSO DCH6SSIZ | - | | | | | | | | | | | | | | | | | | | | | State DCH6DSIZ 15:0 | 3530 | DCH6SSIZ | | _ | | | | | | | | | | | | | | | | | | See DCH6DSIZ 15.0 | - | | | | | | | | | | | 2<15:0> | | | | | | | | 0000 | | Sto DCH6SPTR 15:0 | 3540 | DCH6DSIZ | | | | _ | _ | | _ | _ | | 7 -15:0- | _ | _ | _ | _ | _ | _ | _ | _ | | SSO DCH6SPT | - | | | | | | | | | | CHUSIZ | _<15.0> | | | | | | | | | | 3560 DCH6DPTR 31:16 | 3550 | DCH6SPTR | | _ | | _ | | _ | _ | _ | CHSDTI | 2/15:0> | _ | _ | _ | _ | | _ | _ | 0000 | | 3560 DCH6DPTR 15:0 CHDPTR<15:0> 00 | | | | | | _ | | | | | | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | | | | | | _ | 0000 | | 3570 DCH6CSIZ 31:16 | 3560 | DCH6DPTR | | | | | | | | | | | | | | _ | 0000 | | | | | 3570 DCH6CSIZ 15:0 CHCSIZ<15:0> 00 | - | | | _ | | _ | _ | _ | _ | _ | — ONDI 11 | | | _ | _ | _ | _ | _ | _ | 0000 | | 3500 DCH6CPTR 31:16 | 3570 | DCH6CSIZ | | | | | | | | | CHCSIZ | | | | | | | | | 0000 | | 3580 DCH6CPTR 15:0 | | | | _ | | _ | | _ | _ | _ | _ | _ | | _ | _ | _ | | _ | _ | 0000 | | 3500 DCH6DAT 31:16 | 3580 | DCH6CPTR | | | | | | | | | CHCPTI | R<15:0> | | | | | | | | 0000 | | 3590 DCH6DAT 15:0 | | | | _ | | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 35A0 DCH7CON 31:16 — — — — — — — — — — — — — — — — — — — | 3590 | DCH6DAT | | _ | | _ | _ | _ | _ | | _ | | | | CHPD/ | T<7:0> | | | | 0000 | | 35A0 DCH7CON 15:0 CHBUSY - - - - - - - - - | | | | | | | | _ | | | | _ | _ | _ | | | _ | _ | _ | 0000 | | 35B0 DCH7ECON 31:16 | 35A0 | DCH7CON | | CHBUSY | _ | _ | _ | _ | _ | _ | CHCHNS | CHEN | CHAED | CHCHN | CHAEN | _ | CHEDET | CHPR | :I<1:0> | 0000 | | 35B0 DCH7ECON 15:0 CHSIRQ<7:0> CFORCE CABORT PATEN SIRQEN AIRQEN | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | | | | ı | CHAIR | Q<7:0> | | | | 00FF | | 35C0 DCH7INT 15:0 CHSDIF CHDDIF CHDDIF CHDDIF CHDDIF CHDDIF CHCCIF CHTAIF CHERIF 00 00 00 00 00 00 00 | 35B0 | DCH7ECON | | | | | CHSIR | Q<7:0> | | | | CFORCE | CABORT | PATEN | | | _ | _ | _ | FF00 | | 15:0 | 2500 | DOLLERIE | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | CHSDIE | CHSHIE | CHDDIE | CHDHIE | CHBCIE | CHCCIE | CHTAIE | CHERIE | 0000 | | 35D0 DCH/SSA 15:0 CHSSA<31:0> | 35C0 | DCH/INT | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | CHSDIF | CHSHIF | CHDDIF | CHDHIF | CHBCIF | CHCCIF | CHTAIF | CHERIF | 0000 | | 35D0 DCH/SSA 15:0 CHSSA<31:0> | 0500 | DOL1700 * | 31:16 | | | | | | | | 011004 | 04.0 | | | • | | • | | • | 0000 | | | 35D0 | DCH/SSA | | | | | | | | | CHSSA | <31:0> | | | | | | | | 0000 | | [00 DOLTDOA 31:16 CUDOA 24:0 | 2550 | DOLLZDC A | 31:16 | | | | | | | | CLIDOA | 24.0 | | | | | | | | 0000 | | 135E0110CH/DSA | 35E0 | DCH/DSA | | | | | | | | | CHDSA | \<31:U> | | | | | | | | 0000 | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more DMA channels 4-7 are not available on PIC32MX534/564/664/764 devices. 2: #### **Control Registers** 11.1 TABLE 11-1: USB REGISTER MAP | sse | | | | | | | | | | | Bits | | | | | | | | | |-----------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------------------------|--------------------|----------------------|-------------|-----------|----------|----------|----------|------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 5040 | U1OTGIR <sup>(2)</sup> | 31:16 | - | ı | _ | _ | ı | _ | _ | _ | _ | _ | _ | - | _ | _ | - | _ | 0000 | | 3040 | UIOIGIK., | 15:0 | | _ | _ | _ | _ | | _ | _ | IDIF | T1MSECIF | LSTATEIF | ACTVIF | SESVDIF | SESENDIF | _ | VBUSVDIF | 0000 | | 5050 | U1OTGIE | 31:16 | | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3030 | OTOTOLE | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | IDIE | T1MSECIE | LSTATEIE | ACTVIE | SESVDIE | SESENDIE | _ | VBUSVDIE | 0000 | | 5060 | U1OTGSTAT <sup>(3)</sup> | 31:16 | | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3000 | 010100171 | 15:0 | | _ | _ | _ | _ | | _ | _ | ID | _ | LSTATE | _ | SESVD | SESEND | _ | VBUSVD | 0000 | | 5070 | U1OTGCON | 31:16 | | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3070 | 01010001 | 15:0 | | _ | _ | _ | _ | | _ | _ | DPPULUP | DMPULUP | DPPULDWN | DMPULDWN | VBUSON | OTGEN | VBUSCHG | VBUSDIS | 0000 | | 5080 | U1PWRC | 31:16 | | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3000 | OH WICE | 15:0 | _ | - | _ | _ | - | _ | _ | _ | UACTPND <sup>(4)</sup> | _ | _ | USLPGRD | USBBUSY | _ | USUSPEND | USBPWR | 0000 | | | | 31:16 | _ | - | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 5200 | 5200 U1IR <sup>(2)</sup> | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | STALLIF | ATTACHIF | RESUMEIF | IDLEIF | TRNIF | SOFIF | UERRIF | URSTIF | 0000 | | | | 10.0 | | | | | | | | | OTALLI | 711 17101111 | RECOME | IDEEII | 11(1411 | 00111 | OLITA | DETACHIF | 0000 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 5210 | U1IE | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | STALLIE | ATTACHIE | RESUMEIE | IDLEIE | TRNIE | SOFIE | UERRIE | URSTIE | 0000 | | | | 10.0 | | | | | | | | | OTALLIL | 7 (1 17 (OT III | RECOME | IDEEIE | TI CI CI | 00112 | OLIVIL | DETACHIE | 0000 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 5220 | U1EIR <sup>(2)</sup> | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | BTSEF | BMXEF | DMAEF | BTOEF | DFN8EF | CRC16EF | CRC5EF | PIDEF | 0000 | | | | 10.0 | | | | | | | | | 3.02. | 5.00% | 2 | 2.02. | 51.102. | 0.10.02. | EOFEF | 52. | 0000 | | | | 31:16 | | | _ | _ | | | _ | | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 5230 | U1EIE | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | BTSEE | BMXEE | DMAEE | BTOEE | DFN8EE | CRC16EE | CRC5EE | PIDEE | 0000 | | | | .0.0 | | | | | | | | | | D.W. | J | | 21.11022 | 0.10.022 | EOFEE | 522 | 0000 | | 5240 | U1STAT <sup>(3)</sup> | 31:16 | | | _ | _ | | | _ | | _ | _ | | _ | _ | _ | | _ | 0000 | | 02.0 | 0.0 | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | | ENDPT | <3:0> <sup>(4)</sup> | | DIR | PPBI | _ | _ | 0000 | | | | 31:16 | | | _ | _ | | | _ | | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 5250 | U1CON | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | JSTATE <sup>(4)</sup> | SE0 <sup>(4)</sup> | PKTDIS | USBRST | HOSTEN | RESUME | PPBRST | USBEN | 0000 | | | | | | | | | | | | | | 020 | TOKBUSY | 30501 | | | | SOFEN | 0000 | | 5260 | U1ADDR | 31:16 | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3200 | 317.0010 | 15:0 | _ | _ | _ | _ | | _ | _ | _ | LSPDEN | | | DE | VADDR<6:0 | )> | | | 0000 | | 5270 | U1BDTP1 | 31:16 | _ | - | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 32.70 | 3100111 | 15:0 | _ | - | | _ | | | _ | _ | | | BI | OTPTRL<7:1> | | | | _ | 0000 | x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. PIC32MX5XX/6XX/7XX All registers in this table (except as noted) have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC respectively. See Section 12.1.1 "CLR, SET and INV Registers" for Note 1: more information. This register does not have associated SET and INV registers. This register does not have associated CLR, SET and INV registers. Reset value for this bit is undefined. | ess | | Bit Range | | Bits | | | | | | | | | | | | | | | | |----------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|----------|--------|--------|---------|--------|------------| | Virtual Addres<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | F240 | LI4ED40 | 31:16 | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 53A0 | U1EP10 | 15:0 | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | 53B0 | U1EP11 | 31:16 | _ | _ | _ | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 5350 | UIEPII | 15:0 | I | _ | _ | _ | _ | _ | _ | | _ | _ | _ | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | 53C0 | U1EP12 | 31:16 | I | | - | _ | - | _ | | 1 | _ | _ | ı | _ | - | _ | _ | 1 | 0000 | | 5500 | UTEF 12 | 15:0 | I | | - | _ | - | _ | | 1 | _ | _ | ı | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | 53D0 | II1ED12 | 31:16 | - | - | _ | _ | _ | _ | - | | - | _ | - | _ | _ | _ | _ | - | 0000 | | 5300 | U1EP13 | 15:0 | I | | - | _ | - | _ | | 1 | _ | _ | ı | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | 5050 | HAEDAA | 31:16 | 1 | 1 | _ | _ | _ | _ | _ | 1 | _ | - | - | _ | _ | _ | _ | _ | 0000 | | 53E0 | U1EP14 | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | 53F0 | U1EP15 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 53FU | UTEPTS | 15:0 | ı | _ | _ | _ | _ | _ | _ | | _ | _ | _ | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. - Note 1: All registers in this table (except as noted) have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information. - This register does not have associated SET and INV registers. 2: - This register does not have associated CLR, SET and INV registers. - Reset value for this bit is undefined. ## 15.1 Control Registers ## TABLE 15-1: WATCHDOG TIMER REGISTER MAP | ess | | a | Bits | | | | | | | | | | | | | | (2) | | | |---------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|-----------|------|------|------|--------|------------| | Virtual Addre<br>(BF80_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 0000 | WDTCON | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0000 | WDTCON | 15:0 | ON | _ | _ | _ | _ | _ | _ | _ | _ | | S | WDTPS<4:0 | )> | | _ | WDTCLR | 0000 | PIC32MX5XX/6XX/7XX **Legend:** x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information. 2: Reset values are dependent on the DEVCFGx Configuration bits and the type of Reset. #### REGISTER 22-2: RTCALRM: RTC ALARM CONTROL REGISTER (CONTINUED) bit 7-0 ARPT<7:0>: Alarm Repeat Counter Value bits<sup>(2)</sup> 11111111 = Alarm will trigger 256 times : 00000000 = Alarm will trigger one time The counter decrements on any alarm event. The counter only rolls over from 0x00 to 0xFF if CHIME = 1. - Note 1: Hardware clears the ALRMEN bit anytime the alarm event occurs, when ARPT<7:0> = 00 and CHIME = 0. - 2: This field should not be written when the RTCC ON bit = '1' (RTCCON<15>) and ALRMSYNC = 1. - 3: This assumes a CPU read will execute in less than 32 PBCLKs. Note: This register is only reset on a Power-on Reset (POR). #### REGISTER 23-1: AD1CON1: ADC CONTROL REGISTER 1 (CONTINUED) - bit 4 CLRASAM: Stop Conversion Sequence bit (when the first ADC interrupt is generated) - 1 = Stop conversions when the first ADC interrupt is generated. Hardware clears the ASAM bit when the ADC interrupt is generated. - 0 = Normal operation, buffer contents will be overwritten by the next conversion sequence - bit 3 Unimplemented: Read as '0' - bit 2 ASAM: ADC Sample Auto-Start bit - 1 = Sampling begins immediately after last conversion completes; SAMP bit is automatically set - 0 = Sampling begins when SAMP bit is set - bit 1 **SAMP:** ADC Sample Enable bit<sup>(2)</sup> - 1 = The ADC S&H circuit is sampling - 0 = The ADC S&H circuit is holding When ASAM = 0, writing '1' to this bit starts sampling. When SSRC<2:0> = 000, writing '0' to this bit will end sampling and start conversion. bit 0 **DONE**: Analog-to-Digital Conversion Status bit (3) Clearing this bit will not affect any operation in progress. - 1 = Analog-to-digital conversion is done - 0 = Analog-to-digital conversion is not done or has not started - **Note 1:** When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: If ASAM = 0, software can write a '1' to start sampling. This bit is automatically set by hardware if ASAM = 1. If SSRC<2:0> = 000, software can write a '0' to end sampling and start conversion. If SSRC<2:0> ≠ '000', this bit is automatically cleared by hardware to end sampling and start conversion. - 3: This bit is automatically set by hardware when analog-to-digital conversion is complete. Software can write a '0' to clear this bit (a write of '1' is not allowed). Clearing this bit does not affect any operation already in progress. This bit is automatically cleared by hardware at the start of a new conversion. #### REGISTER 24-10: CIFLTCON0: CAN FILTER CONTROL REGISTER 0 (CONTINUED) ``` bit 15 FLTEN1: Filter 1 Enable bit 1 = Filter is enabled 0 = Filter is disabled bit 14-13 MSEL1<1:0>: Filter 1 Mask Select bits 11 = Acceptance Mask 3 selected 10 = Acceptance Mask 2 selected 01 = Acceptance Mask 1 selected 00 = Acceptance Mask 0 selected bit 12-8 FSEL1<4:0>: FIFO Selection bits 11111 = Message matching filter is stored in FIFO buffer 31 11110 = Message matching filter is stored in FIFO buffer 30 00001 = Message matching filter is stored in FIFO buffer 1 00000 = Message matching filter is stored in FIFO buffer 0 bit 7 FLTEN0: Filter 0 Enable bit 1 = Filter is enabled 0 = Filter is disabled bit 6-5 MSEL0<1:0>: Filter 0 Mask Select bits 11 = Acceptance Mask 3 selected 10 = Acceptance Mask 2 selected 01 = Acceptance Mask 1 selected 00 = Acceptance Mask 0 selected FSEL0<4:0>: FIFO Selection bits bit 4-0 11111 = Message matching filter is stored in FIFO buffer 31 11110 = Message matching filter is stored in FIFO buffer 30 00001 = Message matching filter is stored in FIFO buffer 1 00000 = Message matching filter is stored in FIFO buffer 0 ``` Note: The bits in this register can only be modified if the corresponding filter enable (FLTENn) bit is '0'. ### REGISTER 24-15: CIFLTCON5: CAN FILTER CONTROL REGISTER 5 (CONTINUED) ``` bit 15 FLTEN21: Filter 21 Enable bit 1 = Filter is enabled 0 = Filter is disabled bit 14-13 MSEL21<1:0>: Filter 21 Mask Select bits 11 = Acceptance Mask 3 selected 10 = Acceptance Mask 2 selected 01 = Acceptance Mask 1 selected 00 = Acceptance Mask 0 selected bit 12-8 FSEL21<4:0>: FIFO Selection bits 11111 = Message matching filter is stored in FIFO buffer 31 11110 = Message matching filter is stored in FIFO buffer 30 00001 = Message matching filter is stored in FIFO buffer 1 00000 = Message matching filter is stored in FIFO buffer 0 bit 7 FLTEN20: Filter 20 Enable bit 1 = Filter is enabled 0 = Filter is disabled bit 6-5 MSEL20<1:0>: Filter 20 Mask Select bits 11 = Acceptance Mask 3 selected 10 = Acceptance Mask 2 selected 01 = Acceptance Mask 1 selected 00 = Acceptance Mask 0 selected FSEL20<4:0>: FIFO Selection bits bit 4-0 11111 = Message matching filter is stored in FIFO buffer 31 11110 = Message matching filter is stored in FIFO buffer 30 00001 = Message matching filter is stored in FIFO buffer 1 00000 = Message matching filter is stored in FIFO buffer 0 ``` Note: The bits in this register can only be modified if the corresponding filter enable (FLTENn) bit is '0'. #### **DEVCFG1: DEVICE CONFIGURATION WORD 1 (CONTINUED)** REGISTER 29-2: - bit 13-12 FPBDIV<1:0>: Peripheral Bus Clock Divisor Default Value bits 11 = PBCLK is SYSCLK divided by 8 - 10 = PBCLK is SYSCLK divided by 4 - 01 = PBCLK is SYSCLK divided by 2 - 00 = PBCLK is SYSCLK divided by 1 - bit 11 Reserved: Write '1' - bit 10 OSCIOFNC: CLKO Enable Configuration bit - 1 = CLKO output is disabled - 0 = CLKO output signal is active on the OSCO pin; the Primary Oscillator must be disabled or configured for External Clock mode (EC) for the CLKO to be active (POSCMOD<1:0> = 11 or 00) - bit 9-8 POSCMOD<1:0>: Primary Oscillator Configuration bits - 11 = Primary Oscillator is disabled - 10 = HS Oscillator mode is selected - 01 = XT Oscillator mode is selected - 00 = External Clock mode is selected - bit 7 IESO: Internal External Switchover bit - 1 = Internal External Switchover mode is enabled (Two-Speed Start-up is enabled) - 0 = Internal External Switchover mode is disabled (Two-Speed Start-up is disabled) - bit 6 Reserved: Write '1' - bit 5 FSOSCEN: Secondary Oscillator Enable bit - 1 = Enable the Secondary Oscillator - 0 = Disable the Secondary Oscillator - bit 4-3 Reserved: Write '1' - bit 2-0 FNOSC<2:0>: Oscillator Selection bits - 111 = Fast RC Oscillator with divide-by-N (FRCDIV) - 110 = FRCDIV16 Fast RC Oscillator with fixed divide-by-16 postscaler - 101 = Low-Power RC Oscillator (LPRC) - 100 = Secondary Oscillator (Sosc) - 011 = Primary Oscillator (Posc) with PLL module (XT+PLL, HS+PLL, EC+PLL) - 010 = Primary Oscillator (XT, HS, EC)<sup>(1)</sup> - 001 = Fast RC Oscillator with divide-by-N with PLL module (FRCDIV+PLL) - 000 = Fast RC Oscillator (FRC) - **Note 1:** Do not disable the Posc (POSCMOD = 11) when using this oscillator source. ## FIGURE 32-4: POWER-ON RESET TIMING CHARACTERISTICS Internal Voltage Regulator Enabled Clock Sources = (FRC, FRCDIV, FRCDIV16, FRCPLL, EC, ECPLL and LPRC) Internal Voltage Regulator Enabled Clock Sources = (NS, MSPLL, XT, XTPLL and Sosc) Note 1: The power-up period will be extended if the power-up sequence completes before the device exits from BOR (VDD < VDDMIN). 2: Includes interval voltage regulator stabilization delay. FIGURE 32-27: PARALLEL MASTER PORT WRITE TIMING DIAGRAM **TABLE 32-41: PARALLEL MASTER PORT WRITE TIMING REQUIREMENTS** | AC CHA | NACTER | ISTICS | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-Temp | | | | | | | | |---------------|---------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|------------|--|--|--| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. | Typical | Max. | Units | Conditions | | | | | PM11 | Twr | PMWR Pulse Width | _ | 1 Трв | _ | _ | _ | | | | | PM12 | TDVSU | Data Out Valid before PMWR or PMENB goes Inactive (data setup time) | _ | 2 Трв | _ | _ | _ | | | | | PM13 | TDVHOLD | PMWR or PMEMB Invalid to Data<br>Out Invalid (data hold time) | _ | 1 Трв | | _ | _ | | | | Note 1: These parameters are characterized, but not tested in manufacturing. ### 34.1 Package Marking Information (Continued) 64-Lead QFN (9x9x0.9 mm) Example 121-Lead TFBGA (10x10x1.1 mm) Example 124-Lead VTLA (9x9x0.9 mm) Example Legend: XX...X Customer-specific information Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code Pb-free JEDEC designator for Matte Tin (Sn) \* This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package. **Note:** In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. ### 64-Lead Plastic Thin Quad Flatpack (PT)-10x10x1 mm Body, 2.00 mm Footprint [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | | | | | |--------------------------|-------------|-----------|----------|------|--|--|--|--| | Dimensior | MIN | NOM | MAX | | | | | | | Number of Leads | N | | 64 | | | | | | | Lead Pitch | е | | 0.50 BSC | | | | | | | Overall Height | Α | - | - | 1.20 | | | | | | Molded Package Thickness | A2 | 0.95 | 1.00 | 1.05 | | | | | | Standoff | A1 | 0.05 | - | 0.15 | | | | | | Foot Length | L | 0.45 | 0.60 | 0.75 | | | | | | Footprint | L1 | 1.00 REF | | | | | | | | Foot Angle | ф | 0° | 3.5° | 7° | | | | | | Overall Width | Е | 12.00 BSC | | | | | | | | Overall Length | D | 12.00 BSC | | | | | | | | Molded Package Width | E1 | 10.00 BSC | | | | | | | | Molded Package Length | D1 | 10.00 BSC | | | | | | | | Lead Thickness | С | 0.09 | - | 0.20 | | | | | | Lead Width | b | 0.17 | 0.22 | 0.27 | | | | | | Mold Draft Angle Top | α | 11° | 12° | 13° | | | | | | Mold Draft Angle Bottom | β | 11° | 12° | 13° | | | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - $2. \ Chamfers \ at \ corners \ are \ optional; \ size \ may \ vary.$ - 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-085C Sheet 2 of 2 100-Lead Plastic Thin Quad Flatpack (PF) - 14x14x1 mm Body 2.00 mm Footprint [TQFP] For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | | | |---------------------------|-------------|------|----------|------|--|--| | Dimension | MIN | NOM | MAX | | | | | Contact Pitch | E | | 0.50 BSC | | | | | Contact Pad Spacing | C1 | | 15.40 | | | | | Contact Pad Spacing | C2 | | 15.40 | | | | | Contact Pad Width (X100) | X1 | | | 0.30 | | | | Contact Pad Length (X100) | Y1 | | | 1.50 | | | | Distance Between Pads | G | 0.20 | | | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2110B