Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | MIPS32® M4K™ | | Core Size | 32-Bit Single-Core | | Speed | 80MHz | | Connectivity | CANbus, I <sup>2</sup> C, SPI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 53 | | Program Memory Size | 512KB (512K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 64K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V | | Data Converters | A/D 16x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-TQFP | | Supplier Device Package | 64-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx575f512ht-80v-pt | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### TABLE 10: PIN NAMES FOR USB AND CAN DEVICES **121-PIN TFBGA (BOTTOM VIEW)** L11 PIC32MX534F064L PIC32MX564F064L PIC32MX564F128L PIC32MX575F256L L1 A11 PIC32MX575F512L Note: The TFBGA package skips from row "H" to row "J" and has no "I" row. A1 | Note: | The TFBGA package skips from row "H" to row "J" | |-------|-------------------------------------------------| | Pin # | Full Pin Name | | A1 | PMD4/RE4 | | A2 | PMD3/RE3 | | A3 | TRD0/RG13 | | A4 | PMD0/RE0 | | A5 | PMD8/RG0 | | A6 | C1TX/PMD10/RF1 | | A7 | VDD | | A8 | Vss | | A9 | IC5/PMD12/RD12 | | A10 | OC3/RD2 | | A11 | OC2/RD1 | | B1 | No Connect (NC) | | B2 | RG15 | | B3 | PMD2/RE2 | | B4 | PMD1/RE1 | | B5 | TRD3/RA7 | | B6 | C1RX/PMD11/RF0 | | B7 | VCAP | | B8 | PMRD/CN14/RD5 | | B9 | OC4/RD3 | | B10 | Vss | | B11 | SOSCO/T1CK/CN0/RC14 | | C1 | PMD6/RE6 | | C2 | VDD | | C3 | TRD1/RG12 | | C4 | TRD2/RG14 | | C5 | TRCLK/RA6 | | C6 | No Connect (NC) | | C7 | PMD15/CN16/RD7 | | C8 | OC5/PMWR/CN13/RD4 | | C9 | VDD | | C10 | SOSCI/CN1/RC13 | | C11 | IC4/PMCS1/PMA14/RD11 | | D1 | T2CK/RC1 | | D2 | PMD7/RE7 | | D3 | PMD5/RE5 | | D4 | Vss | | D5 | Vss | | D6 | No Connect (NC) | | D7 | PMD14/CN15/RD6 | | D8 | PMD13/CN19/RD13 | | D9 | SDO1/OC1/INTO/RD0 | | D10 | No Connect (NC) | | D11 | SCK1/IC3/PMCS2/PMA15/RD10 | | E1 | T5CK/SDI1/RC4 | | Pin# | Full Pin Name | |----------|-----------------------------------------------| | E2 | T4CK/RC3 | | E3 | SCK2/U6TXU6TX/ <del>U3RTS</del> /PMA5/CN8/RG6 | | E4 | T3CK/RC2 | | E5 | VDD | | E6 | PMD9/RG1 | | E7 | Vss | | E8 | SDA1/INT4/RA15 | | E9 | RTCC/IC1/RD8 | | E10 | SS1/IC2/RD9 | | E11 | SCL1/INT3/RA14 | | F1 | MCLR | | F2 | SCL4/SDO2/U3TX/PMA3/CN10/RG8 | | F3 | SS2/U6RX/U3CTS/PMA2/CN11/RG9 | | F4 | SDA4/SDI2/U3RX/PMA4/CN9/RG7 | | F5 | Vss | | F6 | No Connect (NC) | | F7 | No Connect (NC) | | F8 | VDD | | F9 | OSC1/CLKI/RC12 | | F10 | Vss | | F11 | OSC2/CLKO/RC15 | | G1 | INT1/RE8 | | G2 | INT2/RE9 | | G3 | TMS/RA0 | | G4 | No Connect (NC) | | G5 | VDD | | G6<br>G7 | Vss<br>Vss | | G8 | No Connect (NC) | | G9 | TDO/RA5 | | G10 | SDA2/RA3 | | G11 | TDI/RA4 | | H1 | AN5/C1IN+/VBUSON/CN7/RB5 | | H2 | AN4/C1IN-/CN6/RB4 | | H3 | Vss | | H4 | VDD | | H5 | No Connect (NC) | | H6 | VDD | | H7 | No Connect (NC) | | H8 | VBUS | | H9 | Vusbava | | H10 | D+/RG2 | | H11 | SCL2/RA2 | | J1 | AN3/C2IN+/CN5/RB3 | | J2 | AN2/C2IN-/CN4/RB2 | Note 1: Shaded pins are 5V tolerant. #### TABLE 11: PIN NAMES FOR USB AND ETHERNET DEVICES **121-PIN TFBGA (BOTTOM VIEW)** L11 PIC32MX664F064L PIC32MX664F128L PIC32MX675F256L PIC32MX675F512L PIC32MX695F512L L1 A11 **Note:** The TFBGA package skips from row "H" to row "J" and has no "I" row. | Pin# | Full Pin Name | |------|---------------------------------| | A1 | PMD4/RE4 | | A2 | PMD3/RE3 | | A3 | TRD0/RG13 | | A4 | PMD0/RE0 | | A5 | PMD8/RG0 | | A6 | ETXD0/PMD10/RF1 | | A7 | VDD | | A8 | Vss | | A9 | ETXD2/IC5/PMD12/RD12 | | A10 | OC3/RD2 | | A11 | OC2/RD1 | | B1 | No Connect (NC) | | B2 | AERXERR/RG15 | | B3 | PMD2/RE2 | | B4 | PMD1/RE1 | | B5 | TRD3/RA7 | | В6 | ETXD1/PMD11/RF0 | | B7 | VCAP | | B8 | PMRD/CN14/RD5 | | B9 | OC4/RD3 | | B10 | Vss | | B11 | SOSCO/T1CK/CN0/RC14 | | C1 | PMD6/RE6 | | C2 | VDD | | C3 | TRD1/RG12 | | C4 | TRD2/RG14 | | C5 | TRCLK/RA6 | | C6 | No Connect (NC) | | C7 | ETXCLK/PMD15/CN16/RD7 | | C8 | OC5/PMWR/CN13/RD4 | | C9 | VDD | | C10 | SOSCI/CN1/RC13 | | C11 | EMDC/AEMDC/IC4/PMCS1/PMA14/RD11 | | D1 | T2CK/RC1 | | D2 | PMD7/RE7 | | D3 | PMD5/RE5 | | D4 | Vss | | D5 | Vss | | D6 | No Connect (NC) | | D7 | ETXEN/PMD14/CN15/RD6 | | D8 | ETXD3/PMD13/CN19/RD13 | | D9 | SDO1/OC1/INT0/RD0 | | D10 | No Connect (NC) | | D11 | SCK1/IC3/PMCS2/PMA15/RD10 | | TO ro | w "J" and has no "I" row. | |----------|--------------------------------------------------------------| | Pin# | Full Pin Name | | E2 | T4CK/RC3 | | E3 | ECOL/SCK2/U6TX/U3RTS/PMA5/CN8/RG6 | | E4 | T3CK/RC2 | | E5 | VDD | | E6 | ETXERR/PMD9/RG1 | | E7 | Vss | | E8 | AETXEN/SDA1/INT4/RA15 | | E9 | RTCC/EMDIO/AEMDIO/IC1/RD8 | | E10 | SS1/IC2/RD9 | | E11 | AETXCLK/SCL1/INT3/RA14 | | F1 | MCLR | | F2 | ERXDV/AERXDV/ECRSDV/AECRSDV//SCL4/SDO2/U3TX/PMA3/CN10/RG8 | | F3 | ERXCLK/AERXCLK/EREFCLK/AEREFCLK/SS2/U6RX/U3CTS/PMA2/CN11/RG9 | | F4 | ECRS/SDA4/SDI2/U3RX/PMA4/CN9/RG7 | | F5 | Vss | | F6 | No Connect (NC) | | F7 | No Connect (NC) | | F8 | VDD | | F9 | OSC1/CLKI/RC12 | | F10 | Vss | | F11 | OSC2/CLKO/RC15 | | G1 | AERXD0/INT1/RE8 | | G2 | AERXD1/INT2/RE9 | | G3 | TMS/RA0 | | G4 | No Connect (NC) | | G5 | VDD | | G6<br>G7 | Vss<br>Vss | | G8 | No Connect (NC) | | G9 | TDO/RA5 | | G10 | SDA2/RA3 | | G11 | TDI/RA4 | | H1 | AN5/C1IN+//BUSON/CN7/RB5 | | H2 | AN4/C1IN-/CN6/RB4 | | H3 | Vss | | H4 | VDD | | H5 | No Connect (NC) | | H6 | VDD | | H7 | No Connect (NC) | | H8 | VBUS | | H9 | VUSB3V3 | | H10 | D+/RG2 | | H11 | SCL2/RA2 | | J1 | AN3/C2IN+/CN5/RB3 | | J2 | AN2/C2IN-/CN4/RB2 | Α1 Note 1: Shaded pins are 5V tolerant. T5CK/SDI1/RC4 FIGURE 4-3: MEMORY MAP ON RESET FOR PIC32MX564F128H, PIC32MX564F128L, PIC32MX664F128H, PIC32MX764F128H AND PIC32MX764F128L DEVICES FIGURE 4-4: MEMORY MAP ON RESET FOR PIC32MX575F256H, PIC32MX575F256L, PIC32MX675F256H, PIC32MX675F256L, PIC32MX775F256H AND PIC32MX775F256L DEVICES #### **REGISTER 5-1: NVMCON: PROGRAMMING CONTROL REGISTER** | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|----------------------|-------------------|------------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 00.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0, HC | R/W-0 | R-0, HS | R-0, HS | R-0, HSC | U-0 | U-0 | U-0 | | 15:8 | WR | WREN | WRERR <sup>(1)</sup> | LVDERR(1) | LVDSTAT <sup>(1)</sup> | _ | _ | _ | | 7.0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | _ | _ | _ | _ | | NVMOF | P<3:0> | | Legend: U = Unimplemented bit, read as '0' HSC = Set and Cleared by hardware R = Readable bit W = Writable bit HS = Set by hardware HC = Cleared by hardware -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 WR: Write Control bit This bit is writable when WREN = 1 and the unlock sequence is followed. 1 = Initiate a Flash operation. Hardware clears this bit when the operation completes 0 = Flash operation complete or inactive bit 14 WREN: Write Enable bit 1 = Enable writes to WR bit and enables LVD circuit 0 = Disable writes to WR bit and disables LVD circuit This is the only bit in this register that is reset by a device Reset. bit 13 WRERR: Write Error bit<sup>(1)</sup> This bit is read-only and is automatically set by hardware. 1 = Program or erase sequence did not complete successfully 0 = Program or erase sequence completed normally bit 12 **LVDERR:** Low-Voltage Detect Error bit (LVD circuit must be enabled)<sup>(1)</sup> This bit is read-only and is automatically set by hardware. 1 = Low-voltage detected (possible data corruption, if WRERR is set) 0 = Voltage level is acceptable for programming bit 11 LVDSTAT: Low-Voltage Detect Status bit (LVD circuit must be enabled)<sup>(1)</sup> This bit is read-only and is automatically set, and cleared, by hardware. 1 = Low-voltage event is active 0 = Low-voltage event is not active bit 10-4 Unimplemented: Read as '0' bit 3-0 NVMOP<3:0>: NVM Operation bits These bits are writable when WREN = 0. 1111 = Reserved 0111 = Reserved 0110 = No operation 0101 = Program Flash (PFM) erase operation: erases PFM if all pages are not write-protected 0100 = Page erase operation: erases page selected by NVMADDR if it is not write-protected 0011 = Row program operation: programs row selected by NVMADDR if it is not write-protected 0010 = No operation 0001 = Word program operation: programs word selected by NVMADDR if it is not write-protected 0000 = No operation **Note 1:** This bit is cleared by setting NVMOP == 0000b, and initiating a Flash operation (i.e., WR). #### REGISTER 8-1: OSCCON: OSCILLATOR CONTROL REGISTER (CONTINUED) bit 2 UFRCEN: USB FRC Clock Enable bit 1 = Enable FRC as the clock source for the USB clock source 0 = Use the Primary Oscillator or USB PLL as the USB clock source bit 1 SOSCEN: Secondary Oscillator (Sosc) Enable bit 1 = Enable Secondary Oscillator 0 = Disable Secondary Oscillator bit 0 OSWEN: Oscillator Switch Enable bit Note: 1 = Initiate an oscillator switch to selection specified by NOSC<2:0> bits 0 = Oscillator switch is complete Writes to this register require an unlock sequence. Refer to **Section 6. "Oscillator"** (DS60001112) in the "PIC32 Family Reference Manual" for details. TABLE 10-3: DMA CHANNELS 0-7 REGISTER MAP (CONTINUED) | ess | | • | | | | | | | | Ві | ts | | | | | | | | 9 | |---------------------------------|---------------------------------|---------------|--------|-------|-------|-------|-------|-------|------|--------|---------|--------|--------|--------|----------|--------|---------|---------|------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 33B0 | DCH4SSIZ | 31:16 | _ | _ | _ | _ | _ | - | _ | _ | | _ | | _ | _ | _ | _ | _ | 0000 | | 3300 | DCI 14331Z | 15:0 | | | | | | | | CHSSI | Z15:0> | | | | | | | | 0000 | | 33C0 | DCH4DSIZ | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 5500 | DOITHDOIL | 15:0 | | | | | | | | CHDSIZ | Z<15:0> | | | | | | | | 0000 | | 33D0 | DCH4SPTR | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3300 | 2011101 111 | 15:0 | | | | 1 | | | | CHSPTI | R<15:0> | | | 1 | 1 | 1 | | | 0000 | | 33E0 | DCH4DPTR | | | | | | | | | | | | 0000 | | | | | | | | | | 15:0 | | | | | | | | CHDPT | R<15:0> | | | | | | | | 0000 | | 33F0 | DCH4CSIZ | 31:16 | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | | | 1 | | | | | CHCSIZ | | | | | | | 1 | 1 | 0000 | | 3400 | DCH4CPTR | 31:16 | _ | _ | _ | _ | _ | _ | _ | | | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | | | | | | | | CHCPT | | | | | | | | | 0000 | | 3410 | DCH4DAT | 31:16 | | | | _ | | | | _ | _ | _ | _ | | | _ | _ | _ | 0000 | | | | 15:0 | | | | _ | | | | _ | | | | CHPDA | \T<7:0> | | | | 0000 | | 3420 | DCH5CON | 31:16 | — | | _ | _ | | | | | - | | | - | _ | | - | | 0000 | | | | 15:0 | CHBUSY | | _ | _ | _ | _ | | CHCHNS | CHEN | CHAED | CHCHN | CHAEN | <u> </u> | CHEDET | СНРК | RI<1:0> | 0000 | | 3430 | DCH5ECON | 31:16<br>15:0 | | | | | | | | | | | | | 00FF | | | | | | | | | | | _ | | | | | | | | | | | CHCCIE | CLITAIE | CHERIE | FF00 | | 3440 | DCH5INT | 31:16 | | _ | | _ | | | | _ | CHSDIE | CHSHIE | CHDDIE | CHDHIE | CHBCIE | CHCCIE | CHTAIE | CHERIF | 0000 | | | | 15:0<br>31:16 | | | _ | _ | _ | | | _ | CHSDIF | CHSHIF | CHDDIF | CHDHIF | CHBCIF | CHCCIF | CHTAIF | CHERIF | 0000 | | 3450 | DCH5SSA | 15:0 | | | | | | | | CHSSA | <31:0> | | | | | | | | 0000 | | | | 31:16 | | | | | | | | | | | | | | | | | 0000 | | 3460 | DCH5DSA | 15:0 | | | | | | | | CHDSA | <31:0> | | | | | | | | 0000 | | | | 31:16 | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3470 | DCH5SSIZ | 15:0 | | | | | | | | CHSSIZ | 7~15:0> | | | | | | | | 0000 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | — — | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3480 | DCH5DSIZ | 15:0 | | | | | | | | CHDSIZ | | | | | | | | | 0000 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3490 | DCH5SPTR | 15:0 | | | | | | | | CHSPTI | R<15:0> | | | | | | | | 0000 | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 34A0 DCH5DPTR 15:0 CHDPTR<15:0> | | | | | | | | | | | 0000 | | | | | | | | | | | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 34B0 | DCH5CSIZ | 15:0 | | | | | | | | CHCSIZ | Z<15:0> | | | | | | | | 0000 | | <u> </u> | | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 34C0 | DCH5CPTR | 15:0 | | | | | | | | CHCPT | R<15:0> | | | | | | | | 0000 | | | | | | | | | | | | | | | | | | | | | 1 | PIC32MX5XX/6XX/7XX x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Legend: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more DMA channels 4-7 are not available on PIC32MX534/564/664/764 devices. ## PIC32MX5XX/6XX/7XX #### REGISTER 14-1: TXCON: TYPE B TIMER CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|----------------------|-------------------|---------------------|-------------------|--------------------|-------------------|--------------------|------------------| | 24.24 | U-0 | 31:24 | _ | _ | - | - | _ | - | _ | - | | 23:16 | U-0 | 23.10 | - | _ | - | - | _ | - | _ | 1 | | 15.0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | ON <sup>(1,3)</sup> | _ | SIDL <sup>(4)</sup> | _ | _ | _ | _ | - | | 7.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | U-0 | | 7:0 | TGATE <sup>(3)</sup> | Т | CKPS<2:0>(3 | 3) | T32 <sup>(2)</sup> | _ | TCS <sup>(3)</sup> | _ | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 **ON:** Timer On bit<sup>(1,3)</sup> 1 = Module is enabled 0 = Module is disabled bit 14 Unimplemented: Read as '0' bit 13 SIDL: Stop in Idle Mode bit (4) 1 = Discontinue operation when device enters Idle mode 0 = Continue operation when device is in Idle mode bit 12-8 Unimplemented: Read as '0' bit 7 **TGATE:** Timer Gated Time Accumulation Enable bit<sup>(3)</sup> When TCS = 1: This bit is ignored and is read as '0'. When TCS = 0: 1 = Gated time accumulation is enabled 0 = Gated time accumulation is disabled bit 6-4 TCKPS<2:0>: Timer Input Clock Prescale Select bits<sup>(3)</sup> 111 = 1:256 prescale value 110 = 1:64 prescale value 101 = 1:32 prescale value 100 = 1:16 prescale value 011 = 1:8 prescale value 010 = 1:4 prescale value 001 = 1:2 prescale value 000 = 1:1 prescale value - Note 1: When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: This bit is only available on even numbered timers (Timer2 and Timer4). - **3:** While operating in 32-bit mode, this bit has no effect for odd numbered timers (Timer1, Timer3, and Timer5). All timer functions are set through the even numbered timers. - **4:** While operating in 32-bit mode, this bit must be cleared on odd numbered timers to enable the 32-bit timer in Idle mode. # 22.0 REAL-TIME CLOCK AND CALENDAR (RTCC) Note: This data sheet summarizes the features of the PIC32MX5XX/6XX/7XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 29. "Real-Time Clock and Calendar (RTCC)" (DS60001125) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32). The PIC32 RTCC module is intended for applications in which accurate time must be maintained for extended periods of time with minimal or no CPU intervention. Low-power optimization provides extended battery lifetime while keeping track of time. A simplified block diagram of the RTCC module is illustrated in Figure 22-1. Key features of the RTCC module include: - · Time: hours, minutes and seconds - 24-hour format (military time) - · Visibility of one-half second period - · Provides calendar: Weekday, date, month and year - Alarm intervals are configurable for half of a second, one second, 10 seconds, one minute, 10 minutes, one hour, one day, one week, one month and one year - Alarm repeat with decrementing counter - · Alarm with indefinite repeat: Chime - Year range: 2000 to 2099 - · Leap year correction - BCD format for smaller firmware overhead - · Optimized for long-term battery operation - Fractional second synchronization - User calibration of the clock crystal frequency with auto-adjust - Calibration range: ±0.66 seconds error per month - · Calibrates up to 260 ppm of crystal error - Requirements: External 32.768 kHz clock crystal - Alarm pulse or seconds clock output on RTCC pin #### FIGURE 22-1: RTCC BLOCK DIAGRAM ### 23.1 Control Registers TABLE 23-1: ADC REGISTER MAP | ess | | - | | | | | | | | В | its | | | | | | | | | |-----------------------------|-----------------------------------------|---------------|------------------------------------|--------|--------|--------|--------|--------------|-----------|-------------|-----------------------------------------|------------|-------|---------|-------|-------|--------|-------|------------| | Virtual Address<br>(BF80_#) | Register<br>Name | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 9000 | AD1CON1 <sup>(1)</sup> | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | 15:0 | ON | _ | SIDL | _ | | | FORM<2:0> | | | SSRC<2:0> | | CLRASAM | _ | ASAM | SAMP | DONE | 0000 | | 9010 | AD1CON2 <sup>(1)</sup> | 31:16 | | | | | | | | | | 0000 | | | | | | | | | | | 15:0<br>31:16 | VCFG2 | VCFG1 | VCFG0 | OFFCAL | | CSCNA | | _ | BUFS | _ | | SMPI | <3:0> | _ | BUFM | ALTS | 0000 | | 9020 | AD1CON3 <sup>(1)</sup> | 15:0 | | | | | | | | | | | | 0000 | | | | | | | | | 31:16 | CHONB | | | _ | | CH0SE | | | CH0NA | _ | _ | | <1.02 | CHOS | A<3:0> | | 0000 | | 9040 | AD1CHS <sup>(1)</sup> | 15:0 | _ | _ | | _ | | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | 0000 | | | (4) | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 9060 | AD1PCFG <sup>(1)</sup> | 15:0 | PCFG15 | PCFG14 | PCFG13 | PCFG12 | PCFG11 | PCFG10 | PCFG9 | PCFG8 | PCFG7 | PCFG6 | PCFG5 | PCFG4 | PCFG3 | PCFG2 | PCFG1 | PCFG0 | 0000 | | 9050 | AD1CSSL <sup>(1)</sup> | 31:16 | ı | _ | _ | _ | - | _ | | _ | _ | _ | I | _ | ı | _ | _ | _ | 0000 | | 9030 | AD ICOOL 7 | 15:0 | CSSL15 | CSSL14 | CSSL13 | CSSL12 | CSSL11 | CSSL10 | CSSL9 | CSSL8 | CSSL7 | CSSL6 | CSSL5 | CSSL4 | CSSL3 | CSSL2 | CSSL1 | CSSL0 | 0000 | | 9070 | ADC1BUF0 | 31:16 | ADC Result Word 0 (ADC1BUF0<31:0>) | | | | | | | | | | | | | 0000 | | | | | | | 15:0 | 000 | | | | | | | | | | | | 0000 | | | | | | 9080 | ADC1BUF1 | 31:16<br>15:0 | ADC Result Word 1 (ADC1BUF1<31:0>) | | | | | | | | | | | | 0000 | | | | | | | | 31:16 | | | | | | | | | | | | | | | | | 0000 | | 9090 | ADC1BUF2 | 15:0 | | | | | | | ADC Re | sult Word 2 | (ADC1BUF2 | 2<31:0>) | | | | | | | 0000 | | 90A0 | ADC1BUF3 | 31:16 | | | | | | | ADC Ba | sult Word 3 | (ADC4BLIE | 2 -21-0- \ | | | | | | | 0000 | | 90A0 | ADCIBUES | 15:0 | | | | | | | ADC RE | Suit Word 3 | (ADC IBUE | 3<31.0>) | | | | | | | 0000 | | 90B0 | ADC1BUF4 | 31:16 | | | | | | | ADC Re | sult Word 4 | (ADC1BUF4 | 4<31:0>) | | | | | | | 0000 | | | 7.50.50. | 15:0 | | | | | | | 7.50 1.0 | | (,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | . 10 | | | | | | | 0000 | | 90C0 | ADC1BUF5 | 31:16 | | | | | | | ADC Re | sult Word 5 | (ADC1BUF5 | 5<31:0>) | | | | | | | 0000 | | | | 15:0 | | | | | | | | | | | | | | | | | 0000 | | 90D0 | ADC1BUF6 | 31:16<br>15:0 | | | | | | | ADC Re | sult Word 6 | (ADC1BUF6 | 6<31:0>) | | | | | | | 0000 | | | | 31:16 | | | | | | | | | | | | | | | | | 0000 | | 90E0 | ADC1BUF7 | 15:0 | | | | | | | ADC Re | sult Word 7 | (ADC1BUF7 | 7<31:0>) | | | | | | | 0000 | | 0050 | ADC1BUF8 | 31:16 | | | | | | | ADC Ba | oult Word O | (ADC4BLIE | 2.21.0- \ | | | | | | | 0000 | | 9010 | ADCIBUTS | 15:0 | | | | | | | ADC RE | sult Word 8 | (ADC IBUF | o<01.U>) | | | | | | | 0000 | | 9100 | ADC1BUF9 | 31:16 | ADC Result Word 9 (ADC1BUF9<31:0>) | | | | | | | | | | | | 0000 | | | | | | 3100 | | 15:0 | ADC Result Word 9 (ADC1BUF9<31:U>) | | | | | | | | | | | | 0000 | | | | | | 9110 | ADC1BUFA | 31:16 | | | | | | | ADC Re | sult Word A | (ADC1BUFA | A<31:0>) | | | | | | | 0000 | | l egen | | 15:0 | | | | | | ues are show | | | | | | | | | | | 0000 | PIC32MX5XX/6XX/7XX **Legend:** x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: This register has corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information. #### 24.1 Control Registers TABLE 24-1: CAN1 REGISTER SUMMARY FOR PIC32MX534F064H, PIC32MX564F064H, PIC32MX564F128H, PIC32MX575F256H, PIC32MX575F512H, PIC32MX764F128H, PIC32MX775F256H, PIC32MX775F512H, PIC32MX795F512H, PIC32MX564F064L, PIC32MX564F128L, PIC32MX575F256L, PIC32MX575F512L AND PIC32MX795F512L DEVICES PIC32MX5XX/6XX/7XX | | | - ' ' | JOZIVIA 1 | 701012 | L AND | 1 100211 | 1/(1/001 0 | | VIOLO | | | | | | | | | | | |-----------------------------|---------------------------------------------------------------------------------|----------------------------|--------------------------------------|----------|----------|-----------|------------|-------------|------------|-----------|--------------|-----------|----------|----------|-----------|-----------|----------|----------|------------| | SSE | | | | | | | | | | Bit | s | | | | | | | | | | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | B000 | C1CON | 31:16 | | _ | _ | - | ABAT | | REQOP<2:0 | > | ( | DPMOD<2:0 | > | CANCAP | 1 | - | _ | _ | 0480 | | БООО | CICON | 15:0 | 15:0 ON - SIDLE - CANBUSY DNCNT<4:0> | | | | | | 0000 | | | | | | | | | | | | B010 | C1CFG | C 31:16 WAKFIL SEG2PH<2:0> | | | | | | | > | 0000 | | | | | | | | | | | БОТО | CICFG | 15:0 | SEG2PHTS | SAM | S | EG1PH<2:0 | )> | | PRSEG<2:0: | > | SJW- | <1:0> | | | BRP< | 5:0> | | | 0000 | | B020 | C1INT | 31:16 | IVRIE | WAKIE | CERRIE | SERRIE | RBOVIE | _ | _ | _ | _ | _ | _ | _ | MODIE | CTMRIE | RBIE | TBIE | 0000 | | D020 | CIIIVI | 15:0 | IVRIF | WAKIF | CERRIF | SERRIF | RBOVIF | _ | _ | | _ | _ | _ | _ | MODIF | CTMRIF | RBIF | TBIF | 0000 | | B030 | C1VEC | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | D030 | CIVEC | 15:0 | _ | _ | _ | | | FILHIT<4:0: | > | | _ | | | 10 | CODE<6:0> | | | | 0040 | | B040 | C1TREC | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | TXBO | TXBP | RXBP | TXWARN | RXWARN | EWARN | 0000 | | 5010 | OTTINEO | 15:0 TERRCNT<7:0> RERR | | | | | | | | | RERRCNT<7:0> | | | | 0000 | | | | | | B050 C1FSTAT | C1FSTAT | 31:16 | | FIFOIP30 | | FIFOIP28 | | FIFOIP26 | FIFOIP25 | FIFOIP24 | FIFOIP23 | FIFOIP22 | FIFOIP21 | FIFOIP20 | FIFOIP19 | FIFOIP18 | FIFOIP17 | FIFOIP16 | 0000 | | | 15:0 | | FIFOIP14 | | FIFOIP12 | | FIFOIP10 | FIFOIP9 | FIFOIP8 | FIFOIP7 | FIFOIP6 | FIFOIP5 | FIFOIP4 | FIFOIP3 | FIFOIP2 | FIFOIP1 | FIFOIP0 | | | | B060 | C1RXOVF | | | | RXOVF29 | | | RXOVF26 | | RXOVF24 | RXOVF23 | RXOVF22 | | | | RXOVF18 | - | _ | | | | | | RXOVF15 | RXOVF14 | RXOVF13 | RXOVF12 | RXOVF11 | RXOVF10 | RXOVF9 | RXOVF8 | RXOVF7 | RXOVF6 | RXOVF5 | RXOVF4 | RXOVF3 | RXOVF2 | RXOVF1 | RXOVF0 | + | | B070 | C1TMR | 31:16 | | | | | | | | CANTS< | | | | | | | | 1 | 0000 | | | | 15:0 | | | | | | | CAI | NTSPRE<15 | :0> | | | | | | | | 0000 | | B080 | C1RXM0 | 31:16 | | | | | | SID<10:0> | | | | | | | MIDE | _ | EID<1 | 7:16> | xxxx | | | | 15:0 | | | | | | | | EID<1 | 5:0> | | | | | | | | xxxx | | B090 | C1RXM1 | 31:16 | | | | | | SID<10:0> | | | | | | | MIDE | _ | EID<1 | 7:16> | xxxx | | | | 15:0 | | | | | | | | EID<1 | 5:0> | | | 1 | | | | | xxxx | | B0A0 | C1RXM2 | 31:16 | | | | | | SID<10:0> | | | | | | | MIDE | _ | EID<1 | 7:16> | xxxx | | 20,10 | 01104112 | 15:0 | | | | | | | | EID<1 | 5:0> | | | | | | | | xxxx | | B0B0 | C1RXM3 | 31:16 | | | | | | SID<10:0> | | | | | | | MIDE | _ | EID<1 | 7:16> | xxxx | | Вово | OTTOWNO | 15:0 EID<15:0> xxxx | | | | | | | | | | xxxx | | | | | | | | | B0C0 | C1FLTCON0 | 31:16 | FLTEN3 | MSEL: | 3<1:0> | | | FSEL3<4:0: | > | | FLTEN2 | MSEL | 2<1:0> | | F | SEL2<4:0> | | | 0000 | | D000 | O II EI OONO | 15:0 | FLTEN1 | MSEL | 1<1:0> | | | FSEL1<4:0: | | | FLTEN0 | MSEL | 0<1:0> | | | SEL0<4:0> | | | 0000 | | BODO | C1FLTCON1 | 31:16 | FLTEN7 | MSEL | _ | | | FSEL7<4:0: | | | FLTEN6 | _ | 6<1:0> | | | SEL6<4:0> | | | 0000 | | 3020 | 2 2. 00111 | 15:0 | FLTEN5 | MSEL | | | | FSEL5<4:0: | | | FLTEN4 | | 4<1:0> | | | SEL4<4:0> | | | 0000 | | B0E0 | C1FLTCON2 | 31:16 | FLTEN11 | MSEL1 | | | | FSEL11<4:0 | | | FLTEN10 | | 10<1:0> | | | SEL10<4:0 | | | 0000 | | | - · - · - · - · · - · · - · · - · · · - · · · · · · · · · · · · · · · · · · · · | 15:0 | FLTEN9 | MSEL | 9<1:0> | | | FSEL9<4:0: | > | | FLTEN8 | MSEL | 8<1:0> | | F | SEL8<4:0> | | | 0000 | egend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information. #### REGISTER 24-12: CIFLTCON2: CAN FILTER CONTROL REGISTER 2 (CONTINUED) ``` bit 15 FLTEN9: Filter 9 Enable bit 1 = Filter is enabled 0 = Filter is disabled bit 14-13 MSEL9<1:0>: Filter 9 Mask Select bits 11 = Acceptance Mask 3 selected 10 = Acceptance Mask 2 selected 01 = Acceptance Mask 1 selected 00 = Acceptance Mask 0 selected bit 12-8 FSEL9<4:0>: FIFO Selection bits 11111 = Message matching filter is stored in FIFO buffer 31 11110 = Message matching filter is stored in FIFO buffer 30 00001 = Message matching filter is stored in FIFO buffer 1 00000 = Message matching filter is stored in FIFO buffer 0 bit 7 FLTEN8: Filter 8 Enable bit 1 = Filter is enabled 0 = Filter is disabled bit 6-5 MSEL8<1:0>: Filter 8 Mask Select bits 11 = Acceptance Mask 3 selected 10 = Acceptance Mask 2 selected 01 = Acceptance Mask 1 selected 00 = Acceptance Mask 0 selected FSEL8<4:0>: FIFO Selection bits bit 4-0 11111 = Message matching filter is stored in FIFO buffer 31 11110 = Message matching filter is stored in FIFO buffer 30 00001 = Message matching filter is stored in FIFO buffer 1 00000 = Message matching filter is stored in FIFO buffer 0 ``` Note: The bits in this register can only be modified if the corresponding filter enable (FLTENn) bit is '0'. ### PIC32MX5XX/6XX/7XX #### REGISTER 24-22: CiFIFOUAn: CAN FIFO USER ADDRESS REGISTER 'n' (n = 0 THROUGH 31) | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | | | | | | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|--------------------|--------------------|--|--|--|--|--|--|--| | 31:24 | R-x | | | | | | | | 31.24 | | CiFIFOUAn<31:24> | | | | | | | | | | | | | | | 23:16 | R-x | | | | | | | | 23.10 | CiFIFOUAn<23:16> | | | | | | | | | | | | | | | | 15:8 | R-x | | | | | | | | 13.6 | | | | CiFIFOU | An<15:8> | | | | | | | | | | | | 7:0 | R-x | R-x | R-x | R-x | R-x | R-x | R-0 <sup>(1)</sup> | R-0 <sup>(1)</sup> | | | | | | | | | 7.0 | | | | CiFIFOU | JAn<7:0> | | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-0 CiFIFOUAn<31:0>: CAN FIFO User Address bits TXEN = 1: (FIFO configured as a transmit buffer) A read of this register will return the address where the next message is to be written (FIFO head). TXEN = 0: (FIFO configured as a receive buffer) A read of this register will return the address where the next message is to be read (FIFO tail). Note 1: This bit will always read '0', which forces byte-alignment of messages. **Note:** This register is not guaranteed to read correctly in Configuration mode, and should only be accessed when the module is not in Configuration mode. #### REGISTER 24-23: CIFIFOCIN: CAN MODULE MESSAGE INDEX REGISTER 'n' (n = 0 THROUGH 31) | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | _ | _ | _ | | 23:16 | U-0 | 23.10 | _ | | | _ | _ | _ | _ | _ | | 15:8 | U-0 | 13.6 | _ | _ | _ | _ | _ | _ | _ | _ | | 7:0 | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | R-0 | R-0 | | 7.0 | _ | _ | _ | | ( | CiFIFOCI<4:0: | > | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-5 **Unimplemented:** Read as '0' bit 4-0 CiFIFOCIn<4:0>: CAN Side FIFO Message Index bits TXEN = 1: (FIFO configured as a transmit buffer) A read of this register will return an index to the message that the FIFO will next attempt to transmit. TXEN = 0: (FIFO configured as a receive buffer) A read of this register will return an index to the message that the FIFO will use to save the next message. #### REGISTER 25-7: ETHPMM0: ETHERNET CONTROLLER PATTERN MATCH MASK 0 REGISTER | Bit Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | |-----------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--| | 31:24 | R/W-0 | | | 31.24 | PMM<31:24> | | | | | | | | | | | 23:16 | R/W-0 | | | 23.10 | PMM<23:16> | | | | | | | | | | | 15:8 | R/W-0 | | | 13.6 | PMM<15:8> | | | | | | | | | | | 7:0 | R/W-0 | | | 7.0 | PMM<7:0> | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-24 PMM<31:24>: Pattern Match Mask 3 bits bit 23-16 PMM<23:16>: Pattern Match Mask 2 bits bit 15-8 PMM<15:8>: Pattern Match Mask 1 bits bit 7-0 PMM<7:0>: Pattern Match Mask 0 bits Note 1: This register is only used for RX operations. 2: The bits in this register may only be changed while the RXEN bit (ETHCON1<8>) = 0 or the PMMODE bit (ETHRXFC<11:8>) = 0. #### REGISTER 25-8: ETHPMM1: ETHERNET CONTROLLER PATTERN MATCH MASK 1 REGISTER | Bit Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | | |-----------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--|--| | 31:24 | R/W-0 | | | 31.24 | PMM<63:56> | | | | | | | | | | | 23:16 | R/W-0 | | | 23.10 | PMM<55:48> | | | | | | | | | | | 15:8 | R/W-0 | | | 13.6 | PMM<47:40> | | | | | | | | | | | 7:0 | R/W-0 | | | 7.0 | PMM<39:32> | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-24 PMM<63:56>: Pattern Match Mask 7 bits bit 23-16 PMM<55:48>: Pattern Match Mask 6 bits bit 15-8 PMM<47:40>: Pattern Match Mask 5 bits bit 7-0 PMM<39:32>: Pattern Match Mask 4 bits Note 1: This register is only used for RX operations. 2: The bits in this register may only be changed while the RXEN bit (ETHCON1<8>) = 0 or the PMMODE bit (ETHRXFC<11:8>) = 0. #### REGISTER 25-24: EMAC1CFG2: ETHERNET CONTROLLER MAC CONFIGURATION 2 REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>25/16/8/0 | |--------------|------------------------------|------------------------------|--------------------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | - | _ | _ | _ | _ | | 23:16 | U-0 | 23.10 | _ | _ | _ | - | _ | _ | _ | _ | | | U-0 | R/W-1 | R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | | 15:8 | 1 | EXCESS<br>DFR | BPNOBK<br>OFF | NOBK<br>OFF | _ | _ | LONGPRE | PUREPRE | | | R/W-1 | R/W-0 | R/W-1 | R/W-1 | R/W-0 | R/W-0 | R/W-1 | R/W-0 | | 7:0 | AUTO<br>PAD <sup>(1,2)</sup> | VLAN<br>PAD <sup>(1,2)</sup> | PAD<br>ENABLE <sup>(1,3)</sup> | CRC<br>ENABLE | DELAYCRC | HUGEFRM | LENGTHCK | FULLDPLX | #### Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-15 **Unimplemented:** Read as '0' - bit 14 **EXCESSDER:** Excess Defer bit - 1 = The MAC will defer to carrier indefinitely as per the Standard - 0 = The MAC will abort when the excessive deferral limit is reached - bit 13 BPNOBKOFF: Backpressure/No Backoff bit - 1 = The MAC after incidentally causing a collision during backpressure will immediately retransmit without backoff reducing the chance of further collisions and ensuring transmit packets get sent - 0 = The MAC will not remove the backoff - bit 12 NOBKOFF: No Backoff bit - 1 = Following a collision, the MAC will immediately retransmit rather than using the Binary Exponential Backoff algorithm as specified in the Standard - 0 = Following a collision, the MAC will use the Binary Exponential Backoff algorithm #### bit 11-10 Unimplemented: Read as '0' - bit 9 LONGPRE: Long Preamble Enforcement bit - 1 = The MAC only allows receive packets which contain preamble fields less than 12 bytes in length - 0 = The MAC allows any length preamble as per the Standard - bit 8 **PUREPRE:** Pure Preamble Enforcement bit - 1 = The MAC will verify the content of the preamble to ensure it contains 0x55 and is error-free. A packet with errors in its preamble is discarded - 0 = The MAC does not perform any preamble checking - bit 7 **AUTOPAD:** Automatic Detect Pad Enable bit<sup>(1,2)</sup> - 1 = The MAC will automatically detect the type of frame, either tagged or untagged, by comparing the two octets following the source address with 0x8100 (VLAN Protocol ID) and pad accordingly - 0 = The MAC does not perform automatic detection - Note 1: Table 25-6 provides a description of the pad function based on the configuration of this register. - 2: This bit is ignored if the PADENABLE bit is cleared. - 3: This bit is used in conjunction with the AUTOPAD and VLANPAD bits. **Note:** Both 16-bit and 32-bit accesses are allowed to these registers (including the SET, CLR and INV registers). 8-bit accesses are not allowed and are ignored by the hardware REGISTER 26-1: CMxCON: COMPARATOR 'x' CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|---------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | | _ | _ | | 23:16 | U-0 | 23.10 | _ | _ | _ | _ | _ | _ | _ | _ | | 15.0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | R-0 | | 15:8 | ON <sup>(1)</sup> | COE | CPOL <sup>(2)</sup> | _ | _ | _ | _ | COUT | | 7.0 | R/W-1 | R/W-1 | U-0 | R/W-0 | U-0 | U-0 | R/W-1 | R/W-1 | | 7:0 | EVPOL | _<1:0> | _ | CREF | _ | _ | CCH- | <1:0> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 ON: Comparator ON bit<sup>(1)</sup> Clearing this bit does not affect the other bits in this register. - 1 = Module is enabled. Setting this bit does not affect the other bits in this register - 0 = Module is disabled and does not consume current. - bit 14 COE: Comparator Output Enable bit - 1 = Comparator output is driven on the output CxOUT pin - 0 = Comparator output is not driven on the output CxOUT pin - bit 13 **CPOL:** Comparator Output Inversion bit<sup>(2)</sup> - 1 = Output is inverted - 0 = Output is not inverted - bit 12-9 **Unimplemented:** Read as '0' - bit 8 **COUT:** Comparator Output bit - 1 = Output of the Comparator is a '1' - 0 = Output of the Comparator is a '0' - bit 7-6 **EVPOL<1:0>:** Interrupt Event Polarity Select bits - 11 = Comparator interrupt is generated on a low-to-high or high-to-low transition of the comparator output - 10 = Comparator interrupt is generated on a high-to-low transition of the comparator output - 01 = Comparator interrupt is generated on a low-to-high transition of the comparator output - 00 = Comparator interrupt generation is disabled - bit 5 **Unimplemented:** Read as '0' - - 1 = Comparator non-inverting input is connected to the internal CVREF - 0 = Comparator non-inverting input is connected to the CxIN+ pin - bit 3-2 Unimplemented: Read as '0' - bit 1-0 **CCH<1:0>:** Comparator Negative Input Select bits for Comparator - 11 = Comparator inverting input is connected to the IVREF - 10 = Comparator inverting input is connected to the C2IN+ pin for C1 and C1IN+ pin for C2 - 01 = Comparator inverting input is connected to the C1IN+ pin for C1 and C2IN+ pin for C2 - 00 = Comparator inverting input is connected to the C1IN- pin for C1 and C2IN- pin for C2 - **Note 1:** When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: Setting this bit will invert the signal to the comparator interrupt generator as well. This will result in an interrupt being generated on the opposite edge from the one selected by EVPOL<1:0>. #### 27.0 COMPARATOR VOLTAGE REFERENCE (CVREF) Note: This data sheet summarizes the features of the PIC32MX5XX/6XX/7XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 20. "Comparator Voltage Reference (CVREF)" (DS60001109) in the "PIC32 Family Reference Manual", which is available from the Microchip web site (www.microchip.com/PIC32). The CVREF module is a 16-tap, resistor ladder network that provides a selectable reference voltage. Although its primary purpose is to provide a reference for the analog comparators, it also may be used independently of them. A block diagram of the module is illustrated in Figure 27-1. The resistor ladder is segmented to provide two ranges of voltage reference values and has a power-down function to conserve power when the reference is not being used. The module's supply reference can be provided from either device VDD/Vss or an external voltage reference. The CVREF output is available for the comparators and typically available for pin output. Key features of the CVREF module include: - · High and low range selection - · Sixteen output levels available for each range - Internally connected to comparators to conserve device pins - · Output can be connected to a pin **FIGURE 27-1:** COMPARATOR VOLTAGE REFERENCE MODULE BLOCK DIAGRAM ## PIC32MX5XX/6XX/7XX TABLE 32-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS | DC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-Temp | | | | | | |--------------------|--------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|-------|------------|--| | Param.<br>No. | Symbol | Characteristics | Min. | Typical | Max. | Units | Conditions | | | Operating Voltage | | | | | | | | | | DC10 | VDD | Supply Voltage | 2.3 | _ | 3.6 | V | _ | | | DC12 | Vdr | RAM Data Retention Voltage <sup>(1)</sup> | 1.75 | _ | _ | V | _ | | | DC16 | VPOR | VDD Start Voltage to Ensure<br>Internal Power-on Reset Signal | 1.75 | _ | 2.1 | V | _ | | | DC17 | SVDD | VDD Rise Rate to Ensure<br>Internal Power-on Reset Signal | 0.00005 | _ | 0.115 | V/μs | _ | | **Note 1:** This is the limit to which VDD can be lowered without losing RAM data. <sup>2:</sup> Overall functional device operation at VBORMIN < VDD < VDDMIN is tested, but not characterized. All device Analog modules, such as ADC, etc., will function, but with degraded performance below VDDMIN. Refer to parameter BO10 in Table 32-10 for BOR values. FIGURE 32-9: OCx/PWM MODULE TIMING CHARACTERISTICS #### TABLE 32-27: SIMPLE OCx/PWM MODE TIMING REQUIREMENTS | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-Temp | | | | | | | |--------------------|--------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-------|------------|--|--| | Param<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min | Typical <sup>(2)</sup> | Max | Units | Conditions | | | | OC15 | TFD | Fault Input to PWM I/O Change | _ | _ | 50 | ns | _ | | | | OC20 | TFLT | Fault Input Pulse Width | 50 | _ | _ | ns | _ | | | Note 1: These parameters are characterized, but not tested in manufacturing. **2:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. TABLE 32-42: USB OTG ELECTRICAL SPECIFICATIONS | AC CHARACTERISTICS | | | Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-Temp | | | | | | |--------------------|---------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|--------------------------------------------------------------------------|--| | Param.<br>No. | Symbol | Characteristics <sup>(1)</sup> | Min. | Typical | Max. | Units | Conditions | | | USB313 | VUSB3V3 | USB Voltage | 3.0 | _ | 3.6 | V | Voltage on Vusb3v3<br>must be in this range for<br>proper USB operation | | | USB315 | VILUSB | Input Low Voltage for USB Buffer | _ | _ | 0.8 | V | _ | | | USB316 | VIHUSB | Input High Voltage for USB Buffer | 2.0 | _ | _ | V | _ | | | USB318 | VDIFS | Differential Input Sensitivity | | | 0.2 | V | The difference between D+ and D- must exceed this value while VCM is met | | | USB319 | VCM | Differential Common Mode Range | 0.8 | _ | 2.5 | V | _ | | | USB320 | Zout | Driver Output Impedance | 28.0 | | 44.0 | Ω | _ | | | USB321 | Vol | Voltage Output Low | 0.0 | _ | 0.3 | V | 1.425 kΩ load connected to Vusb3v3 | | | USB322 | Voн | Voltage Output High | 2.8 | _ | 3.6 | V | 14.25 kΩ load connected to ground | | Note 1: These parameters are characterized, but not tested in manufacturing.