Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |---------------------------|-----------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | MIPS32® M4K™ | | Core Size | 32-Bit Single-Core | | Speed | 80MHz | | Connectivity | Ethernet, I <sup>2</sup> C, SPI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 53 | | Program Memory Size | 512KB (512K x 8) | | Program Memory Type | FLASH | | EPROM Size | - | | RAM Size | 64K x 8 | | oltage - Supply (Vcc/Vdd) | 2.3V ~ 3.6V | | Data Converters | A/D 16x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Nounting Type | Surface Mount | | Package / Case | 64-TQFP | | Supplier Device Package | 64-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic32mx675f512ht-80i-pt | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## REGISTER 9-12: CHEPFABT: PREFETCH CACHE ABORT STATISTICS REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | R/W-x | 31.24 | | | | CHEPFAB | Γ<31:24> | | | | | 22.40 | R/W-x | 23:16 | | | | CHEPFAB | Γ<23:16> | | | | | 15:8 | R/W-x | 15.6 | | | | CHEPFAB | T<15:8> | | | | | 7.0 | R/W-x | 7:0 | | | | CHEPFAE | 3T<7:0> | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown #### bit 31-0 CHEPFABT<31:0>: Prefab Abort Count bits Incremented each time an automatic prefetch cache is aborted due to a non-sequential instruction fetch, load or store. TABLE 10-3: DMA CHANNELS 0-7 REGISTER MAP (CONTINUED) | ess | | 0 | | | | | | | | Ві | its | | | | | | | | " | |-----------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|------|--------|---------|------|------|-------|---------|------|------|------|------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 35F0 | DCH7SSIZ | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 00. 0 | 2000.2 | 15:0 | | | | | | | | CHSSIZ | Z<15:0> | | | | | | _ | | 0000 | | 2000 | DOUZDOIZ | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3600 | DCH7DSIZ | 15:0 | | | | | | | | CHDSIZ | Z<15:0> | | | | | | | | 0000 | | 2610 | DCH7SPTR | 31:16 | - | _ | - | _ | _ | - | ı | - | _ | _ | _ | _ | _ | _ | _ | 1 | 0000 | | 3610 | DCH/3P1K | 15:0 | | | | | | | | CHSPTI | R<15:0> | | | | | | | | 0000 | | 2620 | DCH7DPTR | 31:16 | - | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3620 | DCH/DPIK | 15:0 | | | | | | | | CHDPT | R<15:0> | | | | | | | | 0000 | | 0000 | DOLUZO017 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3630 | DCH7CSIZ | 15:0 | | | | | | | | CHCSIZ | Z<15:0> | | | | | | | | 0000 | | 0040 | DOUZODED | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3640 | DCH7CPTR | 15:0 | | | | | | | | CHCPT | R<15:0> | • | • | • | • | • | • | | 0000 | | 0050 | DOLLZDAT | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3650 | DCH7DAT | 15:0 | _ | _ | | _ | _ | | | _ | | • | • | CHPDA | \T<7:0> | • | • | | 0000 | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table have corresponding CLR, SET and INV registers at their virtual addresses, plus offsets of 0x4, 0x8 and 0xC, respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information. 2: DMA channels 4-7 are not available on PIC32MX534/564/664/764 devices. #### REGISTER 10-7: DCHxCON: DMA CHANNEL 'x' CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|---------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|-----------------------| | 24.24 | U-0 | 31:24 | | _ | _ | _ | _ | - | _ | _ | | 00.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | _ | _ | _ | | 45.0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | | 15:8 | CHBUSY | _ | _ | _ | _ | _ | _ | CHCHNS <sup>(1)</sup> | | 7.0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | R-0 | R/W-0 | R/W-0 | | 7:0 | CHEN <sup>(2)</sup> | CHAED | CHCHN | CHAEN | _ | CHEDET | CHPF | RI<1:0> | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 **Unimplemented:** Read as '0' bit 15 **CHBUSY:** Channel Busy bit 1 = Channel is active or has been enabled0 = Channel is inactive or has been disabled bit 14-9 Unimplemented: Read as '0' bit 8 **CHCHNS:** Chain Channel Selection bit<sup>(1)</sup> 1 = Chain to channel lower in natural priority (CH1 will be enabled by CH2 transfer complete) 0 = Chain to channel higher in natural priority (CH1 will be enabled by CH0 transfer complete) bit 7 CHEN: Channel Enable bit<sup>(2)</sup> 1 = Channel is enabled 0 = Channel is disabled bit 6 CHAED: Channel Allow Events If Disabled bit 1 = Channel start/abort events will be registered, even if the channel is disabled 0 = Channel start/abort events will be ignored if the channel is disabled bit CHCHN: Channel Chain Enable bit 1 = Allow channel to be chained 0 = Do not allow channel to be chained bit 4 CHAEN: Channel Automatic Enable bit 1 = Channel is continuously enabled, and not automatically disabled after a block transfer is complete 0 = Channel is disabled on block transfer complete bit 3 Unimplemented: Read as '0' bit 2 CHEDET: Channel Event Detected bit 1 = An event has been detected 0 = No events have been detected bit 1-0 CHPRI<1:0>: Channel Priority bits 11 = Channel has priority 3 (highest) 10 = Channel has priority 2 01 = Channel has priority 1 00 = Channel has priority 0 **Note 1:** The chain selection bit takes effect when chaining is enabled (CHCHN = 1). 2: When the channel is suspended by clearing this bit, the user application should poll the CHBUSY bit (if available on the device variant) to see when the channel is suspended, as it may take some clock cycles to complete a current transaction before the channel is suspended. ## REGISTER 10-9: DCHxINT: DMA CHANNEL 'x' INTERRUPT CONTROL REGISTER (CONTINUED) - bit 5 **CHDDIF:** Channel Destination Done Interrupt Flag bit - 1 = Channel Destination Pointer has reached end of destination (CHDPTR = CHDSIZ) - 0 = No interrupt is pending - bit 4 CHDHIF: Channel Destination Half Full Interrupt Flag bit - 1 = Channel Destination Pointer has reached midpoint of destination (CHDPTR = CHDSIZ/2) - 0 = No interrupt is pending - bit 3 CHBCIF: Channel Block Transfer Complete Interrupt Flag bit - 1 = A block transfer has been completed (the larger of CHSSIZ/CHDSIZ bytes has been transferred), or a pattern match event occurs - 0 = No interrupt is pending - bit 2 CHCCIF: Channel Cell Transfer Complete Interrupt Flag bit - 1 = A cell transfer has been completed (CHCSIZ bytes have been transferred) - 0 = No interrupt is pending - bit 1 CHTAIF: Channel Transfer Abort Interrupt Flag bit - 1 = An interrupt matching CHAIRQ has been detected and the DMA transfer has been aborted - 0 = No interrupt is pending - bit 0 CHERIF: Channel Address Error Interrupt Flag bit - 1 = A channel address error has been detected (either the source or the destination address is invalid) - 0 = No interrupt is pending TABLE 11-1: USB REGISTER MAP (CONTINUED) | = - | | | | | | | | | | | Bits | | | | | | | | | |-----------------------------|---------------------------------|-----------|-------|-------|-------|-------|-------|-------|------|------|-------|----------|-------|----------|--------|--------|-----------|----------|------------| | Virtual Address<br>(BF88_#) | Register<br>Name <sup>(1)</sup> | Bit Range | 31/15 | 30/14 | 29/13 | 28/12 | 27/11 | 26/10 | 25/9 | 24/8 | 23/7 | 22/6 | 21/5 | 20/4 | 19/3 | 18/2 | 17/1 | 16/0 | All Resets | | 5280 | U1FRML <sup>(3)</sup> | 31:16 | _ | _ | | I | | _ | _ | _ | _ | _ | | _ | _ | | _ | _ | 0000 | | 0200 | OTTANIE | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | | | | FRML< | 7:0> | | | | 0000 | | 5290 | U1FRMH <sup>(3)</sup> | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0200 | 0 | 15:0 | _ | | | | | _ | _ | _ | | _ | | _ | _ | | FRMH<2:0> | | 0000 | | 52A0 | U1TOK | 31:16 | _ | | | | | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | 0000 | | | | 15:0 | _ | | | | | _ | _ | _ | | PID< | <3:0> | • | | EP | <3:0> | 1 | 0000 | | 52B0 | U1SOF | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | 0000 | | 32B0 | 01001 | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | | | | CNT<7 | 7:0> | | | | 0000 | | 52C0 | U1BDTP2 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3200 | O I BD I I Z | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | | | | BDTPTRI | H<7:0> | | | | 0000 | | 52D0 | U1BDTP3 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3200 | 0100113 | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | | | | BDTPTRU | J<7:0> | | | | 0000 | | 52E0 | U1CNFG1 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | _ | _ | _ | _ | _ | 0000 | | 3220 | 010111 01 | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | UTEYE | UOEMON | | USBSIDL | _ | | _ | UASUSPND | 0001 | | 5300 | U1EP0 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3300 | OTELO | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | LSPD | RETRYDIS | _ | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | 5310 | U1EP1 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | _ | _ | _ | _ | _ | 0000 | | 3310 | OTELL | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | 5320 | U1EP2 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3320 | OTEL | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | | _ | | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | 5330 | U1EP3 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 3330 | OTELO | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | 5340 | U1EP4 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0010 | 01214 | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | 5350 | U1EP5 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0000 | 01210 | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | 5360 | U1EP6 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0000 | JILIU | 15:0 | _ | _ | - | | _ | _ | _ | _ | _ | _ | - | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | 5370 | U1EP7 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 5570 | JILI 1 | 15:0 | _ | _ | - | | _ | _ | _ | _ | _ | _ | - | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | 5380 | U1EP8 | 31:16 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | 0000 | JILIU | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | | 5390 | U1EP9 | 31:16 | _ | _ | | - | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | 0000 | | 5590 | JILI | 15:0 | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | EPCONDIS | EPRXEN | EPTXEN | EPSTALL | EPHSHK | 0000 | Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal. Note 1: All registers in this table (except as noted) have corresponding CLR, SET and INV registers at its virtual address, plus an offset of 0x4, 0x8 and 0xC respectively. See Section 12.1.1 "CLR, SET and INV Registers" for more information. <sup>2:</sup> This register does not have associated SET and INV registers. <sup>3:</sup> This register does not have associated CLR, SET and INV registers. Reset value for this bit is undefined. REGISTER 11-4: U10TGCON: USB OTG CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 31:24 | U-0 | 31.24 | _ | _ | _ | _ | _ | _ | _ | - | | 00.40 | U-0 | 23:16 | - | - | _ | | - | - | - | 1 | | 15:8 | U-0 | 15.6 | _ | _ | _ | _ | _ | _ | _ | - | | 7.0 | R/W-0 | 7:0 | DPPULUP | DMPULUP | DPPULDWN | DMPULDWN | VBUSON | OTGEN | VBUSCHG | VBUSDIS | Legend: bit 6 R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-8 Unimplemented: Read as '0' bit 7 DPPULUP: D+ Pull-Up Enable bit 1 = D+ data line pull-up resistor is enabled 0 = D+ data line pull-up resistor is disabled **DMPULUP:** D- Pull-Up Enable bit 1 = D- data line pull-up resistor is enabled0 = D- data line pull-up resistor is disabled bit 5 DPPULDWN: D+ Pull-Down Enable bit 1 = D+ data line pull-down resistor is enabled0 = D+ data line pull-down resistor is disabled bit 4 DMPULDWN: D- Pull-Down Enable bit 1 = D- data line pull-down resistor is enabled 0 = D- data line pull-down resistor is disabled bit 3 VBUSON: VBUS Power-on bit 1 = VBUS line is powered 0 = VBUS line is not powered bit 2 OTGEN: OTG Functionality Enable bit 1 = DPPULUP, DMPULUP, DPPULDWN and DMPULDWN bits are under software control 0 = DPPULUP, DMPULUP, DPPULDWN and DMPULDWN bits are under USB hardware control bit 1 VBUSCHG: VBUS Charge Enable bit 1 = VBUS line is charged through a pull-up resistor 0 = VBUS line is not charged through a resistor bit 0 VBUSDIS: VBUS Discharge Enable bit 1 = VBUS line is discharged through a pull-down resistor 0 = VBUS line is not discharged through a resistor NOTES: REGISTER 13-1: T1CON: TYPE A TIMER CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------| | 24.24 | U-0 | 31:24 | - | _ | _ | | | - | - | _ | | 23:16 | U-0 | 23.10 | _ | _ | _ | _ | _ | _ | _ | _ | | 15.0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R-0 | U-0 | U-0 | U-0 | | 15:8 | ON <sup>(1)</sup> | _ | SIDL | TWDIS | TWIP | _ | _ | _ | | 7.0 | R/W-0 | U-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | U-0 | | 7:0 | TGATE | _ | TCKPS | S<1:0> | _ | TSYNC | TCS | _ | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 **ON:** Timer On bit<sup>(1)</sup> 1 = Timer is enabled 0 = Timer is disabled bit 14 Unimplemented: Read as '0' bit 13 SIDL: Stop in Idle Mode bit 1 = Discontinue operation when device enters Idle mode 0 = Continue operation when device is in Idle mode bit 12 TWDIS: Asynchronous Timer Write Disable bit 1 = Writes to TMR1 are ignored until pending write operation completes 0 = Back-to-back writes are enabled (Legacy Asynchronous Timer functionality) bit 11 TWIP: Asynchronous Timer Write in Progress bit In Asynchronous Timer mode: 1 = Asynchronous write to TMR1 register in progress 0 = Asynchronous write to TMR1 register complete In Synchronous Timer mode: This bit is read as '0'. bit 10-8 Unimplemented: Read as '0' bit 7 TGATE: Timer Gated Time Accumulation Enable bit When TCS = 1: This bit is ignored. When TCS = 0: 1 = Gated time accumulation is enabled 0 = Gated time accumulation is disabled bit 6 Unimplemented: Read as '0' bit 5-4 TCKPS<1:0>: Timer Input Clock Prescale Select bits 11 = 1:256 prescale value 10 = 1:64 prescale value 01 = 1:8 prescale value 00 = 1:1 prescale value Note 1: When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. REGISTER 17-1: OCxCON: OUTPUT COMPARE 'x' CONTROL REGISTER | Bit<br>Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | |--------------|-------------------|-------------------|-------------------|----------------------|-------------------|-------------------|------------------|------------------| | 24.04 | U-0 | 31:24 | _ | _ | _ | _ | _ | _ | _ | _ | | 22.40 | U-0 | 23:16 | _ | _ | _ | _ | _ | | _ | _ | | 45.0 | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | U-0 | U-0 | U-0 | | 15:8 | ON <sup>(1)</sup> | _ | SIDL | _ | _ | _ | _ | _ | | 7.0 | U-0 | U-0 | R/W-0 | R-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | 7:0 | _ | _ | OC32 | OCFLT <sup>(2)</sup> | OCTSEL | | OCM<2:0> | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31-16 Unimplemented: Read as '0' bit 15 **ON:** Output Compare Module On bit<sup>(1)</sup> 1 = Output Compare module is enabled0 = Output Compare module is disabled bit 14 Unimplemented: Read as '0' bit 13 SIDL: Stop in Idle Mode bit 1 = Discontinue operation when CPU enters Idle mode 0 = Continue operation when CPU is in Idle mode bit 12-6 **Unimplemented:** Read as '0' bit 5 OC32: 32-bit Compare Mode bit 1 = OCxR<31:0> and/or OCxRS<31:0> are used for comparisons to the 32-bit timer source 0 = OCxR<15:0> and OCxRS<15:0> are used for comparisons to the 16-bit timer source bit 4 OCFLT: PWM Fault Condition Status bit<sup>(2)</sup> 1 = PWM Fault condition has occurred (only cleared in hardware) 0 = PWM Fault condition has not occurred bit 3 OCTSEL: Output Compare Timer Select bit 1 = Timer3 is the clock source for this Output Compare module 0 = Timer2 is the clock source for this Output Compare module bit 2-0 OCM<2:0>: Output Compare Mode Select bits 111 = PWM mode on OCx; Fault pin enabled 110 = PWM mode on OCx; Fault pin disabled 101 = Initialize OCx pin low; generate continuous output pulses on OCx pin 100 = Initialize OCx pin low; generate single output pulse on OCx pin 011 = Compare event toggles OCx pin 010 = Initialize OCx pin high; compare event forces OCx pin low 001 = Initialize OCx pin low; compare event forces OCx pin high 000 = Output compare peripheral is disabled but continues to draw current **Note 1:** When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. 2: This bit is only used when OCM<2:0> = 111. It is read as '0' in all other modes. ## REGISTER 23-1: AD1CON1: ADC CONTROL REGISTER 1 (CONTINUED) - bit 4 CLRASAM: Stop Conversion Sequence bit (when the first ADC interrupt is generated) - 1 = Stop conversions when the first ADC interrupt is generated. Hardware clears the ASAM bit when the ADC interrupt is generated. - 0 = Normal operation, buffer contents will be overwritten by the next conversion sequence - bit 3 Unimplemented: Read as '0' - bit 2 ASAM: ADC Sample Auto-Start bit - 1 = Sampling begins immediately after last conversion completes; SAMP bit is automatically set - 0 = Sampling begins when SAMP bit is set - bit 1 **SAMP:** ADC Sample Enable bit<sup>(2)</sup> - 1 = The ADC S&H circuit is sampling - 0 = The ADC S&H circuit is holding When ASAM = 0, writing '1' to this bit starts sampling. When SSRC<2:0> = 000, writing '0' to this bit will end sampling and start conversion. bit 0 **DONE**: Analog-to-Digital Conversion Status bit (3) Clearing this bit will not affect any operation in progress. - 1 = Analog-to-digital conversion is done - 0 = Analog-to-digital conversion is not done or has not started - **Note 1:** When using the 1:1 PBCLK divisor, the user's software should not read/write the peripheral's SFRs in the SYSCLK cycle immediately following the instruction that clears the module's ON bit. - 2: If ASAM = 0, software can write a '1' to start sampling. This bit is automatically set by hardware if ASAM = 1. If SSRC<2:0> = 000, software can write a '0' to end sampling and start conversion. If SSRC<2:0> \neq '000', this bit is automatically cleared by hardware to end sampling and start conversion. - 3: This bit is automatically set by hardware when analog-to-digital conversion is complete. Software can write a '0' to clear this bit (a write of '1' is not allowed). Clearing this bit does not affect any operation already in progress. This bit is automatically cleared by hardware at the start of a new conversion. ### **REGISTER 24-10: CIFLTCON0: CAN FILTER CONTROL REGISTER 0** | Bit Range | Bit<br>31/23/15/7 | Bit<br>30/22/14/6 | Bit<br>29/21/13/5 | Bit<br>28/20/12/4 | Bit<br>27/19/11/3 | Bit<br>26/18/10/2 | Bit<br>25/17/9/1 | Bit<br>24/16/8/0 | | |-----------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|--| | 31:24 | R/W-0 | | 31.24 | FLTEN3 | MSEL | 3<1:0> | | F | SEL3<4:0> | | | | | 22,46 | R/W-0 | | 23:16 | FLTEN2 | MSEL | 2<1:0> | | | | | | | | 15:8 | R/W-0 | | 15.6 | FLTEN1 | MSEL | 1<1:0> | | F | SEL1<4:0> | | | | | 7.0 | R/W-0 | | 7:0 | FLTEN0 | MSEL | 0<1:0> | FSEL0<4:0> | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 31 FLTEN3: Filter 3 Enable bit 1 = Filter is enabled0 = Filter is disabled bit 30-29 MSEL3<1:0>: Filter 3 Mask Select bits 11 = Acceptance Mask 3 selected 10 = Acceptance Mask 2 selected 01 = Acceptance Mask 1 selected 00 = Acceptance Mask 0 selected bit 28-24 FSEL3<4:0>: FIFO Selection bits 11111 = Message matching filter is stored in FIFO buffer 31 11110 = Message matching filter is stored in FIFO buffer 30 . • 00001 = Message matching filter is stored in FIFO buffer 1 00000 = Message matching filter is stored in FIFO buffer 0 bit 23 FLTEN2: Filter 2 Enable bit 1 = Filter is enabled 0 = Filter is disabled bit 22-21 MSEL2<1:0>: Filter 2 Mask Select bits 11 = Acceptance Mask 3 selected 10 = Acceptance Mask 2 selected 01 = Acceptance Mask 1 selected 00 = Acceptance Mask 0 selected bit 20-16 FSEL2<4:0>: FIFO Selection bits 11111 = Message matching filter is stored in FIFO buffer 31 11110 = Message matching filter is stored in FIFO buffer 30 • 00001 = Message matching filter is stored in FIFO buffer 1 00000 = Message matching filter is stored in FIFO buffer 0 Note: The bits in this register can only be modified if the corresponding filter enable (FLTENn) bit is '0'. # 32.2 AC Characteristics and Timing Parameters The information contained in this section defines PIC32MX5XX/6XX/7XX AC characteristics and timing parameters. ### FIGURE 32-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS TABLE 32-16: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS | AC CHA | RACTERI | STICS | (unles | ard Operati<br>ss otherwise<br>ting tempera | e stated<br>ature - | <b>l)</b><br>40°C ≤ | : <b>2.3V to 3.6V</b><br>TA ≤ +85°C for Industrial<br>TA ≤ +105°C for V-Temp | | | | |---------------|------------------------------------------------------|-----------------------|---------------------------------------------------|---------------------------------------------|---------------------|---------------------|------------------------------------------------------------------------------|--|--|--| | Param.<br>No. | Symbol | Characteristics | Min. Typical <sup>(1)</sup> Max. Units Conditions | | | | | | | | | DO50 | Cosco | OSC2 pin | _ | _ | 15 | pF | In XT and HS modes when an external crystal is used to drive OSC1 | | | | | DO56 | Сю | All I/O pins and OSC2 | 50 рF In EC mode | | | | | | | | | DO58 | 58 CB SCLx, SDAx — — 400 pF In I <sup>2</sup> C mode | | | | | | | | | | **Note 1:** Data in "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested. ### FIGURE 32-2: EXTERNAL CLOCK TIMING **TABLE 32-36: ADC MODULE SPECIFICATIONS** | <b>AC CHA</b> | ARACTERIS | STICS | (unless other | erwise sta | ted) | | te 5): 2.5V to 3.6V | |---------------|------------|------------------------------------------------------|-----------------------------------|-------------|----------------------------------|----------|-----------------------------------------------------------------------------------------------| | KO GIIA | · | | Operating ter | mperature | | | C for Industrial<br>°C for V-Temp | | Param.<br>No. | Symbol | Characteristics | Min. | Typical | Max. | Units | Conditions | | Device | Supply | | | | | | | | AD01 | AVDD | Module VDD Supply | Greater of<br>VDD - 0.3<br>or 2.5 | _ | Lesser of<br>VDD + 0.3<br>or 3.6 | V | _ | | AD02 | AVss | Module Vss Supply | Vss | _ | Vss + 0.3 | V | _ | | Referen | ce Inputs | | | | | | | | AD05<br>AD05a | VREFH | Reference Voltage High | AVss + 2.0<br>2.5 | | AVDD<br>3.6 | V<br>V | (Note 1)<br>VREFH = AVDD (Note 3) | | AD06 | VREFL | Reference Voltage Low | AVss | _ | VREFH - 2.0 | V | (Note 1) | | AD07 | VREF | Absolute Reference<br>Voltage (VREFH – VREFL) | 2.0 | _ | AVDD | V | (Note 3) | | AD08<br>AD08a | IREF | Current Drain | | 250<br>— | 400<br>3 | μA<br>μA | ADC operating<br>ADC off | | Analog | Input | | | | | | | | AD12 | VINH-VINL | Full-Scale Input Span | VREFL | _ | VREFH | V | _ | | AD13 | VINL | Absolute VINL Input Voltage | AVss - 0.3 | _ | AVDD/2 | V | _ | | AD14 | VIN | Absolute Input Voltage | AVss - 0.3 | _ | AVDD + 0.3 | V | _ | | AD15 | | Leakage Current | _ | ±0.001 | ±0.610 | μА | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = $3.3V$<br>Source Impedance = $10 \text{ k}\Omega$ | | AD17 | RIN | Recommended<br>Impedance of Analog<br>Voltage Source | _ | _ | 5K | Ω | (Note 1) | | ADC Ac | curacy – N | leasurements with Exter | nal VREF+/VR | EF- | | | | | AD20c | Nr | Resolution | 1 | 0 data bits | 3 | bits | _ | | | INL | Integral Nonlinearity | > -1 | _ | < 1 | LSb | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.3V | | AD22c | DNL | Differential Nonlinearity | > -1 | _ | < 1 | LSb | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.3V<br>(Note 2) | | AD23c | GERR | Gain Error | > -1 | | < 1 | LSb | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 3.3V | | AD24c | EOFF | Offset Error | > -1 | _ | < 1 | LSb | VINL = AVSS = 0V,<br>AVDD = 3.3V | | AD25c | _ | Monotonicity | _ | _ | _ | _ | Guaranteed | - Note 1: These parameters are not characterized or tested in manufacturing. - 2: With no missing codes. - **3:** These parameters are characterized, but not tested in manufacturing. - 4: Characterized with a 1 kHz sine wave. - **5:** The ADC module is functional at VBORMIN < VDD < 2.5V, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized. TABLE 32-36: ADC MODULE SPECIFICATIONS (CONTINUED) | AC CHA | ARACTERIS | STICS | Standard Operating Conditions (see Note 5): 2.5V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +105^{\circ}\text{C}$ for V-Temp | | | | | | | | |---------------|------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|-------|---------------------------------------------------------|--|--|--| | Param.<br>No. | Symbol | Characteristics | Min. | Typical | Max. | Units | Conditions | | | | | ADC Ac | curacy – N | leasurements with Interi | nal VREF+/VR | EF- | | | | | | | | AD20d | Nr | Resolution | , | 10 data bits | | bits | (Note 3) | | | | | AD21d | INL | Integral Nonlinearity | > -1 | | < 1 | LSb | VINL = AVSS = 0V,<br>AVDD = 2.5V to 3.6V<br>(Note 3) | | | | | AD22d | DNL | Differential Nonlinearity | > -1 | | < 1 | LSb | VINL = AVSS = 0V,<br>AVDD = 2.5V to 3.6V<br>(Notes 2,3) | | | | | AD23d | GERR | Gain Error | > -4 | _ | < 4 | LSb | VINL = AVSS = 0V,<br>AVDD = 2.5V to 3.6V<br>(Note 3) | | | | | AD24d | EOFF | Offset Error | > -2 | _ | < 2 | LSb | VINL = AVSS = 0V,<br>AVDD = 2.5V to 3.6V<br>(Note 3) | | | | | AD25d | | Monotonicity | _ | | _ | _ | Guaranteed | | | | | Dynami | c Performa | ance | | | | | | | | | | AD31b | SINAD | Signal to Noise and Distortion | 55 | 58.5 | _ | dB | (Notes 3,4) | | | | | AD34b | ENOB | Effective Number of Bits | 9.0 | 9.5 | _ | bits | (Notes 3,4) | | | | Note 1: These parameters are not characterized or tested in manufacturing. - 2: With no missing codes. - 3: These parameters are characterized, but not tested in manufacturing. - 4: Characterized with a 1 kHz sine wave. - **5:** The ADC module is functional at VBORMIN < VDD < 2.5V, but with degraded performance. Unless otherwise stated, module functionality is tested, but not characterized. ## 34.2 Package Details The following sections give the technical details of the packages. # 64-Lead Plastic Thin Quad Flatpack (PT)-10x10x1 mm Body, 2.00 mm Footprint [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **TOP VIEW** SIDE VIEW Microchip Technology Drawing C04-085C Sheet 1 of 2 # 121-Lead Plastic Thin Profile Ball Grid Array (BG) - 10x10x1.10 mm Body [TFBGA--Formerly XBGA] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Units MILLIMETERS **Dimension Limits** MIN MOM MAXContact Pitch E1 0.80 BSC Contact Pitch 0.80 BSC E2 Contact Pad Spacing C1 8.00 Contact Pad Spacing C2 8.00 Contact Pad Diameter (X121) 0.32 ### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2148 Rev D # 124-Terminal Very Thin Leadless Array Package (TL) – 9x9x0.9 mm Body [VTLA] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | MILLIMETERS | | | | |--------------------------------------|-------------|----------|------|------| | Dimension Limits | | MIN | NOM | MAX | | Number of Pins | N | N 124 | | | | Pitch | eT | 0.50 BSC | | | | Pitch (Inner to outer terminal ring) | eR | 0.50 BSC | | | | Overall Height | Α | 0.80 | 0.85 | 0.90 | | Standoff | A1 | 0.00 | - | 0.05 | | Overall Width | Е | 9.00 BSC | | | | Exposed Pad Width | E2 | 6.40 | 6.55 | 6.70 | | Overall Length | D | 9.00 BSC | | | | Exposed Pad Length | D2 | 6.40 | 6.55 | 6.70 | | Contact Width | b | 0.20 | 0.25 | 0.30 | | Contact Length | L | 0.20 | 0.25 | 0.30 | | Contact-to-Exposed Pad | K | 0.20 | - | - | ### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-193A Sheet 2 of 2 ## APPENDIX B: REVISION HISTORY # **Revision A (August 2009)** This is the initial released version of this document. ## **Revision B (November 2009)** The revision includes the following global update: Added Note 2 to the shaded table that appears at the beginning of each chapter. This new note provides information regarding the availability of registers and their associated bits. Other major changes are referenced by their respective chapter/section in Table B-1. TABLE B-1: MAJOR SECTION UPDATES | Section Name | Update Description | | |-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--| | "High-Performance, USB, CAN and<br>Ethernet 32-bit Flash<br>Microcontrollers" | Added the following devices: - PIC32MX575F256L - PIC32MX695F512L - PIC32MX695F512H | | | | The 100-pin TQFP pin diagrams have been updated to reflect the current pin name locations (see the "Pin Diagrams" section). | | | | Added the 121-pin Ball Grid Array (XBGA) pin diagram. | | | | Updated Table 1: "PIC32 USB and CAN – Features" | | | | Added the following tables: | | | | - Table 4: "Pin Names: PIC32MX534F064L, PIC32MX564F064L, PIC32MX564F128L, PIC32MX575F256L and PIC32MX575F512L Devices" | | | | - Table 5: "Pin Names: PIC32MX664F064L, PIC32MX664F128L, PIC32MX675F256L, PIC32MX675F512L and PIC32MX695F512L Devices" | | | | - Table 6: "Pin Names: PIC32MX775F256L, PIC32MX775F512L and PIC32MX795F512L Devices" | | | | Updated the following pins as 5V tolerant: | | | | - 64-pin QFN: Pin 36 (D-/RG3) and Pin 37 (D+/RG2) | | | | <ul><li>64-pin TQFP: Pin 36 (D-/RG3) and Pin 37 (D+/RG2)</li><li>100-pin TQFP: Pin 56 (D-/RG3) and Pin 57 (D+/RG2)</li></ul> | | | 1.0 "Guidelines for Getting Started | Removed the last sentence of 1.3.1 "Internal Regulator Mode". | | | with 32-bit Microcontrollers" | Removed Section 2.3.2 "External Regulator Mode" | | # **INDEX** | A | | Graphs and Tables | . 399 | |------------------------------------------------|-----|----------------------------------------------------|-------| | AC Characteristics | 366 | DC Characteristics | | | 10-bit Conversion Rate Parameters | | I/O Pin Input Specifications | . 360 | | ADC Specifications | | I/O Pin Output Specifications | . 362 | | Analog-to-Digital Conversion Requirements | | Idle Current (IIDLE) | | | EJTAG Timing Requirements | | Power-Down Current (IPD) | | | Ethernet | | Program Memory | | | Internal FRC Accuracy | | Temperature and Voltage Specifications | | | Internal RC Accuracy | | Development Support | . 347 | | OTG Electrical Specifications | | Direct Memory Access (DMA) Controller | . 111 | | Parallel Master Port Read Requirements | | E | | | Parallel Master Port Write | | <del>-</del> | | | Parallel Master Port Write Requirements | | Electrical Characteristics | | | Parallel Slave Port Requirements | | AC | | | PLL Clock Timing | | Errata | | | Analog-to-Digital Converter (ADC) | | Ethernet Controller | | | Analog to Digital Converter (ADC) | 201 | ETHPMM0 (Ethernet Controller Pattern Match Mask 0) | | | В | | ETHPMM1 (Ethernet Controller Pattern Match Mask 1) | . 289 | | Block Diagrams | | External Clock | | | ADC1 Module | 231 | Timer1 Timing Requirements | . 372 | | Comparator I/O Operating Modes | | Timer2, 3, 4, 5 Timing Requirements | . 373 | | Comparator Voltage Reference | | Timing Requirements | . 367 | | Connections for On-Chip Voltage Regulator | | _ | | | Core and Peripheral Modules | | F | | | DMA | | Flash Program Memory | | | Ethernet Controller | | RTSP Operation | 63 | | I2C Circuit | | 1 | | | | | l | | | Input Capture | | I/O Ports | . 157 | | Interrupt Controller | | Parallel I/O (PIO) | . 158 | | JTAG Programming, Debugging and Trace Ports | | Input Capture | . 181 | | MCU | | Instruction Set | . 345 | | Output Compare Module | | Inter-Integrated Circuit (I2C) | . 195 | | PIC32 CAN Module | | Internal Voltage Reference Specifications | . 365 | | PMP Pinout and Connections to External Devices | | Internet Address | . 437 | | Prefetch Module | | Interrupt Controller | 73 | | Reset System | | IRG, Vector and Bit Location | 74 | | RTCC | | | | | SPI Module | | М | | | Timer1 | | MCU | | | Timer2/3/4/5 (16-Bit) | | Architecture Overview | 42 | | Typical Multiplexed Port Structure | | Coprocessor 0 Registers | 43 | | UART | | Core Exception Types | 44 | | WDT and Power-up Timer | 177 | EJTAG Debug Support | 45 | | Brown-out Reset (BOR) | | Power Management | 45 | | and On-Chip Voltage Regulator | 343 | MCU Module | 41 | | C | | Memory Map | 52 | | | | Memory Maps | 1, 53 | | C Compilers | | Memory Organization | 47 | | MPLAB XC | | Layout | 47 | | Clock Diagram | 95 | Microchip Internet Web Site | | | Comparator | | Migration | | | Specifications | | PIC32MX3XX/4XX to PIC32MX5XX/6XX/7XX | . 419 | | Comparator Module | | MPASM Assembler | . 348 | | Comparator Voltage Reference (CVref | | MPLAB Assembler, Linker, and Librarian | | | Configuration Bits | | MPLAB ICD 3 In-Circuit Debugger System | | | Controller Area Network (CAN) | | MPLAB PM3 Device Programmer | | | CPU Module | | MPLAB REAL ICE In-Circuit Emulator System | | | Customer Change Notification Service | 437 | MPLAB X Integrated Development Environment Softwar | | | Customer Notification Service | 437 | 347 | J | | Customer Support | 437 | MPLINK Object Linker/MPLIB Object Librarian | . 348 | | D | | _ | 0 | | | | 0 | | | DC and AC Characteristics | | Open-Drain Configuration | . 158 | ## PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PIC32 MX 5XX F 512 H T - 80 I / PT - XXX | |------------------------------------------| | Microchip Brand | | Architecture | | Product Groups | | Flash Memory Family | | Program Memory Size (KB) | | Pin Count | | Tape and Reel Flag (if applicable) | | Speed (see Note 1) | | Temperature Range | | Package | | Pattern | #### Example: PIC32MX575F256H-80I/PT: General purpose PIC32, 32-bit RISC MCU, 256 KB program memory, 64-pin, Industrial temperature, TQFP package. #### Flash Memory Family Architecture MX = 32-bit RISC MCU core Product Groups 5XX = General purpose microcontroller family 6XX = General purpose microcontroller family 7XX = General purpose microcontroller family Flash Memory Family F = Flash program memory Program Memory Size 64 = 64K 128 = 128K 256 = 256K 512 = 512K Pin Count H = 64-pin L = 100-pin, 121-pin, 124-pin Speed (see **Note 1**) Blank or 80 = 80 MHz Temperature Range I = -40°C to +85°C (Industrial) V = -40°C to +105°C (V-Temp) Package PT = 64-Lead (10x10x1 mm) TQFP (Thin Quad Flatpack) PT = 100-Lead (12x12x1 mm) TQFP (Thin Quad Flatpack) PF = 100-Lead (14x14x1 mm) TQFP (Thin Quad Flatpack) MR = 64-Lead (9x9x0.9 mm) QFN (Plastic Quad Flat) BG = 121-Lead (10x10x1.1 mm) TFBGA (Plastic Thin Profile Ball Grid Array) TL = 124-Lead (9x9x0.9 mm) VTLA (Very Thin Leadless Array) Pattern Three-digit QTP, SQTP, Code or Special Requirements (blank otherwise) ES = Engineering Sample Note 1: This option is not available for PIC32MX534/564/664/764 devices.