



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | LINbus, UART/USART                                                         |
| Peripherals                | Brown-out Detect/Reset, LCD, POR, PWM, WDT                                 |
| Number of I/O              | 36                                                                         |
| Program Memory Size        | 7KB (4K x 14)                                                              |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 256 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 14x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-TQFP                                                                    |
| Supplier Device Package    | 44-TQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1904-e-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC16LF1904/6/7



#### **Table of Contents**

| 1.0   | Device Overview                                                           | 10    |
|-------|---------------------------------------------------------------------------|-------|
| 2.0   | Enhanced Mid-range CPU                                                    | 15    |
| 3.0   | Memory Organization                                                       | 16    |
| 4.0   | Device Configuration                                                      | 38    |
| 5.0   | Resets                                                                    | 43    |
| 6.0   | Oscillator Module                                                         | 51    |
| 7.0   | Interrupts                                                                | 60    |
| 8.0   | Power-Down Mode (Sleep)                                                   | 71    |
| 9.0   | Watchdog Timer                                                            | 73    |
| 10.0  | Flash Program Memory Control                                              | 77    |
| 11.0  | I/O Ports                                                                 | 93    |
| 12.0  | Interrupt-On-Change                                                       | . 109 |
| 13.0  | Fixed Voltage Reference (FVR)                                             | . 112 |
| 14.0  | Temperature Indicator Module                                              | . 114 |
| 15.0  | Analog-to-Digital Converter (ADC) Module                                  | . 115 |
| 16.0  | Timer0 Module                                                             | . 128 |
| 17.0  | Timer1 Module with Gate Control                                           | . 130 |
| 18.0  | Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) | . 142 |
| 19.0  | Liquid Crystal Display (LCD) Driver Module                                | . 171 |
| 20.0  | In-Circuit Serial Programming™ (ICSP™)                                    | . 205 |
| 21.0  | Instruction Set Summary                                                   | . 207 |
| 22.0  | Electrical Specifications                                                 | . 221 |
| 23.0  | DC and AC Characteristics Graphs and Charts                               | . 238 |
| 24.0  | Development Support                                                       | . 239 |
| 25.0  | Packaging Information                                                     | . 243 |
| Appe  | ndix A: Data Sheet Revision History                                       | . 261 |
| The N | /icrochip WebSite                                                         | . 262 |
| Custo | omer Change Notification Service                                          | . 262 |
| Custo | mer Support                                                               | . 262 |
| Produ | uct Identification System                                                 | . 263 |

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com**. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Website at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Website; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our website at www.microchip.com to receive the most current information on all of our products.

# PIC16LF1904/6/7

| Name   | Bit 7  | Bit 6  | Bit 5      | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0  | Register<br>on Page |
|--------|--------|--------|------------|-------|-------|-------|-------|--------|---------------------|
| BORCON | SBOREN | BORFS  |            |       | —     | _     | _     | BORRDY | 45                  |
| PCON   | STKOVF | STKUNF | _          | RWDT  | RMCLR | RI    | POR   | BOR    | 49                  |
| STATUS | —      | _      |            | TO    | PD    | Z     | DC    | С      | 21                  |
| WDTCON | —      |        | WDTPS<4:0> |       |       |       |       | SWDTEN | 75                  |

## TABLE 5-5: SUMMARY OF REGISTERS ASSOCIATED WITH RESETS

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by Resets.

## 7.6 Interrupt Control Registers

#### 7.6.1 INTCON REGISTER

The INTCON register is a readable and writable register, which contains the various enable and flag bits for TMR0 register overflow, interrupt-on-change and external INT pin interrupts.

Note: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Enable bit, GIE of the INTCON register. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

#### REGISTER 7-1: INTCON: INTERRUPT CONTROL REGISTER

| R/W-0/0 | R-0/0 |
|---------|---------|---------|---------|---------|---------|---------|-------|
| GIE     | PEIE    | TMR0IE  | INTE    | IOCIE   | TMR0IF  | INTF    | IOCIF |
| bit 7   |         |         |         |         |         |         | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7 | <b>GIE:</b> Global Interrupt Enable bit<br>1 = Enables all active interrupts<br>0 = Disables all interrupts                                                                                |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6 | <b>PEIE:</b> Peripheral Interrupt Enable bit<br>1 = Enables all active peripheral interrupts<br>0 = Disables all peripheral interrupts                                                     |
| bit 5 | <b>TMR0IE:</b> Timer0 Overflow Interrupt Enable bit<br>1 = Enables the Timer0 interrupt<br>0 = Disables the Timer0 interrupt                                                               |
| bit 4 | INTE: INT External Interrupt Enable bit<br>1 = Enables the INT external interrupt<br>0 = Disables the INT external interrupt                                                               |
| bit 3 | <b>IOCIE:</b> Interrupt-on-Change Interrupt Enable bit<br>1 = Enables the interrupt-on-change interrupt<br>0 = Disables the interrupt-on-change interrupt                                  |
| bit 2 | <b>TMR0IF:</b> Timer0 Overflow Interrupt Flag bit<br>1 = TMR0 register has overflowed<br>0 = TMR0 register did not overflow                                                                |
| bit 1 | INTF: INT External Interrupt Flag bit<br>1 = The INT external interrupt occurred<br>0 = The INT external interrupt did not occur                                                           |
| bit 0 | <b>IOCIF:</b> Interrupt-on-Change Interrupt Flag bit<br>1 = When at least one of the interrupt-on-change pins changed state<br>0 = None of the interrupt-on-change pins have changed state |

## 9.0 WATCHDOG TIMER

The Watchdog Timer is a system timer that generates a Reset if the firmware does not issue a CLRWDT instruction within the time-out period. The Watchdog Timer is typically used to recover the system from unexpected events.

The WDT has the following features:

- · Independent clock source
- Multiple operating modes
  - WDT is always on
  - WDT is off when in Sleep
  - WDT is controlled by software
  - WDT is always off
- Configurable time-out period is from 1 ms to 256 seconds (typical)
- Multiple Reset conditions
- Operation during Sleep

#### FIGURE 9-1: WATCHDOG TIMER BLOCK DIAGRAM



## TABLE 10-1:FLASH MEMORYORGANIZATION BY DEVICE

| Device          | Row Erase<br>(words) | Write<br>Latches<br>(words) |
|-----------------|----------------------|-----------------------------|
| PIC16LF1904/6/7 | 32                   | 32                          |

## 10.2.1 READING THE FLASH PROGRAM MEMORY

To read a program memory location, the user must:

- 1. Write the desired address to the PMADRH:PMADRL register pair.
- 2. Clear the CFGS bit of the PMCON1 register.
- 3. Then, set control bit RD of the PMCON1 register.

Once the read control bit is set, the program memory Flash controller will use the second instruction cycle to read the data. This causes the second instruction immediately following the "BSF PMCON1, RD" instruction to be ignored. The data is available in the very next cycle, in the PMDATH:PMDATL register pair; therefore, it can be read as two bytes in the following instructions.

PMDATH: PMDATL register pair will hold this value until another read or until it is written to by the user.

| Note: | The two instructions following a progra     |  |  |  |  |  |  |
|-------|---------------------------------------------|--|--|--|--|--|--|
|       | memory read are required to be NOPS.        |  |  |  |  |  |  |
|       | This prevents the user from executing a     |  |  |  |  |  |  |
|       | 2-cycle instruction on the next instruction |  |  |  |  |  |  |
|       | after the RD bit is set.                    |  |  |  |  |  |  |

## FIGURE 10-1: FLASH PROGRAM MEMORY READ



## 11.3 PORTC Registers

PORTC is an 8-bit wide bidirectional port. The corresponding data direction register is TRISC (Register 11-6). Setting a TRISC bit (= 1) will make the corresponding PORTC pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISC bit (= 0) will make the corresponding PORTC pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 11-1 shows how to initialize an I/O port.

Reading the PORTC register (Register 11-5) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATC).

The TRISC register (Register 11-6) controls the PORTC pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISC register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'.

## 11.3.1 PORTC FUNCTIONS AND OUTPUT PRIORITIES

Each PORTC pin is multiplexed with other functions. The pins, their combined functions and their output priorities are shown in Table 11-7.

When multiple outputs are enabled, the actual pin control goes to the peripheral with the highest priority. Analog input and some digital input functions are not included in the list below. These input functions can remain active when the pin is configured as an output. Certain digital input functions override other port functions and are included in Table 11-7.

| Pin Name | Function Priority <sup>(1)</sup> |
|----------|----------------------------------|
| RC0      | T1OSO<br>T1CKI<br>RC0            |
| RC1      | T1OSI<br>RC1                     |
| RC2      | SEG2<br>RC2                      |
| RC3      | SEG6<br>RC3                      |
| RC4      | SEG11<br>T1G<br>RC4              |
| RC5      | SEG10<br>RC5                     |
| RC6      | SEG9<br>RC6<br>TX/CK             |
| RC7      | SEG8<br>RC7<br>RX/DT             |

#### TABLE 11-7: PORTC OUTPUT PRIORITY

Note 1: Priority listed from highest to lowest.

| Name   | Bit 7        | Bit 6         | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1   | Bit 0   | Register<br>on Page |
|--------|--------------|---------------|--------|--------|--------|--------|---------|---------|---------------------|
| ADCON0 | —            | CHS4          | CHS3   | CHS2   | CHS1   | CHS0   | GO/DONE | ADON    | 121                 |
| ADCON1 | ADFM         | ADCS2         | ADCS1  | ADCS0  | -      |        | ADPREF1 | ADPREF0 | 122                 |
| ADRESH | A/D Result I | Register High | 1      |        |        |        |         |         | 123, 124            |
| ADRESL | A/D Result I | Register Low  |        |        |        |        |         |         | 123, 124            |
| ANSELA | —            | -             | ANSA5  | -      | ANSA3  | ANSA2  | ANSA1   | ANSA0   | 96                  |
| ANSELB | —            | _             | ANSB5  | ANSB4  | ANSB3  | ANSB2  | ANSB1   | ANSB0   | 99                  |
| INTCON | GIE          | PEIE          | TMR0IE | INTE   | IOCIE  | TMR0IF | INTF    | IOCIF   | 65                  |
| PIE1   | TMR1GIE      | ADIE          | RCIE   | TXIE   | -      | -      | —       | TMR1IE  | 66                  |
| PIR1   | TMR1GIF      | ADIF          | RCIF   | TXIF   | _      | _      | —       | TMR1IF  | 68                  |
| TRISA  | TRISA7       | TRISA6        | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1  | TRISA0  | 95                  |
| TRISB  | TRISB7       | TRISB6        | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1  | TRISB0  | 98                  |
| FVRCON | FVREN        | FVRRDY        | TSEN   | TSRNG  | _      | —      | ADFVR1  | ADFVR0  | 113                 |

TABLE 15-2: SUMMARY OF REGISTERS ASSOCIATED WITH ADC

Legend: x = unknown, u = unchanged, - = unimplemented read as '0', q = value depends on condition. Shaded cells are not used for ADC module.

## 17.3 Timer1 Prescaler

Timer1 has four prescaler options allowing 1, 2, 4 or 8 divisions of the clock input. The T1CKPS bits of the T1CON register control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L.

## 17.4 Timer1 Oscillator

A dedicated low-power 32.768 kHz oscillator circuit is built-in between pins T1OSI (input) and T1OSO. This internal circuit is to be used in conjunction with an external 32.768 kHz crystal.

The oscillator circuit is enabled by setting the T1OSCEN bit of the T1CON register. The oscillator will continue to run during Sleep.

Note: The oscillator requires a start-up and stabilization time before use. Thus, T1OSCEN should be set and a suitable delay observed prior to using Timer1. A suitable delay similar to the OST delay can be implemented in software by clearing the TMR1IF bit then presetting the TMR1H:TMR1L register pair to FC00h. The TMR1IF flag will be set when 1024 clock cycles have elapsed, thereby indicating that the oscillator is running and reasonably stable.

## 17.5 Timer1 Operation in Asynchronous Counter Mode

If control bit T1SYNC of the T1CON register is set, the external clock input is not synchronized. The timer increments asynchronously to the internal phase clocks. If the external clock source is selected then the timer will continue to run during Sleep and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (see Section 17.5.1 "Reading and Writing Timer1 in Asynchronous Counter Mode").

| Note: | When switching from synchronous to        |
|-------|-------------------------------------------|
|       | asynchronous operation, it is possible to |
|       | skip an increment. When switching from    |
|       | asynchronous to synchronous operation,    |
|       | it is possible to produce an additional   |
|       | increment.                                |

#### 17.5.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems, since the timer may overflow between the reads.

For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the TMR1H:TMR1L register pair.

## 17.6 Timer1 Gate

Timer1 can be configured to count freely or the count can be enabled and disabled using Timer1 gate circuitry. This is also referred to as Timer1 Gate Enable.

Timer1 gate can also be driven by multiple selectable sources.

#### 17.6.1 TIMER1 GATE ENABLE

The Timer1 Gate Enable mode is enabled by setting the TMR1GE bit of the T1GCON register. The polarity of the Timer1 Gate Enable mode is configured using the T1GPOL bit of the T1GCON register.

When Timer1 Gate Enable mode is enabled, Timer1 will increment on the rising edge of the Timer1 clock source. When Timer1 Gate Enable mode is disabled, no incrementing will occur and Timer1 will hold the current count. See Figure 17-3 for timing details.

TABLE 17-3: TIMER1 GATE ENABLE SELECTIONS

| T1CLK      | T1GPOL | T1G | Timer1 Operation |
|------------|--------|-----|------------------|
| $\uparrow$ | 0      | 0   | Counts           |
| $\uparrow$ | 0      | 1   | Holds Count      |
| $\uparrow$ | 1      | 0   | Holds Count      |
| 1          | 1      | 1   | Counts           |

# PIC16LF1904/6/7

| FIGURE 17-6:           | TIMER1 GATE SINGLE-PULSE AND TOGGLE COMBINED MODE                         |
|------------------------|---------------------------------------------------------------------------|
| TMR1GE                 |                                                                           |
| T1GPOL                 |                                                                           |
| T1GSPM                 |                                                                           |
| T1GTM                  |                                                                           |
| T1GG <u>O/</u><br>DONE | Cleared by hardware on<br><u>Counting enabled on</u> <u>Figure of T1C</u> |
| T1G_IN                 |                                                                           |
| т1СКІ                  |                                                                           |
| T1GVAL                 |                                                                           |
| Timer1                 | N N + 1 N + 2 N + 3 N + 4                                                 |
| TMR1GIF                | - Cleared by software falling edge of T1GVAL                              |

| Name   | Bit 7                                                                       | Bit 6   | Bit 5  | Bit 4  | Bit 3          | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|--------|-----------------------------------------------------------------------------|---------|--------|--------|----------------|--------|--------|--------|---------------------|
| INTCON | GIE                                                                         | PEIE    | TMR0IE | INTE   | IOCIE          | TMR0IF | INTF   | IOCIF  | 65                  |
| PIE1   | TMR1GIE                                                                     | ADIE    | RCIE   | TXIE   | _              | _      | _      | TMR1IE | 66                  |
| PIR1   | TMR1GIF                                                                     | ADIF    | RCIF   | TXIF   | —              |        | _      | TMR1IF | 68                  |
| TMR1H  | Holding Register for the Most Significant Byte of the 16-bit TMR1 Register  |         |        |        |                |        |        |        |                     |
| TMR1L  | Holding Register for the Least Significant Byte of the 16-bit TMR1 Register |         |        |        |                |        |        |        |                     |
| TRISC  | TRISC7                                                                      | TRISC6  | TRISC5 | TRISC4 | TRISC3         | TRISC2 | TRISC1 | TRISC0 | 101                 |
| T1CON  | TMR1CS1                                                                     | TMR1CS0 | T1CKP  | S<1:0> | T10SCEN        | T1SYNC | _      | TMR10N | 139                 |
| T1GCON | TMR1GE                                                                      | T1GPOL  | T1GTM  | T1GSPM | T1GGO/<br>DONE | T1GVAL | T1GSS1 | T1GSS0 | 140                 |

TABLE 17-5: SUMMARY OF REGISTERS ASSOCIATED WITH TIMER1

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by the Timer1 module.

\* Page provides register information.

#### 18.1.1.5 TSR Status

The TRMT bit of the TXSTA register indicates the status of the TSR register. This is a read-only bit. The TRMT bit is set when the TSR register is empty and is cleared when a character is transferred to the TSR register from the TXREG. The TRMT bit remains clear until all bits have been shifted out of the TSR register. No interrupt logic is tied to this bit, so the user needs to poll this bit to determine the TSR status.

| Note: | The TSR register is not mapped in data      |
|-------|---------------------------------------------|
|       | memory, so it is not available to the user. |

#### 18.1.1.6 Transmitting 9-Bit Characters

The EUSART supports 9-bit character transmissions. When the TX9 bit of the TXSTA register is set, the EUSART will shift 9 bits out for each character transmitted. The TX9D bit of the TXSTA register is the ninth, and Most Significant, data bit. When transmitting 9-bit data, the TX9D data bit must be written before writing the eight Least Significant bits into the TXREG. All nine bits of data will be transferred to the TSR shift register immediately after the TXREG is written.

A special 9-bit Address mode is available for use with multiple receivers. See **Section 18.1.2.7** "Address **Detection**" for more information on the Address mode.

#### 18.1.1.7 Asynchronous Transmission Set-up:

- 1. Initialize the SPBRGH:SPBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 18.4 "EUSART Baud Rate Generator (BRG)").
- 2. Set the RX/DT and TX/CK TRIS controls to '1'.
- 3. Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit.
- 4. If 9-bit transmission is desired, set the TX9 control bit. A set ninth data bit will indicate that the eight Least Significant data bits are an address when the receiver is set for address detection.
- 5. Set the SCKP control bit if inverted transmit data polarity is desired.
- Enable the transmission by setting the TXEN control bit. This will cause the TXIF interrupt bit to be set.
- 7. If interrupts are desired, set the TXIE interrupt enable bit. An interrupt will occur immediately provided that the GIE and PEIE bits of the INTCON register are also set.
- 8. If 9-bit transmission is selected, the ninth bit should be loaded into the TX9D data bit.
- 9. Load 8-bit data into the TXREG register. This will start the transmission.



#### FIGURE 18-3: ASYNCHRONOUS TRANSMISSION

## 18.1.2.3 Receive Interrupts

The RCIF interrupt flag bit of the PIR1 register is set whenever the EUSART receiver is enabled and there is an unread character in the receive FIFO. The RCIF interrupt flag bit is read-only, it cannot be set or cleared by software.

RCIF interrupts are enabled by setting the following bits:

- RCIE interrupt enable bit of the PIE1 register
- PEIE peripheral interrupt enable bit of the INTCON register
- GIE global interrupt enable bit of the INTCON register

The RCIF interrupt flag bit will be set when there is an unread character in the FIFO, regardless of the state of interrupt enable bits.

#### 18.1.2.4 Receive Framing Error

Each character in the receive FIFO buffer has a corresponding framing error Status bit. A framing error indicates that a Stop bit was not seen at the expected time. The framing error status is accessed via the FERR bit of the RCSTA register. The FERR bit represents the status of the top unread character in the receive FIFO. Therefore, the FERR bit must be read before reading the RCREG.

The FERR bit is read-only and only applies to the top unread character in the receive FIFO. A framing error (FERR = 1) does not preclude reception of additional characters. It is not necessary to clear the FERR bit. Reading the next character from the FIFO buffer will advance the FIFO to the next character and the next corresponding framing error.

The FERR bit can be forced clear by clearing the SPEN bit of the RCSTA register which resets the EUSART. Clearing the CREN bit of the RCSTA register does not affect the FERR bit. A framing error by itself does not generate an interrupt.

| Note: | If all receive characters in the receive  |  |  |  |  |  |  |  |  |
|-------|-------------------------------------------|--|--|--|--|--|--|--|--|
|       | FIFO have framing errors, repeated reads  |  |  |  |  |  |  |  |  |
|       | of the RCREG will not clear the FERR bit. |  |  |  |  |  |  |  |  |

#### 18.1.2.5 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated If a third character, in its entirety, is received before the FIFO is accessed. When this happens the OERR bit of the RCSTA register is set. The characters already in the FIFO buffer can be read but no additional characters will be received until the error is cleared. The error must be cleared by either clearing the CREN bit of the RCSTA register or by resetting the EUSART by clearing the SPEN bit of the RCSTA register.

#### 18.1.2.6 Receiving 9-bit Characters

The EUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set, the EUSART will shift nine bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth and Most Significant data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RCREG.

#### 18.1.2.7 Address Detection

A special Address Detection mode is available for use when multiple receivers share the same transmission line, such as in RS-485 systems. Address detection is enabled by setting the ADDEN bit of the RCSTA register.

Address detection requires 9-bit character reception. When address detection is enabled, only characters with the ninth data bit set will be transferred to the receive FIFO buffer, thereby setting the RCIF interrupt bit. All other characters will be ignored.

Upon receiving an address character, user software determines if the address matches its own. Upon address match, user software must disable address detection by clearing the ADDEN bit before the next Stop bit occurs. When user software detects the end of the message, determined by the message protocol used, software places the receiver back into the Address Detection mode by setting the ADDEN bit.

#### 18.1.2.8 Asynchronous Reception Set-up:

- Initialize the SPBRGH:SPBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 18.4 "EUSART Baud Rate Generator (BRG)").
- 2. Set the RX/DT and TX/CK TRIS controls to '1'.
- 3. Enable the serial port by setting the SPEN bit and the RX/DT pin TRIS bit. The SYNC bit must be clear for asynchronous operation.
- If interrupts are desired, set the RCIE interrupt enable bit and set the GIE and PEIE bits of the INTCON register.
- 5. If 9-bit reception is desired, set the RX9 bit.
- 6. Enable reception by setting the CREN bit.
- 7. The RCIF interrupt flag bit will be set when a character is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit was also set.
- 8. Read the RCSTA register to get the error flags and, if 9-bit data reception is enabled, the ninth data bit.
- 9. Get the received eight Least Significant data bits from the receive buffer by reading the RCREG register.
- 10. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.

ASYNCHRONOUS RECEPTION

#### 18.1.2.9 9-bit Address Detection Mode Set-up

This mode would typically be used in RS-485 systems. To set up an asynchronous reception with address detect enable:

- Initialize the SPBRGH, SPBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 18.4 "EUSART Baud Rate Generator (BRG)").
- 2. Set the RX/DT and TX/CK TRIS controls to '1'.
- 3. Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
- 4. If interrupts are desired, set the RCIE interrupt enable bit and set the GIE and PEIE bits of the INTCON register.
- 5. Enable 9-bit reception by setting the RX9 bit.
- 6. Enable address detection by setting the ADDEN bit.
- 7. Enable reception by setting the CREN bit.
- The RCIF interrupt flag bit will be set when a character with the ninth bit set is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit was also set.
- 9. Read the RCSTA register to get the error flags. The ninth data bit will always be set.
- 10. Get the received eight Least Significant data bits from the receive buffer by reading the RCREG register. Software determines if this is the device's address.
- 11. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.
- 12. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and generate interrupts.

| RX/DT pin<br>Rcv Shift<br>Reg<br>Rcv Buffer Reg | Start     bit     bit< |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RCIDL                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Read Rcv<br>Buffer Reg<br>RCREG                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RCIF<br>(Interrupt Flag)                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| OERR bit                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CREN                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Note: This cause                                | timing diagram shows three words appearing on the RX/DT input. The RCREG (receive buffer) is read after the third word,<br>sing the OERR (overrun) bit to be set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

**FIGURE 18-5:** 

#### 18.5.2 SYNCHRONOUS SLAVE MODE

The following bits are used to configure the EUSART for Synchronous slave operation:

- SYNC = 1
- CSRC = 0
- SREN = 0 (for transmit); SREN = 1 (for receive)
- CREN = 0 (for transmit); CREN = 1 (for receive)
- SPEN = 1

Setting the SYNC bit of the TXSTA register configures the device for synchronous operation. Clearing the CSRC bit of the TXSTA register configures the device as a slave. Clearing the SREN and CREN bits of the RCSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCSTA register enables the EUSART. If the RX/DT or TX/CK pins are shared with an analog peripheral the analog I/O functions must be disabled by clearing the corresponding ANSEL bits.

RX/DT and TX/CK pin output drivers must be disabled by setting the corresponding TRIS bits.

#### 18.5.2.1 EUSART Synchronous Slave Transmit

The operation of the Synchronous Master and Slave modes are identical (see **Section 18.5.1.3 "Synchronous Master Transmission")**, except in the case of the Sleep mode. If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur:

- 1. The first character will immediately transfer to the TSR register and transmit.
- 2. The second word will remain in TXREG register.
- 3. The TXIF bit will not be set.
- After the first character has been shifted out of TSR, the TXREG register will transfer the second character to the TSR and the TXIF bit will now be set.
- If the PEIE and TXIE bits are set, the interrupt will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will call the Interrupt Service Routine.
- 18.5.2.2 Synchronous Slave Transmission Set-up:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Set the RX/DT and TX/CK TRIS controls to '1'.
- 3. Clear the CREN and SREN bits.
- If using interrupts, ensure that the GIE and PEIE bits of the INTCON register are set and set the TXIE bit.
- 5. If 9-bit transmission is desired, set the TX9 bit.
- 6. Enable transmission by setting the TXEN bit.
- 7. If 9-bit transmission is selected, insert the Most Significant bit into the TX9D bit.
- 8. Start transmission by writing the Least Significant eight bits to the TXREG register.

#### 19.4.4 CONTRAST CONTROL

The LCD contrast control circuit consists of a seven-tap resistor ladder, controlled by the LCDCST bits. Refer to Figure 19-7.

approximately 10%, when LCDCST = 111. Whenever the LCD module is inactive (LCDA = 0), the contrast control ladder will be turned off (open).

The contrast control circuit is used to decrease the output voltage of the signal source by a total of

FIGURE 19-7: INTERNAL REFERENCE AND CONTRAST CONTROL BLOCK DIAGRAM



#### 19.4.5 INTERNAL REFERENCE

Under firmware control, an internal reference for the LCD bias voltages can be enabled. When enabled, the source of this voltage can be VDD. When no internal reference is selected, the LCD contrast control circuit is disabled and LCD bias must be provided externally.

Whenever the LCD module is inactive (LCDA = 0), the internal reference will be turned off.

When the internal reference is enabled and the Fixed Voltage Reference is selected, the LCDIRI bit can be used to minimize power consumption by tying into the LCD reference ladder automatic power mode switching. When LCDIRI = 1 and the LCD reference ladder is in Power mode 'B', the LCD internal FVR buffer is disabled.

**Note:** The LCD module automatically turns on the Fixed Voltage Reference when needed.

## 19.4.6 VLCD<3:1> PINS

The VLCD<3:1> pins provide the ability for an external LCD bias network to be used instead of the internal ladder. Use of the VLCD<3:1> pins does not prevent use of the internal ladder. Each VLCD pin has an independent control in the LCDREF register (Register 19-3), allowing access to any or all of the LCD Bias signals. This architecture allows for maximum flexibility in different applications

For example, the VLCD<3:1> pins may be used to add capacitors to the internal reference ladder, increasing the drive capacity.

For applications where the internal contrast control is insufficient, the firmware can choose to only enable the VLCD3 pin, allowing an external contrast control circuit to use the internal reference divider.











### TABLE 22-4: I/O PORTS

| DC CHARACTERISTICS |                         |                                         | Standard Operating Conditions (unless otherwise stated) |      |          |       |                                                                         |  |  |
|--------------------|-------------------------|-----------------------------------------|---------------------------------------------------------|------|----------|-------|-------------------------------------------------------------------------|--|--|
| Param<br>No.       | Sym.                    | Characteristic                          | Min.                                                    | Тур† | Max.     | Units | Conditions                                                              |  |  |
|                    | VIL                     | Input Low Voltage                       |                                                         |      |          |       |                                                                         |  |  |
|                    |                         | I/O PORT:                               |                                                         |      |          |       |                                                                         |  |  |
| D032               |                         | with TTL buffer                         | —                                                       | _    | 0.15 VDD | V     | $1.8V \leq V\text{DD} \leq 3.6V$                                        |  |  |
| D033               |                         | with Schmitt Trigger buffer             | —                                                       | _    | 0.2 VDD  | V     | $1.8V \leq V\text{DD} \leq 3.6V$                                        |  |  |
| D034               |                         | MCLR, OSC1                              | —                                                       | _    | 0.2 VDD  | V     |                                                                         |  |  |
|                    | Vih                     | Input High Voltage                      |                                                         |      |          |       |                                                                         |  |  |
|                    |                         | I/O ports:                              |                                                         |      |          |       |                                                                         |  |  |
| D040               |                         | with TTL buffer                         | 0.25 VDD +<br>0.8                                       | _    | —        | V     | $1.8V \le V\text{DD} \le 3.6V$                                          |  |  |
| D041               |                         | with Schmitt Trigger buffer             | 0.8 VDD                                                 | _    | —        | V     | $1.8V \leq V\text{DD} \leq 3.6V$                                        |  |  |
| D042               |                         | MCLR                                    | 0.8 VDD                                                 | _    | _        | V     |                                                                         |  |  |
|                    | lı∟                     | Input Leakage Current <sup>(2)</sup>    |                                                         |      |          |       |                                                                         |  |  |
| D060               |                         | I/O ports                               | —                                                       | ± 5  | ± 125    | nA    | Vss ≤ VPIN ≤ VDD, Pin at<br>high-impedance @ 85°C                       |  |  |
|                    |                         |                                         |                                                         | ± 5  | ± 1000   | nA    | 125°C                                                                   |  |  |
| D061               |                         | MCLR <sup>(3)</sup>                     | —                                                       | ± 50 | ± 200    | nA    | $Vss \leq V \text{PIN} \leq V \text{DD} \ \textcircled{0} \ 85^\circ C$ |  |  |
|                    | IPUR                    | Weak Pull-up Current                    |                                                         |      |          |       |                                                                         |  |  |
| D070*              |                         |                                         | 25                                                      | 100  | 200      | μA    | VDD = 3.3V, VPIN = VSS                                                  |  |  |
|                    | Vol                     | Output Low Voltage                      |                                                         |      |          |       |                                                                         |  |  |
| D080               |                         | I/O ports                               | _                                                       |      | 0.6      | V     | IOL = 6mA, VDD = 3.3V<br>IOL = 1.8mA, VDD = 1.8V                        |  |  |
|                    | VOH Output High Voltage |                                         |                                                         |      |          |       |                                                                         |  |  |
| D090               |                         | I/O ports                               | Vdd - 0.7                                               | _    | _        | V     | Іон = 3mA, VDD = 3.3V<br>Іон = 1mA, VDD = 1.8V                          |  |  |
|                    |                         | Capacitive Loading Specs on Output Pins |                                                         |      |          |       |                                                                         |  |  |
| D101*              | Сю                      | All I/O pins                            | —                                                       | _    | 50       | pF    |                                                                         |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Negative current is defined as current sourced by the pin.

## 44-Lead Plastic Thin Quad Flatpack (PT) - 10X10X1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN

|                          | MILLIMETERS |          |       |      |  |  |
|--------------------------|-------------|----------|-------|------|--|--|
| Dimensi                  | MIN         | NOM      | MAX   |      |  |  |
| Contact Pitch            | E           | 0.80 BSC |       |      |  |  |
| Contact Pad Spacing      | C1          |          | 11.40 |      |  |  |
| Contact Pad Spacing      | C2          |          | 11.40 |      |  |  |
| Contact Pad Width (X44)  | X1          |          |       | 0.55 |  |  |
| Contact Pad Length (X44) | Y1          |          |       | 1.50 |  |  |
| Distance Between Pads    | G           | 0.25     |       |      |  |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2076B