

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 20MHz                                                                       |
| Connectivity               | LINbus, UART/USART                                                          |
| Peripherals                | Brown-out Detect/Reset, LCD, POR, PWM, WDT                                  |
| Number of I/O              | 36                                                                          |
| Program Memory Size        | 7KB (4K x 14)                                                               |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 256 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 14x10b                                                                  |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 44-TQFP                                                                     |
| Supplier Device Package    | 44-TQFP (10x10)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1904t-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





# **REGISTER 4-2: CONFIGURATION WORD 2**

|                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R/P-1                                                  | R/P-1                                                                  | R/P-1                                                       | R/P-1                           | R/P-1                             | U-1   |  |  |  |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------|-----------------------------------|-------|--|--|--|
|                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | LVP <sup>(1)</sup>                                     | DEBUG <sup>(3)</sup>                                                   | LPBOR                                                       | BORV <sup>(2)</sup>             | STVREN                            | _     |  |  |  |
|                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | bit 13                                                 |                                                                        |                                                             |                                 |                                   | bit 8 |  |  |  |
|                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                        |                                                                        |                                                             |                                 |                                   |       |  |  |  |
| U-1                                | U-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | U-1                                                    | U-1                                                                    | U-1                                                         | U-1                             | R/P-1                             | R/P-1 |  |  |  |
| <br>bit 7                          | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _                                                      | WRI<1:0>                                                               |                                                             |                                 |                                   |       |  |  |  |
| Dit 7                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                        |                                                                        |                                                             |                                 |                                   | bit 0 |  |  |  |
| Legend:                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                        |                                                                        |                                                             |                                 |                                   |       |  |  |  |
| R = Readable                       | e bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P = Programm                                           | able bit                                                               | U = Unimplem                                                | nented bit, read                | l as '1'                          |       |  |  |  |
| '0' = Bit is cle                   | ared                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | '1' = Bit is set                                       |                                                                        | -n = Value wh                                               | en blank or afte                | er Bulk Erase                     |       |  |  |  |
| bit 13                             | LVP: Low-Vol<br>1 = Low-volta                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | tage Programm<br>ge programmin<br>ge on MCLR m         | ning Enable bit<br>g enabled                                           | (1)                                                         | 1                               |                                   |       |  |  |  |
| bit 12                             | <b>DEBUG:</b> In-C<br>1 = In-Circuit<br>0 = In-Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ircuit Debugger<br>Debugger disat<br>Debugger enab     | <sup>-</sup> Mode bit <sup>(3)</sup><br>bled, ICSPCLk<br>bled, ICSPCLK | and ICSPDAT                                                 | are general pi<br>are dedicated | urpose I/O pins<br>to the debugge | er    |  |  |  |
| bit 11                             | <b>LPBOR:</b> Low-<br>1 = Low-Powe<br>0 = Low-Powe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power BOR bit<br>er BOR is disab<br>er BOR is enab     | t<br>iled<br>led                                                       |                                                             |                                 |                                   |       |  |  |  |
| bit 10                             | <b>BORV:</b> Brown<br>1 = Brown-ou<br>0 = Brown-ou                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | i-out Reset Volt<br>t Reset voltage<br>t Reset voltage | age Selection<br>(VBOR), low tr<br>(VBOR), high t                      | bit <sup>(2)</sup><br>ip point selecte<br>rip point selecte | ed                              |                                   |       |  |  |  |
| bit 9                              | STVREN: Sta<br>1 = Stack Ove<br>0 = Stack Ove                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ck Overflow/Ur<br>erflow or Underf<br>erflow or Underf | nderflow Reset<br>flow will cause<br>flow will not ca                  | : Enable bit<br>a Reset<br>use a Reset                      |                                 |                                   |       |  |  |  |
| bit 8-2                            | Unimplement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ted: Read as '1                                        | ,<br>-                                                                 |                                                             |                                 |                                   |       |  |  |  |
| bit 1-0                            | it 1-0 WRT<1:0>: Flash Memory Self-Write Protection bits 4 kW Flash memory (PIC16LF1904 only): 11 = Write protection off 10 = 000h to 1FFh write-protected, 200h to FFFh may be modified by PMCON control 01 = 000h to 7FFh write-protected, 800h to FFFh may be modified by PMCON control 00 = 000h to FFFh write-protected, no addresses may be modified by PMCON control 8 kW Flash memory (PIC16LF1906/7 only): 11 = Write protection off 11 = Write protection off 12 cm flash memory (PIC16LF1906/7 only): 13 = Write protection off 14 = Write protection off 15 cm flash memory (PIC16LF1906/7 only): 16 cm flash flash memory (PIC16LF1906/7 only): 17 = Write protection off 18 cm flash flash flash flash memory (PIC16LF1906/7 only): 19 cm flash fl |                                                        |                                                                        |                                                             |                                 |                                   |       |  |  |  |
|                                    | <ul> <li>10 = 0000h to 01FFh write-protected, 200h to 1FFFh may be modified by PMCON control</li> <li>01 = 0000h to 0FFFh write-protected, 1000h to 1FFFh may be modified by PMCON control</li> <li>00 = 0000h to 1FFFh write-protected, no addresses may be modified by PMCON control</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                        |                                                                        |                                                             |                                 |                                   |       |  |  |  |
| Note 1: Th<br>2: Se<br>3: Th<br>de | <ul> <li>iiiiiiiiiiiiiiiiiiiiiiiiiiiiiiiii</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                        |                                                                        |                                                             |                                 |                                   |       |  |  |  |



|           | Q1 Q2 Q3 Q4   | Q1 Q2 Q3 Q4   | Q1 Q2 Q3 Q4       | Q1 Q2 Q3 Q4      | Q1 Q2 Q3 Q4 | Q1 Q2 Q3 Q4 | Q1 Q2 Q3 Q4 | Q1 Q2 Q3 Q4 |
|-----------|---------------|---------------|-------------------|------------------|-------------|-------------|-------------|-------------|
| CLKOUT    |               |               | Interru<br>during | pt Sampled<br>Q1 |             |             |             |             |
| Interrupt |               |               |                   |                  |             |             |             |             |
| GIE       |               |               |                   |                  |             |             |             |             |
| PC        | PC-1          | PC            | PC                | +1               | 0004h       | 0005h       |             |             |
| Execute   | 1 Cycle Insti | ruction at PC | Inst(PC)          | NOP              | NOP         | Inst(0004h) |             |             |
|           |               |               |                   |                  |             |             |             |             |
| Interrupt |               |               |                   |                  |             |             |             |             |
| GIE       |               |               |                   |                  |             |             |             |             |
| PC        | PC-1          | РС            | PC+1/FSR          | New PC/          | 0004h       | 0005h       |             |             |
| Execute-  | 2 Cycle Insti | ruction at PC | Inst(PC)          | NOP              | NOP         | Inst(0004h) |             |             |
|           |               |               |                   |                  |             |             |             |             |
| Interrupt |               |               |                   |                  |             |             |             |             |
| GIE       |               |               |                   |                  |             |             |             |             |
|           |               |               | []                | []               |             | \           |             |             |
| PC        | PC-1          | PC            | FSR ADDR          | PC+1             | PC+2        | 0004h       | 0005h       |             |
| Execute   | 3 Cycle Inst  | ruction at PC | INST(PC)          | NOP              | NOP         | NOP         | Inst(0004h) | Inst(0005h) |
| Interrupt |               |               |                   |                  |             |             |             |             |
| GIE       |               |               |                   |                  |             |             |             |             |
| PC        | PC-1          | PC            | FSR ADDR          | PC+1             | P           | 0+2         | 0004h       | 0005h       |
| Execute   | 3 Cycle Insti | ruction at PC | INST(PC)          | NOP              | NOP         | NOP         | NOP         | Inst(0004h) |
|           |               |               |                   |                  |             |             |             |             |

### 8.1.1 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs **before** the execution of a SLEEP instruction
  - SLEEP instruction will execute as a NOP.
  - WDT and WDT prescaler will not be cleared
  - TO bit of the STATUS register will not be set
  - PD bit of the STATUS register will not be cleared.

- If the interrupt occurs **during or after** the execution of a SLEEP instruction
  - SLEEP instruction will be completely executed
  - Device will immediately wake-up from Sleep
  - WDT and WDT prescaler will be cleared
  - TO bit of the STATUS register will be set
  - PD bit of the STATUS register will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP.

| CLKIN <sup>(1)</sup>        | Q1 Q2 Q3 Q4      | Q1 Q2 Q3  Q4       | Q1                    |                 | Q1 Q2 Q3 Q4          | Q1 Q2 Q3 Q4        | Q1 Q2 Q3 Q4         | Q1 Q2 Q3 Q4    |
|-----------------------------|------------------|--------------------|-----------------------|-----------------|----------------------|--------------------|---------------------|----------------|
| CLKOUT <sup>(2)</sup>       | \/               | ,<br>              | <u>\</u>              | 1<br>1<br><br>1 | ,<br>//              | \/                 | \/                  |                |
| Interrupt flag              |                  | ı<br>              | /                     | ≠               | Interrupt Laten      | су(1)              |                     |                |
| GIE bit<br>(INTCON reg.)    |                  | <u>.</u><br>       | Processor in<br>Sleep |                 | <u>.</u><br>         |                    |                     |                |
| Instruction Flow<br>PC      | (PC              | PC + 1             | Х <u>РС</u>           | + 2             | X PC + 2             | PC + 2             | X 0004h             | χ <u>0005h</u> |
| Instruction {               | Inst(PC) = Sleep | Inst(PC + 1)       | 1<br>1<br>1           |                 | Inst(PC + 2)         | I I I              | Inst(0004h)         | Inst(0005h)    |
| Instruction {<br>Executed { | Inst(PC - 1)     | Sleep              | 1<br>1<br>1           |                 | Inst(PC + 1)         | Dummy Cycle        | Dummy Cycle         | Inst(0004h)    |
| Note 1: 0                   | GIE = 1 assumed. | In this case after | wake-up, the          | processo        | r calls the ISR at ( | 0004h. If GIE = 0, | execution will cont | tinue in-line. |

# FIGURE 8-1: WAKE-UP FROM SLEEP THROUGH INTERRUPT

#### TABLE 8-1: SUMMARY OF REGISTERS ASSOCIATED WITH POWER-DOWN MODE

| Name   | Bit 7   | Bit 6  | Bit 5      | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Register on<br>Page |
|--------|---------|--------|------------|--------|--------|--------|--------|--------|---------------------|
| INTCON | GIE     | PEIE   | TMR0IE     | INTE   | IOCIE  | TMR0IF | INTF   | IOCIF  | 65                  |
| IOCBF  | IOCBF7  | IOCBF6 | IOCBF5     | IOCBF4 | IOCBF3 | IOCBF2 | IOCBF1 | IOCBF0 | 110                 |
| IOCBN  | IOCBN7  | IOCBN6 | IOCBN5     | IOCBN4 | IOCBN3 | IOCBN2 | IOCBN1 | IOCBN0 | 110                 |
| IOCBP  | IOCBP7  | IOCBP6 | IOCBP5     | IOCBP4 | IOCBP3 | IOCBP2 | IOCBP1 | IOCBP0 | 110                 |
| PIE1   | TMR1GIE | ADIE   | RCIE       | TXIE   | _      | —      | —      | TMR1IE | 66                  |
| PIE2   | —       | _      | —          | _      | _      | LCDIE  | —      | —      | 67                  |
| PIR1   | TMR1GIF | ADIF   | RCIF       | TXIF   | _      | —      | —      | TMR1IF | 68                  |
| PIR2   | —       | _      | —          | _      | _      | LCDIF  | —      | —      | 69                  |
| STATUS | —       | _      | —          | TO     | PD     | Z      | DC     | С      | 21                  |
| WDTCON | _       |        | WDTPS<4:0> |        |        |        | SWDTEN | 75     |                     |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used in Power-down mode.

### 10.2.3 ERASING FLASH PROGRAM MEMORY

While executing code, program memory can only be erased by rows. To erase a row:

- 1. Load the PMADRH:PMADRL register pair with any address within the row to be erased.
- 2. Clear the CFGS bit of the PMCON1 register.
- 3. Set the FREE and WREN bits of the PMCON1 register.
- 4. Write 55h, then AAh, to PMCON2 (Flash programming unlock sequence).
- 5. Set control bit WR of the PMCON1 register to begin the erase operation.

#### See Example 10-2.

After the "BSF PMCON1, WR" instruction, the processor requires two cycles to set up the erase operation. The user must place two NOP instructions after the WR bit is set. The processor will halt internal operations for the typical 2 ms erase time. This is not Sleep mode as the clocks and peripherals will continue to run. After the erase cycle, the processor will resume operation with the third instruction after the PMCON1 write instruction.

#### FIGURE 10-4:

#### FLASH PROGRAM MEMORY ERASE FLOWCHART



#### EXAMPLE 10-2: ERASING ONE ROW OF PROGRAM MEMORY

- ; This row erase routine assumes the following:
- ; 1. A valid address within the erase row is loaded in ADDRH:ADDRL
- ; 2. ADDRH and ADDRL are located in shared data memory  $0\,\mathrm{x}70$   $0\,\mathrm{x}7F$  (common RAM)

|                      | BCF<br>BANKSEL<br>MOVF<br>MOVWF              | INTCON,GIE<br>PMADRL<br>ADDRL,W<br>PMADRL    | ; Disable ints so required sequences will execute properly<br>; Load lower 8 bits of erase address boundary                                                                                                                                                                                                                                              |
|----------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | MOVF<br>MOVWF                                | ADDRH,W<br>PMADRH                            | ; Load upper 6 bits of erase address boundary                                                                                                                                                                                                                                                                                                            |
|                      | BCF                                          | PMCON1,CFGS                                  | ; Not configuration space                                                                                                                                                                                                                                                                                                                                |
|                      | BSF                                          | PMCON1, FREE                                 | ; Specify an erase operation                                                                                                                                                                                                                                                                                                                             |
|                      | BSF                                          | PMCON1,WREN                                  | ; Enable writes                                                                                                                                                                                                                                                                                                                                          |
| Required<br>Sequence | MOVLW<br>MOVWF<br>MOVWF<br>BSF<br>NOP<br>NOP | 55h<br>PMCON2<br>0AAh<br>PMCON2<br>PMCON1,WR | <pre>; Start of required sequence to initiate erase<br/>; Write 55h<br/>;<br/>; Write AAh<br/>; Set WR bit to begin erase<br/>; NOP instructions are forced as processor starts<br/>; row erase of program memory.<br/>;<br/>; The processor stalls until the erase process is complete<br/>; after erase processor continues with 3rd instruction</pre> |
|                      | BCF<br>BSF                                   | PMCON1,WREN<br>INTCON,GIE                    | ; Disable writes<br>; Enable interrupts                                                                                                                                                                                                                                                                                                                  |

| REGISTER 11-8: ANSELB: PORTB ANALOG S | ELECT REGISTER |
|---------------------------------------|----------------|
|---------------------------------------|----------------|

| U-0               | U-0          | R/W-1/1            | R/W-1/1        | R/W-1/1          | R/W-1/1            | R/W-1/1           | R/W-1/1 |
|-------------------|--------------|--------------------|----------------|------------------|--------------------|-------------------|---------|
| —                 | —            | ANSB5              | ANSB4          | ANSB3            | ANSB2              | ANSB1             | ANSB0   |
| bit 7             |              |                    |                |                  |                    |                   | bit 0   |
|                   |              |                    |                |                  |                    |                   |         |
| Legend:           |              |                    |                |                  |                    |                   |         |
| R = Readable bi   | it           | W = Writable bi    | t              | U = Unimpleme    | ented bit, read as | ʻ0'               |         |
| u = Bit is unchar | nged         | x = Bit is unkno   | wn             | -n/n = Value at  | POR and BOR/V      | alue at all other | Resets  |
| '1' = Bit is set  |              | '0' = Bit is clear | ed             |                  |                    |                   |         |
|                   |              |                    |                |                  |                    |                   |         |
| bit 7-6           | Unimplemente | ed: Read as '0'    |                |                  |                    |                   |         |
| bit 5-0           | ANSB<5:0>: A | nalog Select bet   | ween Analog or | Digital Function | on pins RB<5:0>    | respectively      |         |

ANSB<5:0>: Analog Select between Analog or Digital Function on pins RB<5:0>, respectively
 0 = Digital I/O. Pin is assigned to port or digital special function.

1 = Analog input. Pin is assigned to port of digital special function.
 1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.

# REGISTER 11-9: WPUB: WEAK PULL-UP PORTB REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| WPUB7   | WPUB6   | WPUB5   | WPUB4   | WPUB3   | WPUB2   | WPUB1   | WPUB0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0

WPUB<7:0>: Weak Pull-up Register bits

1 = Pull-up enabled

0 = Pull-up disabled

**Note 1:** Global WPUEN bit of the OPTION\_REG register must be cleared for individual pull-ups to be enabled.

2: The weak pull-up device is automatically disabled if the pin is in configured as an output.

| Name   | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------------|
| ANSELB | _      | _      | ANSB5  | ANSB4  | ANSB3  | ANSB2  | ANSB1  | ANSB0  | 99                  |
| LATB   | LATB7  | LATB6  | LATB5  | LATB4  | LATB3  | LATB2  | LATB1  | LATB0  | 98                  |
| PORTB  | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | 98                  |
| TRISB  | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | 98                  |
| WPUB   | WPUB7  | WPUB6  | WPUB5  | WPUB4  | WPUB3  | WPUB2  | WPUB1  | WPUB0  | 99                  |

#### TABLE 11-6: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTB.

**Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

# 15.1 ADC Configuration

When configuring and using the ADC the following functions must be considered:

- Port configuration
- · Channel selection
- · ADC voltage reference selection
- ADC conversion clock source
- · Interrupt control
- Result formatting

### 15.1.1 PORT CONFIGURATION

The ADC can be used to convert both analog and digital signals. When converting analog signals, the I/O pin should be configured for analog by setting the associated TRIS and ANSEL bits. Refer to **Section 11.0 "I/O Ports"** for more information.

| Note: | Analog voltages on any pin that is defined |
|-------|--------------------------------------------|
|       | as a digital input may cause the input     |
|       | buffer to conduct excess current.          |

### 15.1.2 CHANNEL SELECTION

There are up to 11 channel selections available:

- AN<13:0> pins
- Temperature Indicator
- FVR (Fixed Voltage Reference) Output

Refer to Section 13.0 "Fixed Voltage Reference (FVR)" and Section 14.0 "Temperature Indicator Module" for more information on these channel selections.

The CHS bits of the ADCON0 register determine which channel is connected to the sample and hold circuit.

When changing channels, a delay is required before starting the next conversion. Refer to **Section 15.2 "ADC Operation"** for more information.

#### 15.1.3 ADC VOLTAGE REFERENCE

The ADPREF bits of the ADCON1 register provides control of the positive voltage reference. The positive voltage reference can be:

- VREF+ pin
- Vdd

### 15.1.4 CONVERSION CLOCK

The source of the conversion clock is software selectable via the ADCS bits of the ADCON1 register. There are seven possible clock options:

- Fosc/2
- Fosc/4
- Fosc/8
- Fosc/16
- Fosc/32
- Fosc/64
- · FRC (dedicated internal oscillator)

The time to complete one bit conversion is defined as TAD. One full 10-bit conversion requires 11.5 TAD periods as shown in Figure 15-2.

For correct conversion, the appropriate TAD specification must be met. Refer to the A/D conversion requirements in **Section 22.0 "Electrical Specifications"** for more information. Table 15-1 gives examples of appropriate ADC clock selections.

**Note:** Unless using the FRC, any changes in the system clock frequency will change the ADC clock frequency, which may adversely affect the ADC result.

# 17.1 Timer1 Operation

The Timer1 module is a 16-bit incrementing counter which is accessed through the TMR1H:TMR1L register pair. Writes to TMR1H or TMR1L directly update the counter.

When used with an internal clock source, the module is a timer and increments on every instruction cycle. When used with an external clock source, the module can be used as either a timer or counter and increments on every selected edge of the external source.

Timer1 is enabled by configuring the TMR1ON and TMR1GE bits in the T1CON and T1GCON registers, respectively. Table 17-1 displays the Timer1 enable selections.

| TABLE 17-1: | TIMER1 ENABLE |
|-------------|---------------|
|             | SELECTIONS    |

| TMR10N | TMR1GE | Timer1<br>Operation |
|--------|--------|---------------------|
| 0      | 0      | Off                 |
| 0      | 1      | Off                 |
| 1      | 0      | Always On           |
| 1      | 1      | Count Enabled       |

# 17.2 Clock Source Selection

The TMR1CS<1:0> and T1OSCEN bits of the T1CON register are used to select the clock source for Timer1. Table 17-2 displays the clock source selections.

#### 17.2.1 INTERNAL CLOCK SOURCE

When the internal clock source is selected, the TMR1H:TMR1L register pair will increment on multiples of Fosc as determined by the Timer1 prescaler.

When the Fosc internal clock source is selected, the Timer1 register value will increment by four counts every instruction clock cycle. Due to this condition, a 2 LSB error in resolution will occur when reading the Timer1 value. To utilize the full resolution of Timer1, an asynchronous input signal must be used to gate the Timer1 clock input.

The following asynchronous source may be used:

Asynchronous event on the T1G pin to Timer1
gate

#### 17.2.2 EXTERNAL CLOCK SOURCE

When the external clock source is selected, the Timer1 module may work as a timer or a counter.

When enabled to count, Timer1 is incremented on the rising edge of the external clock input T1CKI or the capacitive sensing oscillator signal. Either of these external clock sources can be synchronized to the microcontroller system clock or they can run asynchronously.

When used as a timer with a clock oscillator, an external 32.768 kHz crystal can be used in conjunction with the dedicated internal oscillator circuit.

- Note: In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge after any one or more of the following conditions:
  - · Timer1 enabled after POR
  - Write to TMR1H or TMR1L
  - Timer1 is disabled
  - Timer1 is disabled (TMR1ON = 0) when T1CKI is high then Timer1 is enabled (TMR1ON = 1) when T1CKI is low.

| TMR1CS1 | TMR1CS0 | T10SCEN | Clock Source                     |
|---------|---------|---------|----------------------------------|
| 0       | 0       | x       | Instruction Clock (Fosc/4)       |
| 0       | 1       | x       | System Clock (FOSC)              |
| 1       | 0       | 0       | External Clocking on T1CKI Pin   |
| 1       | 0       | 1       | Osc. Circuit on T1OSI/T1OSO Pins |
| 1       | 1       | x       | Reserved                         |

#### TABLE 17-2: CLOCK SOURCE SELECTIONS

### 18.1.1.5 TSR Status

The TRMT bit of the TXSTA register indicates the status of the TSR register. This is a read-only bit. The TRMT bit is set when the TSR register is empty and is cleared when a character is transferred to the TSR register from the TXREG. The TRMT bit remains clear until all bits have been shifted out of the TSR register. No interrupt logic is tied to this bit, so the user needs to poll this bit to determine the TSR status.

| Note: | The TSR register is not mapped in data      |
|-------|---------------------------------------------|
|       | memory, so it is not available to the user. |

#### 18.1.1.6 Transmitting 9-Bit Characters

The EUSART supports 9-bit character transmissions. When the TX9 bit of the TXSTA register is set, the EUSART will shift 9 bits out for each character transmitted. The TX9D bit of the TXSTA register is the ninth, and Most Significant, data bit. When transmitting 9-bit data, the TX9D data bit must be written before writing the eight Least Significant bits into the TXREG. All nine bits of data will be transferred to the TSR shift register immediately after the TXREG is written.

A special 9-bit Address mode is available for use with multiple receivers. See **Section 18.1.2.7** "Address **Detection**" for more information on the Address mode.

#### 18.1.1.7 Asynchronous Transmission Set-up:

- 1. Initialize the SPBRGH:SPBRGL register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 18.4 "EUSART Baud Rate Generator (BRG)").
- 2. Set the RX/DT and TX/CK TRIS controls to '1'.
- 3. Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit.
- 4. If 9-bit transmission is desired, set the TX9 control bit. A set ninth data bit will indicate that the eight Least Significant data bits are an address when the receiver is set for address detection.
- 5. Set the SCKP control bit if inverted transmit data polarity is desired.
- Enable the transmission by setting the TXEN control bit. This will cause the TXIF interrupt bit to be set.
- 7. If interrupts are desired, set the TXIE interrupt enable bit. An interrupt will occur immediately provided that the GIE and PEIE bits of the INTCON register are also set.
- 8. If 9-bit transmission is selected, the ninth bit should be loaded into the TX9D data bit.
- 9. Load 8-bit data into the TXREG register. This will start the transmission.



# FIGURE 18-3: ASYNCHRONOUS TRANSMISSION



# TABLE 18-1: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION

| Name     | Bit 7                                 | Bit 6 | Bit 5               | Bit 4               | Bit 3 | Bit 2  | Bit 1 | Bit 0  | Register<br>on page |
|----------|---------------------------------------|-------|---------------------|---------------------|-------|--------|-------|--------|---------------------|
| BAUD1CON | ABDOVF                                | RCIDL |                     | SCKP                | BRG16 |        | WUE   | ABDEN  | 153                 |
| BAUD2CON | ABDOVF                                | RCIDL | —                   | SCKP                | BRG16 | _      | WUE   | ABDEN  | 153                 |
| INTCON   | GIE                                   | PEIE  | TMR0IE              | INTE                | IOCIE | TMR0IF | INTF  | IOCIF  | 65                  |
| PIE1     | TMR1GIE                               | ADIE  | RCIE <sup>(1)</sup> | TXIE <sup>(1)</sup> | —     | —      | —     | TMR1IE | 66                  |
| PIR1     | TMR1GIF                               | ADIF  | RCIF <sup>(1)</sup> | TXIF <sup>(1)</sup> | —     | _      |       | TMR1IF | 68                  |
| RCSTA    | SPEN                                  | RX9   | SREN                | CREN                | ADDEN | FERR   | OERR  | RX9D   | 152                 |
| SPBRGL   | EUSART Baud Rate Generator, Low Byte  |       |                     |                     | 154*  |        |       |        |                     |
| SPBRGH   | EUSART Baud Rate Generator, High Byte |       |                     |                     | 154*  |        |       |        |                     |
| TXREG    | EUSART Transmit Register              |       |                     |                     | 144*  |        |       |        |                     |
| TXSTA    | CSRC                                  | TX9   | TXEN                | SYNC                | SENDB | BRGH   | TRMT  | TX9D   | 151                 |

**Legend:** — = unimplemented locations, read as '0'. Shaded bits are not used for asynchronous transmission.

\* Page provides register information.

Note 1: PIC16LF1904/7 only.

| REGISTER 19-2: LCD | <b>PS: LCD PHASE REGISTER</b> |
|--------------------|-------------------------------|
|--------------------|-------------------------------|

| R/W-0/0          | R/W-0/0                                   | R-0/0                  | R-0/0             | R/W-0/0        | R/W-0/0          | R/W-1/1          | R/W-1/1      |
|------------------|-------------------------------------------|------------------------|-------------------|----------------|------------------|------------------|--------------|
| WFT              | BIASMD                                    | LCDA                   | WA                |                | LP<              | 3:0>             |              |
| bit 7            |                                           | 1                      |                   |                |                  |                  | bit 0        |
| L                |                                           |                        |                   |                |                  |                  |              |
| Legend:          |                                           |                        |                   |                |                  |                  |              |
| R = Readable     | bit                                       | W = Writable           | bit               | U = Unimplen   | nented bit, read | as '0'           |              |
| u = Bit is unch  | anged                                     | x = Bit is unkr        | nown              | -n/n = Value a | at POR and BOI   | R/Value at all o | other Resets |
| '1' = Bit is set |                                           | '0' = Bit is clea      | ared              | C = Only clea  | rable bit        |                  |              |
|                  |                                           |                        |                   |                |                  |                  |              |
| bit 7            | WFT: Wavefo                               | rm Type bit            |                   |                |                  |                  |              |
|                  | 1 = Type-Bp<br>0 = Type-Ap                | hase changes           | on each fram      | e boundary     |                  |                  |              |
| bit 6            | BIASMD: Bia                               | is Mode Select         | hit               | ommon type     |                  |                  |              |
| bit o            | When LMUX<                                | <1:0> = <u>00</u> :    |                   |                |                  |                  |              |
|                  | 0 = Static Bia                            | s mode (do not         | set this bit to   | oʻ1')          |                  |                  |              |
|                  | When LMUX<                                | < <u>1:0&gt; = 01:</u> |                   |                |                  |                  |              |
|                  | 1 = 1/2 Bias n                            | node                   |                   |                |                  |                  |              |
|                  | When LMUX<                                | <1:0> = 10:            |                   |                |                  |                  |              |
|                  | 1 = 1/2 Bias n                            | node                   |                   |                |                  |                  |              |
|                  | 0 = 1/3 Bias n                            | node                   |                   |                |                  |                  |              |
|                  | 0 = 1/2 Rice n                            | $\frac{1}{1} = 11$     | ot this bit to '1 | ')             |                  |                  |              |
| bit 5            |                                           | Active Status bi       | t                 | - )            |                  |                  |              |
| bit 0            | 1 = LCD drive                             | er module is ac        | tive              |                |                  |                  |              |
|                  | 0 = LCD drive                             | er module is ina       | active            |                |                  |                  |              |
| bit 4            | WA: LCD Wri                               | te Allow Status        | bit               |                |                  |                  |              |
|                  | 1 = Writing to                            | the LCDDATA            | n registers is    | allowed        |                  |                  |              |
| hit 2 0          |                                           |                        | n registers is    | not allowed    |                  |                  |              |
| DIE 3-0          | 1111 - 1.16                               | D Prescaler Se         | lection bits      |                |                  |                  |              |
|                  | 1111 = 1.10<br>1110 = 1:15                |                        |                   |                |                  |                  |              |
|                  | 1101 = 1:14                               |                        |                   |                |                  |                  |              |
|                  | 1100 = 1:13                               |                        |                   |                |                  |                  |              |
|                  | 1011 = 1:12                               |                        |                   |                |                  |                  |              |
|                  | 1010 = 1.11<br>1001 = 1.10                |                        |                   |                |                  |                  |              |
|                  | 1000 = 1:10<br>1000 = 1:9                 |                        |                   |                |                  |                  |              |
|                  | 0111 <b>= 1:8</b>                         |                        |                   |                |                  |                  |              |
|                  | 0110 = <b>1</b> :7                        |                        |                   |                |                  |                  |              |
|                  | 0101 = 1:6                                |                        |                   |                |                  |                  |              |
|                  | $0 \perp 0 0 = 1.5$<br>$0 \cap 1 1 = 1.2$ |                        |                   |                |                  |                  |              |
|                  | 0010 = 1:3                                |                        |                   |                |                  |                  |              |
|                  | 0001 = 1:2                                |                        |                   |                |                  |                  |              |
|                  | 0000 = 1:1                                |                        |                   |                |                  |                  |              |

# 19.2 LCD Clock Source Selection

The LCD module has three possible clock sources:

- Fosc/256
- T10SC
- LFINTOSC

The first clock source is the system clock divided by 256 (Fosc/256). This divider ratio is chosen to provide about 1 kHz output when the system clock is 8 MHz. The divider is not programmable. Instead, the LCD prescaler bits LP<3:0> of the LCDPS register are used to set the LCD frame clock rate.

The second clock source is the T1OSC. This also gives about 1 kHz when a 32.768 kHz crystal is used with the Timer1 oscillator. To use the Timer1 oscillator as a clock source, the T1OSCEN bit of the T1CON register should be set.

The third clock source is the 31 kHz LFINTOSC, which provides approximately 1 kHz output.

The second and third clock sources may be used to continue running the LCD while the processor is in Sleep.

Using bits CS<1:0> of the LCDCON register can select any of these clock sources.

#### 19.2.1 LCD PRESCALER

A 4-bit counter is available as a prescaler for the LCD clock. The prescaler is not directly readable or writable; its value is set by the LP<3:0> bits of the LCDPS register, which determine the prescaler assignment and prescale ratio.

The prescale values are selectable from 1:1 through 1:16.



# FIGURE 19-2: LCD CLOCK GENERATION





| ΜΟΥΨΙ      | Move W to INDFn                                                                                                                                                                                                                                                                                                                                                             |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:    | [ <i>label</i> ] MOVWI ++FSRn<br>[ <i>label</i> ] MOVWIFSRn<br>[ <i>label</i> ] MOVWI FSRn++<br>[ <i>label</i> ] MOVWI FSRn<br>[ <i>label</i> ] MOVWI k[FSRn]                                                                                                                                                                                                               |
| Operands:  | n ∈ [0,1]<br>mm ∈ [00,01, 10, 11]<br>-32 ≤ k ≤ 31                                                                                                                                                                                                                                                                                                                           |
| Operation: | $\label{eq:W} \begin{array}{l} W \rightarrow INDFn \\ Effective address is determined by \\ \bullet \ FSR + 1 \ (preincrement) \\ \bullet \ FSR + 1 \ (predecrement) \\ \bullet \ FSR + k \ (relative offset) \\ After the Move, the FSR value will be \\ either: \\ \bullet \ FSR + 1 \ (all increments) \\ \bullet \ FSR - 1 \ (all decrements) \\ Unchanged \end{array}$ |

Status Affected:

| Mode          | Syntax | mm |
|---------------|--------|----|
| Preincrement  | ++FSRn | 00 |
| Predecrement  | FSRn   | 01 |
| Postincrement | FSRn++ | 10 |
| Postdecrement | FSRn   | 11 |

None

Description:

This instruction is used to move data between W and one of the indirect registers (INDFn). Before/after this move, the pointer (FSRn) is updated by pre/post incrementing/decrementing it.

Note: The INDFn registers are not physical registers. Any instruction that accesses an INDFn register actually accesses the register at the address specified by the FSRn.

FSRn is limited to the range 0000h -FFFFh. Incrementing/decrementing it beyond these bounds will cause it to wrap-around.

The increment/decrement operation on FSRn WILL NOT affect any Status bits.

| NOP              | No Operation  |
|------------------|---------------|
| Syntax:          | [label] NOP   |
| Operands:        | None          |
| Operation:       | No operation  |
| Status Affected: | None          |
| Description:     | No operation. |
| Words:           | 1             |
| Cycles:          | 1             |
| Example:         | NOP           |

| OPTION           | Load OPTION_REG Register with W                                                                           |
|------------------|-----------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] OPTION                                                                                            |
| Operands:        | None                                                                                                      |
| Operation:       | $(W) \to OPTION\_REG$                                                                                     |
| Status Affected: | None                                                                                                      |
| Description:     | Move data from W register to<br>OPTION_REG register.                                                      |
| Words:           | 1                                                                                                         |
| Cycles:          | 1                                                                                                         |
| Example:         | OPTION                                                                                                    |
|                  | Before Instruction<br>OPTION_REG = 0xFF<br>W = 0x4F<br>After Instruction<br>OPTION_REG = 0x4F<br>W = 0x4F |

| RESET            | Software Reset                                                                   |
|------------------|----------------------------------------------------------------------------------|
| Syntax:          | [label] RESET                                                                    |
| Operands:        | None                                                                             |
| Operation:       | Execute a device Reset. Resets the RI flag of the PCON register.                 |
| Status Affected: | None                                                                             |
| Description:     | This instruction provides a way to<br>execute a hardware Reset by soft-<br>ware. |

| SWAPF            | Swap Nibbles in f                                                                                                                                                      |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [label] SWAPF f,d                                                                                                                                                      |  |  |  |  |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                            |  |  |  |  |
| Operation:       | $(f<3:0>) \rightarrow (destination<7:4>), (f<7:4>) \rightarrow (destination<3:0>)$                                                                                     |  |  |  |  |
| Status Affected: | None                                                                                                                                                                   |  |  |  |  |
| Description:     | The upper and lower nibbles of register 'f' are exchanged. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in register 'f'. |  |  |  |  |

| XORLW            | Exclusive OR literal with W                                                                                   |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] XORLW k                                                                                      |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                           |  |  |  |  |
| Operation:       | (W) .XOR. $k \rightarrow (W)$                                                                                 |  |  |  |  |
| Status Affected: | Z                                                                                                             |  |  |  |  |
| Description:     | The contents of the W register are XOR'ed with the 8-bit literal 'k'. The result is placed in the W register. |  |  |  |  |

| TRIS             | Load TRIS Register with W                                                                                                                            |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [label] TRIS f                                                                                                                                       |  |  |  |
| Operands:        | $5 \leq f \leq 7$                                                                                                                                    |  |  |  |
| Operation:       | (W) $\rightarrow$ TRIS register 'f'                                                                                                                  |  |  |  |
| Status Affected: | None                                                                                                                                                 |  |  |  |
| Description:     | Move data from W register to TRIS<br>register.<br>When 'f' = 5, TRISA is loaded.<br>When 'f' = 6, TRISB is loaded.<br>When 'f' = 7, TRISC is loaded. |  |  |  |

| XORWF            | Exclusive OR W with f                                                                                                                                                           |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [label] XORWF f,d                                                                                                                                                               |  |  |  |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                                                     |  |  |  |
| Operation:       | (W) .XOR. (f) $\rightarrow$ (destination)                                                                                                                                       |  |  |  |
| Status Affected: | Z                                                                                                                                                                               |  |  |  |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |  |  |  |

NOTES:

# 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





| Units                    |    | MILLIMETERS |     |      |
|--------------------------|----|-------------|-----|------|
| Dimension Limits         |    | MIN         | NOM | MAX  |
| Number of Pins           | Z  | 28          |     |      |
| Pitch                    | е  | 1.27 BSC    |     |      |
| Overall Height           | A  | -           | -   | 2.65 |
| Molded Package Thickness | A2 | 2.05        | -   | -    |
| Standoff §               | A1 | 0.10        | -   | 0.30 |
| Overall Width            | E  | 10.30 BSC   |     |      |
| Molded Package Width     | E1 | 7.50 BSC    |     |      |
| Overall Length           | D  | 17.90 BSC   |     |      |
| Chamfer (Optional)       | h  | 0.25        | -   | 0.75 |
| Foot Length              | L  | 0.40        | -   | 1.27 |
| Footprint                | L1 | 1.40 REF    |     |      |
| Lead Angle               | Θ  | 0°          | -   | I    |
| Foot Angle               | φ  | 0°          | -   | 8°   |
| Lead Thickness           | С  | 0.18        | -   | 0.33 |
| Lead Width               | b  | 0.31        | -   | 0.51 |
| Mold Draft Angle Top     | α  | 5°          | -   | 15°  |
| Mold Draft Angle Bottom  | β  | 5°          | -   | 15°  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing C04-052C Sheet 2 of 2