



Welcome to **E-XFL.COM** 

<u>Embedded - Microcontrollers - Application</u>
<u>Specific</u>: Tailored Solutions for Precision and Performance

Embedded - Microcontrollers - Application Specific represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications.

What Are <u>Embedded - Microcontrollers - Application Specific</u>?

Application enacific microcontrollars are analysered to

| Details                 |                                                                             |
|-------------------------|-----------------------------------------------------------------------------|
| Product Status          | Obsolete                                                                    |
| Applications            | HB LED Controller                                                           |
| Core Processor          | M8C                                                                         |
| Program Memory Type     | FLASH (16KB)                                                                |
| Controller Series       | CY8CLED                                                                     |
| RAM Size                | 1K x 8                                                                      |
| Interface               | I <sup>2</sup> C, SPI, UART/USART, USB                                      |
| Number of I/O           | 56                                                                          |
| Voltage - Supply        | 3V ~ 5.25V                                                                  |
| Operating Temperature   | -40°C ~ 85°C                                                                |
| Mounting Type           | Surface Mount                                                               |
| Package / Case          | 68-VFQFN Exposed Pad                                                        |
| Supplier Device Package | 68-QFN (8x8)                                                                |
| Purchase URL            | https://www.e-xfl.com/product-detail/infineon-technologies/cy8cled04-68ltxi |
|                         |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## EZ-Color™ Functional Overview

Cypress's EZ-Color family of devices offers the ideal control solution for high brightness LED applications requiring intelligent dimming control. EZ-Color devices combine the power and flexibility of Programmable System-on-Chip (PSoC®); with Cypress's precise illumination signal modulation (PrISMTM) modulation technology providing lighting designers a fully customizable and integrated lighting solution platform.

The EZ-Color family supports a range of independent LED channels from 4 channels at 32 bits of resolution each, up to 16 channels at 8 bits of resolution each. This enables lighting designers the flexibility to choose the LED array size and color quality. PSoC Designer software, with lighting specific drivers, can significantly cut development time and simplify implementation of fixed color points through temperature, optical, and LED binning compensation. EZ-Color's virtually limitless analog and digital customization enable simple integration of features in addition to intelligent lighting, such as CapSense, battery charging, image stabilization, and motor control during the development process. These features, along with Cypress's best-in-class quality and design support, make EZ-Color the ideal choice for intelligent HB LED control applications.

### Target Applications

- LCD Backlight
- Large Signs
- General Lighting
- Architectural Lighting
- Camera/Cell Phone Flash
- Flashlights

### The PSoC Core

The PSoC Core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable General Purpose I/O (GPIO).

The M8C CPU core is a powerful processor with speeds up to 68 MHz, providing a four MIPS 8-bit Harvard-architecture microprocessor. The CPU uses an interrupt controller with up to 20 vectors, to simplify programming of real time embedded events. Program execution is timed and protected using the included Sleep and watchdog timers (WDT).

Memory encompasses 16K of flash for program storage, 1K of SRAM for data storage, and up to 2K of EEPROM emulated using the flash. Program flash uses four protection levels on blocks of 64 bytes, allowing customized software IP protection.

The EZ-Color family incorporates flexible internal clock generators, including a 24 MHz internal main oscillator (IMO) accurate to 8 percent over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32 kHz internal low speed oscillator (ILO) is provided for the sleep timer and WDT. The clocks, together with programmable clock dividers (as a system resource), provide the flexibility to integrate almost any timing requirement into the EZ-Color device. In USB systems, the IMO self-tunes to  $\pm\,0.25\%$  accuracy for USB communication.

EZ-Color GPIOs provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin can also generate a system interrupt on high level, low level, and change from last read.

## The Digital System

The digital system is composed of four digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8-, 16-, 24-, and 32-bit peripherals, which are called user module references.

Digital peripheral configurations include:

- PrISM (8- to 32-bit)
- Full speed USB (12 Mbps)
- PWMs (8- to 32-bit)
- PWMs with Dead band (8- to 24-bit)
- Counters (8- to 32-bit)
- Timers (8- to 32-bit)
- UART 8-bit with selectable parity
- SPI master and slave
- I<sup>2</sup>C slave and multi-master
- Cyclical Redundancy Checker (CRC)/Generator (8- to 32-bit)
- IrDA
- Generators (8- to 32-bit)

The digital blocks can be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

Digital blocks are provided in rows of four, where the number of blocks varies by EZ-Color device family. This allows you the optimum choice of system resources for your application. Family resources are shown in the table titled EZ-Color Device Characteristics.

Figure 1. Digital System Block Diagram





## The Analog System

The Analog System is composed of six configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common EZ-Color analog functions (most available as user modules) are listed below.

- Analog-to-digital converters (up to 2, with 6- to 14-bit resolution, selectable as Incremental, Delta Sigma, and SAR)
- Filters (2 and 4 pole band-pass, low-pass, and notch)
- Amplifiers (up to 2, with selectable gain to 48x)
- Instrumentation amplifiers (1 with selectable gain to 93x)
- Comparators (up to 2, with 16 selectable thresholds)
- DACs (up to 2, with 6- to 9-bit resolution)
- Multiplying DACs (up to 2, with 6- to 9-bit resolution)
- High current output drivers (two with 30 mA drive as a PSoC Core Resource)
- 1.3-V reference (as a system resource)
- DTMF Dialer
- Modulators
- Correlators
- Peak detectors
- Many other topologies possible

Analog blocks are arranged in a column of three, which includes one Continuous Time (CT) and two Switched Capacitor (SC) blocks, as shown in the figure below.

Figure 2. Analog System Block Diagram





## **Getting Started**

The quickest way to understand PSoC silicon is to read this data sheet and then use the PSoC Designer integrated development environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications.

For in depth information, along with detailed programming details, see the PSoC® Programmable System-on-Chip Technical Reference Manual.

For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device data sheets on the web at http://www.cypress.com/ez-color.

## **Application Notes**

Cypress application notes are an excellent introduction to the wide variety of possible PSoC designs.

### **Development Kits**

PSoC Development Kits are available online from and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark.

#### **Training**

Free PSoC technical training (on demand, webinars, and workshops), which is available online via www.cypress.com, covers a wide variety of topics and skill levels to assist you in your designs.

#### **CYPros Consultants**

Certified PSoC consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC consultant go to the CYPros Consultants web site.

### Solutions Library

Visit our growing library of solution focused designs. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly.

### **Technical Support**

Technical support – including a searchable Knowledge Base articles and technical forums – is also available online. If you cannot find an answer to your question, call our Technical Support hotline at 1-800-541-4736.

## **Development Tools**

PSoC Designer™ is the revolutionary integrated design environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes:

- Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration
- Extensive user module catalog
- Integrated source-code editor (C and assembly)
- Free C compiler with no size restrictions or time limits
- Built-in debugger
- In-circuit emulation
- Built-in support for communication interfaces:
- ☐ Hardware and software I<sup>2</sup>C slaves and masters
- ☐ Full-speed USB 2.0
- □ Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless

PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7.

## **PSoC Designer Software Subsystems**

## Design Entry

In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are analog-to-digital converters (ADCs), digital-to-analog converters (DACs), amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this lets you to use more than 100 percent of PSoC's resources for an application.



# **Register Conventions**

This section lists the registers of the CY8CLED04 EZ-Color device.

## **Abbreviations Used**

The register conventions specific to this section are listed in the following table.

| Convention | Description                  |  |  |  |  |
|------------|------------------------------|--|--|--|--|
| R          | Read register or bit(s)      |  |  |  |  |
| W          | Write register or bit(s)     |  |  |  |  |
| L          | Logical register or bit(s)   |  |  |  |  |
| С          | Clearable register or bit(s) |  |  |  |  |
| #          | Access is bit specific       |  |  |  |  |

## **Register Mapping Tables**

The device has a total register address space of 512 bytes. The register space is referred to as I/O space and is divided into two banks., Bank 0 and Bank 1. The XOI bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XOI bit is set to 1, the user is in Bank 1.

Note In the following register mapping tables, blank fields are Reserved and should not be accessed.

Table 3. Register Map Bank 0 Table: User Space

| Name     | Addr (0,Hex) | Access | Name           | Addr (0,Hex) | Access | Name     | Addr (0,Hex) | Access | Name     | Addr (0,Hex) | Access |
|----------|--------------|--------|----------------|--------------|--------|----------|--------------|--------|----------|--------------|--------|
| PRT0DR   | 00           | RW     | PMA0_DR        | 40           | RW     | ASC10CR0 | 80           | RW     |          | C0           |        |
| PRT0IE   | 01           | RW     | PMA1_DR        | 41           | RW     | ASC10CR1 | 81           | RW     |          | C1           |        |
| PRT0GS   | 02           | RW     | PMA2_DR        | 42           | RW     | ASC10CR2 | 82           | RW     |          | C2           |        |
| PRT0DM2  | 03           | RW     | PMA3_DR        | 43           | RW     | ASC10CR3 | 83           | RW     |          | C3           |        |
| PRT1DR   | 04           | RW     | PMA4_DR        | 44           | RW     | ASD11CR0 | 84           | RW     |          | C4           |        |
| PRT1IE   | 05           | RW     | PMA5_DR        | 45           | RW     | ASD11CR1 | 85           | RW     |          | C5           |        |
| PRT1GS   | 06           | RW     | PMA6_DR        | 46           | RW     | ASD11CR2 | 86           | RW     |          | C6           |        |
| PRT1DM2  | 07           | RW     | PMA7_DR        | 47           | RW     | ASD11CR3 | 87           | RW     |          | C7           |        |
| PRT2DR   | 08           | RW     | USB_SOF0       | 48           | R      |          | 88           |        |          | C8           |        |
| PRT2IE   | 09           | RW     | USB_SOF1       | 49           | R      |          | 89           |        |          | C9           |        |
| PRT2GS   | 0A           | RW     | USB_CR0        | 4A           | RW     |          | 8A           |        |          | CA           |        |
| PRT2DM2  | 0B           | RW     | USBI/O_CR<br>0 | 4B           | #      |          | 8B           |        |          | СВ           |        |
| PRT3DR   | 0C           | RW     | USBI/O_CR<br>1 | 4C           | RW     |          | 8C           |        |          | CC           |        |
| PRT3IE   | 0D           | RW     |                | 4D           |        |          | 8D           |        |          | CD           |        |
| PRT3GS   | 0E           | RW     | EP1_CNT1       | 4E           | #      |          | 8E           |        |          | CE           |        |
| PRT3DM2  | 0F           | RW     | EP1_CNT        | 4F           | RW     |          | 8F           |        |          | CF           |        |
| PRT4DR   | 10           | RW     | EP2_CNT1       | 50           | #      | ASD20CR0 | 90           | RW     | CUR_PP   | D0           | RW     |
| PRT4IE   | 11           | RW     | EP2_CNT        | 51           | RW     | ASD20CR1 | 91           | RW     | STK_PP   | D1           | RW     |
| PRT4GS   | 12           | RW     | EP3_CNT1       | 52           | #      | ASD20CR2 | 92           | RW     |          | D2           |        |
| PRT4DM2  | 13           | RW     | EP3_CNT        | 53           | RW     | ASD20CR3 | 93           | RW     | IDX_PP   | D3           | RW     |
| PRT5DR   | 14           | RW     | EP4_CNT1       | 54           | #      | ASC21CR0 | 94           | RW     | MVR_PP   | D4           | RW     |
| PRT5IE   | 15           | RW     | EP4_CNT        | 55           | RW     | ASC21CR1 | 95           | RW     | MVW_PP   | D5           | RW     |
| PRT5GS   | 16           | RW     | EP0_CR         | 56           | #      | ASC21CR2 | 96           | RW     | I2C_CFG  | D6           | RW     |
| PRT5DM2  | 17           | RW     | EP0_CNT        | 57           | #      | ASC21CR3 | 97           | RW     | I2C_SCR  | D7           | #      |
|          | 18           |        | EP0_DR0        | 58           | RW     |          | 98           |        | I2C_DR   | D8           | RW     |
|          | 19           |        | EP0_DR1        | 59           | RW     |          | 99           |        | I2C_MSCR | D9           | #      |
|          | 1A           |        | EP0_DR2        | 5A           | RW     |          | 9A           |        | INT_CLR0 | DA           | RW     |
|          | 1B           |        | EP0_DR3        | 5B           | RW     |          | 9B           |        | INT_CLR1 | DB           | RW     |
| PRT7DR   | 1C           | RW     | EP0_DR4        | 5C           | RW     |          | 9C           |        | INT_CLR2 | DC           | RW     |
| PRT7IE   | 1D           | RW     | EP0_DR5        | 5D           | RW     |          | 9D           |        | INT_CLR3 | DD           | RW     |
| PRT7GS   | 1E           | RW     | EP0_DR6        | 5E           | RW     |          | 9E           |        | INT_MSK3 | DE           | RW     |
| PRT7DM2  | 1F           | RW     | EP0_DR7        | 5F           | RW     |          | 9F           |        | INT_MSK2 | DF           | RW     |
| DBB00DR0 | 20           | #      | AMX_IN         | 60           | RW     |          | A0           |        | INT_MSK0 | E0           | RW     |
| DBB00DR1 | 21           | W      | AMUXCFG        | 61           | RW     |          | A1           |        | INT_MSK1 | E1           | RW     |

Blank fields are Reserved and should not be accessed.

# Access is bit specific.



Table 4. Register Map Bank 1 Table: Configuration Space (continued)

|         | Register Map |        |                |              |      |         |              |        |           |              |                                                  |
|---------|--------------|--------|----------------|--------------|------|---------|--------------|--------|-----------|--------------|--------------------------------------------------|
| Name    | Addr (1,Hex) | Access | Name           | Addr (1,Hex) |      |         | Addr (1,Hex) | Access | Name      | Addr (1,Hex) |                                                  |
| PRT4DM1 | 11           | RW     | PMA1_RA        | 51           | RW   | ASD20CR | 91           | RW     | GDI_E_IN  | D1           | RW                                               |
| PRT4IC0 | 12           | RW     | PMA2_RA        | 52           | RW   | ASD20CR | 92           | RW     | GDI_O_OU  | D2           | RW                                               |
| PRT4IC1 | 13           | RW     | PMA3_RA        | 53           | RW   | ASD20CR | 93           | RW     | GDI_E_OU  | D3           | RW                                               |
| PRT5DM0 | 14           | RW     | PMA4_RA        | 54           | RW   | ASC21CR | 94           | RW     |           | D4           |                                                  |
| PRT5DM1 | 15           | RW     | PMA5_RA        | 55           | RW   | ASC21CR | 95           | RW     |           | D5           |                                                  |
| PRT5IC0 | 16           | RW     | PMA6_RA        | 56           | RW   | ASC21CR | 96           | RW     |           | D6           |                                                  |
| PRT5IC1 | 17           | RW     | PMA7_RA        | 57           | RW   | ASC21CR | 97           | RW     |           | D7           |                                                  |
|         | 18           |        |                | 58           |      | 3       | 98           |        | MUX_CR0   | D8           | RW                                               |
|         | 19           |        |                | 59           |      |         | 99           |        | MUX_CR1   | D9           | RW                                               |
|         | 1A           |        |                | 5A           |      |         | 9A           |        | MUX_CR2   | DA           | RW                                               |
|         | 1B           |        |                | 5B           |      |         | 9B           |        | MUX_CR3   | DB           | RW                                               |
| PRT7DM0 | 1C           | RW     |                | 5C           |      |         | 9C           |        | WUX_CR3   | DC           | KVV                                              |
| PRT7DM0 |              |        |                |              |      |         |              |        | 000 00 FN | DD           | DW                                               |
|         | 1D           | RW     |                | 5D           |      |         | 9D           |        | OSC_GO_EN |              | RW                                               |
| PRT7IC0 | 1E           | RW     |                | 5E           |      |         | 9E           |        | OSC_CR4   | DE           | RW                                               |
| PRT7IC1 | 1F           | RW     | 011/ 000       | 5F           | 5144 |         | 9F           |        | OSC_CR3   | DF           | RW                                               |
| DBB00FN | 20           | RW     | CLK_CR0        | 60           | RW   |         | A0           |        | OSC_CR0   | E0           | RW                                               |
| DBB00IN | 21           | RW     | CLK_CR1        | 61           | RW   |         | A1           |        | OSC_CR1   | E1           | RW                                               |
| DBB00OU | 22           | RW     | ABF_CR0        | 62           | RW   |         | A2           |        | OSC_CR2   | E2           | RW                                               |
|         | 23           |        | AMD_CR0        | 63           | RW   |         | A3           |        | VLT_CR    | E3           | RW                                               |
| DBB01FN | 24           | RW     | CMP_GO_E<br>N  | 64           | RW   |         | A4           |        | VLT_CMP   | E4           | R                                                |
| DBB01IN | 25           | RW     | CMP_GO_E<br>N1 | 65           | RW   |         | A5           |        |           | E5           |                                                  |
| DBB01OU | 26           | RW     | AMD_CR1        | 66           | RW   |         | A6           |        |           | E6           |                                                  |
|         | 27           |        | ALT_CR0        | 67           | RW   |         | A7           |        |           | E7           |                                                  |
| DCB02FN | 28           | RW     |                | 68           |      |         | A8           |        | IMO_TR    | E8           | W                                                |
| DCB02IN | 29           | RW     |                | 69           |      |         | A9           |        | ILO_TR    | E9           | W                                                |
| DCB02OU | 2A           | RW     |                | 6A           |      |         | AA           |        | BDG_TR    | EA           | RW                                               |
|         | 2B           |        |                | 6B           |      |         | AB           |        | ECO_TR    | EB           | W                                                |
| DCB03FN | 2C           | RW     | TMP DR0        | 6C           | RW   |         | AC           |        | MUX_CR4   | EC           | RW                                               |
| DCB03IN | 2D           | RW     | TMP_DR1        | 6D           | RW   |         | AD           |        | MUX_CR5   | ED           | RW                                               |
| DCB03OU | 2E           | RW     | TMP_DR2        | 6E           | RW   |         | AE           |        |           | EE           |                                                  |
|         | 2F           |        | TMP_DR3        | 6F           | RW   |         | AF           |        |           | EF           |                                                  |
|         | 30           |        | ACB00CR3       | 70           | RW   | RDI0RI  | B0           | RW     |           | F0           |                                                  |
|         | 31           |        | ACB00CR0       | 71           | RW   | RDIOSYN | B1           | RW     |           | F1           |                                                  |
|         | 32           |        | ACB00CR1       | 72           | RW   | RDIOIS  | B2           | RW     |           | F2           | <del>                                     </del> |
|         | 33           |        | ACB00CR1       | 73           | RW   | RDI0LT0 | B3           | RW     |           | F3           |                                                  |
|         | 34           |        | ACB00CR2       | 74           | RW   | RDI0LT0 | B4           | RW     |           | F4           | -                                                |
|         | 35           |        | ACB01CR0       | 75           | RW   | RDI0RO0 | B5           | RW     |           | F5           |                                                  |
|         | 36           |        | ACB01CR0       | 76           | RW   | RDI0RO0 | B6           | RW     | -         | F6           | <del>                                     </del> |
|         | 37           |        | ACB01CR1       | 77           | RW   | וטאטוטא | B7           | IZAA   | CPU_F     | F7           | RL                                               |
|         | 38           |        | ACBUICK2       | 78           | KVV  |         | B8           |        | CPU_F     | F8           | KL                                               |
|         |              |        |                | 78           |      |         | B8           |        |           | F9           |                                                  |
|         | 39           |        |                |              |      |         |              |        |           |              | 1                                                |
|         | 3A           |        |                | 7A           |      |         | BA           |        |           | FA           | <u> </u>                                         |
|         | 3B           |        |                | 7B           |      |         | BB           |        |           | FB           |                                                  |
|         | 3C           |        |                | 7C           |      |         | BC           |        | D10.65    | FC           | D)4:                                             |
|         | 3D           |        |                | 7D           |      |         | BD           |        | DAC_CR    | FD           | RW                                               |
|         | 3E           |        |                | 7E           |      |         | BE           |        | CPU_SCR1  | FE           | #                                                |
|         | 3F           |        |                | 7F           |      |         | BF           |        | CPU_SCR0  | FF           | #                                                |

Blank fields are Reserved and should not be accessed.

# Access is bit specific.



Table 5. DC GPI/O Specifications (continued)

| Symbol           | Description                       | Min | Тур | Max | Units | Notes                                                                                         |
|------------------|-----------------------------------|-----|-----|-----|-------|-----------------------------------------------------------------------------------------------|
| I <sub>OH</sub>  | High level source current         | 10  | I   | ı   | mA    | $V_{OH} = V_{DD}$ -1.0 V. See the limitations of the total current in the Note for $V_{OH}$ . |
| I <sub>OL</sub>  | Low level sink current            | 25  | -   | -   | mA    | $V_{OL} = 0.75$ V. See the limitations of the total current in the Note for $V_{OL}$ .        |
| $V_{IL}$         | Input low level                   | -   | _   | 0.8 | V     | $V_{DD} = 3.0 \text{ to } 5.25.$                                                              |
| $V_{IH}$         | Input high level                  | 2.1 | _   |     | V     | $V_{DD} = 3.0 \text{ to } 5.25.$                                                              |
| $V_{H}$          | Input hysterisis                  | ı   | 60  | ı   | mV    |                                                                                               |
| $I_{IL}$         | Input leakage (absolute value)    | 1   | 1   | _   | nA    | Gross tested to 1 μA.                                                                         |
| C <sub>IN</sub>  | Capacitive load on pins as input  | -   | 3.5 | 10  | pF    | Package and pin dependent.<br>Temp = 25 °C.                                                   |
| C <sub>OUT</sub> | Capacitive load on pins as output | _   | 3.5 | 10  | pF    | Package and pin dependent.<br>Temp = 25 °C.                                                   |

# DC Full-Speed USB Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-10~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and  $-10~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V and 3.3 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 6. DC Full-Speed (12 Mbps) USB Specifications

| Symbol            | Description                          | Min | Тур | Max | Units | Notes                                           |
|-------------------|--------------------------------------|-----|-----|-----|-------|-------------------------------------------------|
| USB Inte          | rface                                |     |     |     |       |                                                 |
| V <sub>DI</sub>   | Differential input sensitivity       | 0.2 | _   | _   | V     | (D+) - (D-)                                     |
| $V_{CM}$          | Differential input common mode range | 0.8 | _   | 2.5 | V     |                                                 |
| V <sub>SE</sub>   | Single ended receiver threshold      | 0.8 | _   | 2.0 | V     |                                                 |
| C <sub>IN</sub>   | Transceiver capacitance              | -   | _   | 20  | pF    |                                                 |
| I <sub>I/O</sub>  | High-Z State data line leakage       | -10 | _   | 10  | μΑ    | 0 V < V <sub>IN</sub> < 3.3 V.                  |
| R <sub>EXT</sub>  | External USB series resistor         | 23  | _   | 25  | W     | In series with each USB pin.                    |
| V <sub>UOH</sub>  | Static output high, driven           | 2.8 | _   | 3.6 | V     | 15 kΩ ± 5% to Ground. Internal pull-up enabled. |
| V <sub>UOHI</sub> | Static output high, idle             | 2.7 | -   | 3.6 | V     | 15 kΩ ± 5% to Ground. Internal pull-up enabled. |
| V <sub>UOL</sub>  | Static output low                    | -   | _   | 0.3 | V     | 15 kΩ ± 5% to Ground. Internal pull-up enabled. |
| Z <sub>O</sub>    | USB driver output impedance          | 28  | _   | 44  | W     | Including R <sub>EXT</sub> resistor.            |
| V <sub>CRS</sub>  | D+/D- crossover voltage              | 1.3 | _   | 2.0 | V     |                                                 |



Table 8. 3.3-V DC Operational Amplifier Specifications

| Symbol                   | Description                                                                                                                                                                                                                                      | Min                                                | Тур                               | Max                                | Units                      | Notes                                                                                                                                                                                   |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------------------------------|------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>        | Input offset voltage (absolute value)                                                                                                                                                                                                            |                                                    |                                   |                                    |                            | Power = high, opamp bias =                                                                                                                                                              |
|                          | Power = low, opamp bias = high                                                                                                                                                                                                                   | _                                                  | 1.65                              | 10                                 | mV                         | high setting is not allowed for                                                                                                                                                         |
|                          | Power = medium, opamp bias = high                                                                                                                                                                                                                | _                                                  | 1.32                              | 8                                  | mV                         | 3.3 V V <sub>DD</sub> operation                                                                                                                                                         |
|                          | Power = high, opamp bias = high                                                                                                                                                                                                                  | _                                                  | _                                 | _                                  | mV                         |                                                                                                                                                                                         |
| $TCV_{OSOA}$             | Average input offset voltage drift                                                                                                                                                                                                               | _                                                  | 7.0                               | 35.0                               | μV/°C                      |                                                                                                                                                                                         |
| I <sub>EBOA</sub>        | Input leakage current (port 0 analog pins)                                                                                                                                                                                                       | _                                                  | 20                                | -                                  | pА                         | Gross tested to 1 µA.                                                                                                                                                                   |
| C <sub>INOA</sub>        | Input capacitance (port 0 analog pins)                                                                                                                                                                                                           | _                                                  | 4.5                               | 9.5                                | pF                         | Package and pin dependent.<br>Temp = 25 °C.                                                                                                                                             |
| V <sub>CMOA</sub>        | Common mode voltage range                                                                                                                                                                                                                        | 0.2                                                | 1                                 | V <sub>DD</sub> – 0.2              | V                          | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. |
| G <sub>OLOA</sub>        | Open loop gain Power = low, opamp bias = low Power = medium, opamp bias = low Power = high, opamp bias = low                                                                                                                                     | 60<br>60<br>80                                     |                                   | -<br>-<br>-                        | dB<br>dB<br>dB             | Specification is applicable at<br>Low opamp bias. For high<br>opamp bias mode (except high<br>power, High opamp bias),<br>minimum is 60 dB.                                             |
| V <sub>OHIGHO</sub><br>A | High output voltage swing (internal signals) Power = low, opamp bias = low Power = medium, opamp bias = low Power = high, opamp bias = low                                                                                                       | $V_{DD} - 0.2$<br>$V_{DD} - 0.2$<br>$V_{DD} - 0.2$ | _<br>_<br>_                       | _<br>_<br>_                        | V<br>V<br>V                | Power = high, Opamp bias = high setting is not allowed for 3.3 V V <sub>DD</sub> operation                                                                                              |
| V <sub>OLOWOA</sub>      | Low output voltage swing (internal signals) Power = low, opamp bias = low Power = medium, opamp bias = low Power = high, opamp bias = low                                                                                                        | -<br>-<br>-                                        | -<br>-                            | 0.2<br>0.2<br>0.2                  | ><br>><br>>                | Power = high, opamp bias = high setting is not allowed for 3.3 V V <sub>DD</sub> operation                                                                                              |
| I <sub>SOA</sub>         | Supply current (including associated AGND buffer) Power = low, opamp bias = low Power = low, opamp bias = high Power = medium, opamp bias = low Power = medium, opamp bias = high Power = high, opamp bias = low Power = high, opamp bias = high | -<br>-<br>-<br>-<br>-                              | 400<br>500<br>800<br>1200<br>2400 | 800<br>900<br>1000<br>1600<br>3200 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | Power = high, opamp bias = high setting is not allowed for 3.3 V V <sub>DD</sub> operation                                                                                              |
| PSRR <sub>OA</sub>       | Supply voltage rejection ratio                                                                                                                                                                                                                   | 65                                                 | 80                                | _                                  | dB                         | V <sub>SS</sub> £ V <sub>IN</sub> £ (V <sub>DD</sub> – 2.25) or<br>(V <sub>DD</sub> – 1.25 V) £ V <sub>IN</sub> £ V <sub>DD</sub>                                                       |



## DC Analog Reference Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V and 3.3 V at 25 °C and are for design guidance only.

The guaranteed specifications are measured through the analog continuous time PSoC blocks. The power levels for AGND refer to the power of the analog continuous time PSoC block. The power levels for RefHi and RefLo refer to the analog reference control register. The limits stated for AGND include the offset error of the AGND buffer local to the analog continuous time PSoC block. Reference control power is high.

Table 12. 5-V DC Analog Reference Specifications

| Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings            | Symbol             | Reference | Description                                             | Min                        | Тур                        | Max                        | Units |
|------------------------------|----------------------------------------|--------------------|-----------|---------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------|
| 0b000                        | RefPower = high                        | $V_{REFHI}$        | Ref High  | V <sub>DD</sub> /2 + Bandgap                            | V <sub>DD</sub> /2 + 1.229 | V <sub>DD</sub> /2 + 1.290 | V <sub>DD</sub> /2 + 1.346 | V     |
|                              | Opamp bias = high                      | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                      | $V_{DD}/2 - 0.038$         | V <sub>DD</sub> /2         | $V_{DD}/2 + 0.040$         | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap                            | V <sub>DD</sub> /2 – 1.356 | V <sub>DD</sub> /2 – 1.295 | V <sub>DD</sub> /2 – 1.218 | V     |
|                              | RefPower = high                        | $V_{REFHI}$        | Ref High  | V <sub>DD</sub> /2 + Bandgap                            | V <sub>DD</sub> /2 + 1.220 | V <sub>DD</sub> /2 + 1.292 | $V_{DD}/2 + 1.348$         | V     |
|                              | Opamp bias = low                       | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                      | V <sub>DD</sub> /2 – 0.036 | V <sub>DD</sub> /2         | $V_{DD}/2 + 0.036$         | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap                            | V <sub>DD</sub> /2 – 1.357 | V <sub>DD</sub> /2 – 1.297 | V <sub>DD</sub> /2 – 1.225 | V     |
|                              | RefPower = medium                      | $V_{REFHI}$        | Ref High  | V <sub>DD</sub> /2 + Bandgap                            | V <sub>DD</sub> /2 + 1.221 | V <sub>DD</sub> /2 + 1.293 | V <sub>DD</sub> /2 + 1.351 | V     |
|                              | Opamp bias = high                      | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                      | $V_{DD}/2 - 0.036$         | V <sub>DD</sub> /2         | $V_{DD}/2 + 0.036$         | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap                            | V <sub>DD</sub> /2 – 1.357 | V <sub>DD</sub> /2 – 1.298 | V <sub>DD</sub> /2 – 1.228 | V     |
|                              | RefPower = medium                      | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Bandgap                            | V <sub>DD</sub> /2 + 1.219 | V <sub>DD</sub> /2 + 1.293 | $V_{DD}/2 + 1.353$         | V     |
|                              | Opamp bias = low                       | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                                      | V <sub>DD</sub> /2 – 0.037 | V <sub>DD</sub> /2 – 0.001 | $V_{DD}/2 + 0.036$         | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap                            | V <sub>DD</sub> /2 – 1.359 | V <sub>DD</sub> /2 – 1.299 | V <sub>DD</sub> /2 – 1.229 | V     |
| 0b001                        | RefPower = high<br>Opamp bias = high   | V <sub>REFHI</sub> | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] + P2[6] -<br>0.092   | P2[4] + P2[6] –<br>0.011   | P2[4]+P2[6]+<br>0.064      | V     |
|                              |                                        | $V_{AGND}$         | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | _     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] – P2[6] –<br>0.031   | P2[4]-P2[6]+<br>0.007      | P2[4]-P2[6]+<br>0.056      | V     |
|                              | RefPower = high<br>Opamp bias = low    | V <sub>REFHI</sub> | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] + P2[6] -<br>0.078   | P2[4]+P2[6]-<br>0.008      | P2[4]+P2[6]+<br>0.063      | V     |
|                              |                                        | V <sub>AGND</sub>  | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | _     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] – P2[6] –<br>0.031   | P2[4] – P2[6] +<br>0.004   | P2[4]-P2[6]+<br>0.043      | V     |
|                              | RefPower = medium<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] + P2[6] -<br>0.073   | P2[4] + P2[6] - 0.006      | P2[4]+P2[6]+<br>0.062      | V     |
|                              |                                        | $V_{AGND}$         | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | _     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] – P2[6] –<br>0.032   | P2[4]-P2[6]+<br>0.003      | P2[4]-P2[6]+<br>0.038      | V     |
|                              | RefPower = medium<br>Opamp bias = low  | $V_{REFHI}$        | Ref High  | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] + P2[6] -<br>0.073   | P2[4] + P2[6] - 0.006      | P2[4]+P2[6]+<br>0.062      | V     |
|                              |                                        | V <sub>AGND</sub>  | AGND      | P2[4]                                                   | P2[4]                      | P2[4]                      | P2[4]                      | _     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] – P2[6] –<br>0.034   | P2[4]-P2[6]+<br>0.002      | P2[4]-P2[6]+<br>0.037      | V     |



Table 12. 5-V DC Analog Reference Specifications (continued)

| Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings            | Symbol             | Reference | Description                            | Min                                     | Тур                        | Max                     | Units |
|------------------------------|----------------------------------------|--------------------|-----------|----------------------------------------|-----------------------------------------|----------------------------|-------------------------|-------|
| 0b010                        | RefPower = high                        | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub>                        | V <sub>DD</sub> – 0.037                 | V <sub>DD</sub> – 0.007    | $V_{DD}$                | V     |
|                              | Opamp bias = high                      | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                     | V <sub>DD</sub> /2 – 0.036              | V <sub>DD</sub> /2 – 0.001 | $V_{DD}/2 + 0.036$      | V     |
|                              |                                        | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                        | V <sub>SS</sub>                         | V <sub>SS</sub> + 0.005    | V <sub>SS</sub> + 0.029 | V     |
|                              | RefPower = high                        | $V_{REFHI}$        | Ref High  | $V_{DD}$                               | V <sub>DD</sub> – 0.034                 | V <sub>DD</sub> – 0.006    | $V_{DD}$                | V     |
|                              | Opamp bias = low                       | $V_{AGND}$         | AGND      | V <sub>DD</sub> /2                     | V <sub>DD</sub> /2 – 0.036              | V <sub>DD</sub> /2 – 0.001 | $V_{DD}/2 + 0.035$      | V     |
|                              |                                        | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                        | V <sub>SS</sub>                         | V <sub>SS</sub> + 0.004    | V <sub>SS</sub> + 0.024 | V     |
|                              | RefPower = medium                      | $V_{REFHI}$        | Ref High  | $V_{DD}$                               | V <sub>DD</sub> – 0.032                 | V <sub>DD</sub> – 0.005    | $V_{DD}$                | V     |
|                              | Opamp bias = high                      | $V_{AGND}$         | AGND      | V <sub>DD</sub> /2                     | V <sub>DD</sub> /2 – 0.036              | V <sub>DD</sub> /2 – 0.001 | $V_{DD}/2 + 0.035$      | V     |
|                              |                                        | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                        | V <sub>SS</sub> V <sub>SS</sub> + 0.003 |                            | V <sub>SS</sub> + 0.022 | V     |
|                              | RefPower = medium                      | $V_{REFHI}$        | Ref High  | $V_{DD}$                               | V <sub>DD</sub> – 0.031                 | V <sub>DD</sub> – 0.005    | $V_{DD}$                | V     |
|                              | Opamp bias = low                       | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                     | V <sub>DD</sub> /2 – 0.037              | V <sub>DD</sub> /2 – 0.001 | $V_{DD}/2 + 0.035$      | V     |
|                              |                                        | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                        | V <sub>SS</sub>                         | $V_{SS} + 0.003$           | V <sub>SS</sub> + 0.020 | V     |
| 0b011                        | RefPower = high                        | $V_{REFHI}$        | Ref High  | 3 x Bandgap                            | 3.760                                   | 3.884                      | 4.006                   | V     |
|                              | Opamp bias = high                      | $V_{AGND}$         | AGND      | 2 x Bandgap                            | 2.522                                   | 2.593                      | 2.669                   | V     |
|                              |                                        | $V_{REFLO}$        | Ref Low   | Bandgap                                | 1.252                                   | 1.299                      | 1.342                   | V     |
|                              | RefPower = high                        | $V_{REFHI}$        | Ref High  | 3 x Bandgap                            | 3.766                                   | 3.887                      | 4.010                   | V     |
|                              | Opamp bias = low                       | $V_{AGND}$         | AGND      | 2 x Bandgap                            | 2.523                                   | 2.594                      | 2.670                   | V     |
|                              |                                        | $V_{REFLO}$        | Ref Low   | Bandgap                                | 1.252                                   | 1.297                      | 1.342                   | V     |
|                              | RefPower = medium                      | $V_{REFHI}$        | Ref High  | 3 x Bandgap                            | 3.769                                   | 3.888                      | 4.013                   | V     |
|                              | Opamp bias = high                      | $V_{AGND}$         | AGND      | 2 x Bandgap                            | 2.523                                   | 2.594                      | 2.671                   | V     |
|                              |                                        | $V_{REFLO}$        | Ref Low   | Bandgap                                | 1.251                                   | 1.296                      | 1.343                   | V     |
|                              | RefPower = medium                      | $V_{REFHI}$        | Ref High  | 3 x Bandgap                            | 3.769                                   | 3.889                      | 4.015                   | V     |
|                              | Opamp bias = low                       | V <sub>AGND</sub>  | AGND      | 2 x Bandgap                            | 2.523                                   | 2.595                      | 2.671                   | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | Bandgap                                | 1.251                                   | 1.296                      | 1.344                   | V     |
| 0b100                        | RefPower = high<br>Opamp bias = high   | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.483 – P2[6]                           | 2.582 - P2[6]              | 2.674 - P2[6]           | V     |
|                              |                                        | V <sub>AGND</sub>  | AGND      | 2 x Bandgap                            | 2.522                                   | 2.593                      | 2.669                   | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | 2 x Bandgap - P2[6]<br>(P2[6] = 1.3 V) | 2.524 – P2[6]                           | 2.600 - P2[6]              | 2.676 - P2[6]           | V     |
|                              | RefPower = high<br>Opamp bias = low    | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.490 - P2[6]                           | 2.586 - P2[6]              | 2.679 - P2[6]           | V     |
|                              |                                        | V <sub>AGND</sub>  | AGND      | 2 x Bandgap                            | 2.523                                   | 2.594                      | 2.669                   | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | 2 x Bandgap - P2[6]<br>(P2[6] = 1.3 V) | 2.523 – P2[6]                           | 2.598 - P2[6]              | 2.675 - P2[6]           | V     |
|                              | RefPower = medium<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High  | 2 x Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.493 - P2[6]                           | 2.588 - P2[6]              | 2.682 - P2[6]           | V     |
|                              |                                        | $V_{AGND}$         | AGND      | 2 x Bandgap                            | 2.523                                   | 2.594                      | 2.670                   | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | 2 x Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.523 – P2[6]                           | 2.597 - P2[6]              | 2.675 – P2[6]           | V     |
|                              | RefPower = medium<br>Opamp bias = low  | V <sub>REFHI</sub> | Ref High  | 2 x Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.494 - P2[6]                           | 2.589 - P2[6]              | 2.685 - P2[6]           | V     |
|                              |                                        | V <sub>AGND</sub>  | AGND      | 2 x Bandgap                            | 2.523                                   | 2.595                      | 2.671                   | V     |
|                              |                                        | V <sub>REFLO</sub> | Ref Low   | 2 x Bandgap - P2[6]<br>(P2[6] = 1.3 V) | 2.522 – P2[6]                           | 2.596 - P2[6]              | 2.676 - P2[6]           | V     |



Table 12. 5-V DC Analog Reference Specifications (continued)

| Reference       | - · -                                  |                    |           |                                                 |                 |                           |                         |       |
|-----------------|----------------------------------------|--------------------|-----------|-------------------------------------------------|-----------------|---------------------------|-------------------------|-------|
| ARF_CR<br>[5:3] | Reference Power<br>Settings            | Symbol             | Reference | Description                                     | Min             | Тур                       | Max                     | Units |
| 0b101           | RefPower = high<br>Opamp bias = high   | $V_{REFHI}$        | Ref High  | P2[4] + Bandgap<br>( $P2[4] = V_{DD}/2$ )       | P2[4] + 1.218   | P2[4] + 1.291             | P2[4] + 1.354           | V     |
|                 |                                        | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]           | P2[4]                     | P2[4]                   | -     |
|                 |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] - 1.335   | P2[4] - 1.294             | P2[4] - 1.237           | V     |
|                 | RefPower = high<br>Opamp bias = low    | V <sub>REFHI</sub> | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.221   | P2[4] + 1.293             | P2[4] + 1.358           | V     |
|                 |                                        | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]           | P2[4]                     | P2[4]                   | -     |
|                 |                                        |                    | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] - 1.337   | [4] – 1.337 P2[4] – 1.297 |                         | V     |
|                 | RefPower = medium<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.222   | P2[4] + 1.294             | P2[4] + 1.360           | V     |
|                 |                                        | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]           | P2[4]                     | P2[4]                   | _     |
|                 |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4] - Bandgap<br>(P2[4] = $V_{DD}/2$ )        | P2[4] - 1.338   | P2[4] – 1.298             | P2[4] - 1.245           | V     |
|                 | RefPower = medium<br>Opamp bias = low  | $V_{REFHI}$        | Ref High  | P2[4] + Bandgap<br>(P2[4] = $V_{DD}/2$ )        | P2[4] + 1.221   | P2[4] + 1.294             | P2[4] + 1.362           | V     |
|                 |                                        | $V_{AGND}$         | AGND      | P2[4]                                           | P2[4]           | P2[4]                     | P2[4]                   | _     |
|                 |                                        | V <sub>REFLO</sub> | Ref Low   | P2[4] - Bandgap<br>( $P2[4] = V_{DD}/2$ )       | P2[4] - 1.340   | P2[4] – 1.298             | P2[4] – 1.245           | V     |
| 0b110           | RefPower = high                        | $V_{REFHI}$        | Ref High  | 2 x Bandgap                                     | 2.513           | 2.593                     | 2.672                   | V     |
|                 | Opamp bias = high                      | $V_{AGND}$         | AGND      | Bandgap                                         | 1.264           | 1.302                     | 1.340                   | V     |
|                 |                                        | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | $V_{SS} + 0.008$          | $V_{SS} + 0.038$        | V     |
|                 | RefPower = high                        | $V_{REFHI}$        | Ref High  | 2 x Bandgap                                     | 2.514           | 2.593                     | 2.674                   | V     |
|                 | Opamp bias = low                       | $V_{AGND}$         | AGND      | Bandgap                                         | 1.264           | 1.301                     | 1.340                   | V     |
|                 |                                        | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | $V_{SS} + 0.005$          | $V_{SS} + 0.028$        | V     |
|                 | RefPower = medium                      | $V_{REFHI}$        | Ref High  | 2 x Bandgap                                     | 2.514           | 2.593                     | 2.676                   | V     |
|                 | Opamp bias = high                      | $V_{AGND}$         | AGND      | Bandgap                                         | 1.264           | 1.301                     | 1.340                   | V     |
|                 |                                        | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                                 | $V_{SS}$        | $V_{SS} + 0.004$          | $V_{SS} + 0.024$        | V     |
|                 | RefPower = medium                      | $V_{REFHI}$        | Ref High  | 2 x Bandgap                                     | 2.514           | 2.593                     | 2.677                   | V     |
|                 | Opamp bias = low                       | $V_{AGND}$         | AGND      | Bandgap                                         | 1.264           | 1.300                     | 1.340                   | V     |
|                 |                                        | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | $V_{SS} + 0.003$          | $V_{SS} + 0.021$        | V     |
| 0b111           | RefPower = high                        | $V_{REFHI}$        | Ref High  | 3.2 x Bandgap                                   | 4.028           | 4.144                     | 4.242                   | V     |
|                 | Opamp bias = high                      | $V_{AGND}$         | AGND      | 1.6 x Bandgap                                   | 2.028           | 2.076                     | 2.125                   | V     |
|                 |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.008   | V <sub>SS</sub> + 0.034 | V     |
|                 | RefPower = high                        | $V_{REFHI}$        | Ref High  | 3.2 x Bandgap                                   | 4.032           | 4.142                     | 4.245                   | V     |
|                 | Opamp bias = low                       | V <sub>AGND</sub>  | AGND      | 1.6 x Bandgap                                   | 2.029           | 2.076                     | 2.126                   | V     |
|                 |                                        | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.005   | V <sub>SS</sub> + 0.025 | V     |
|                 | RefPower = medium                      | $V_{REFHI}$        | Ref High  | 3.2 x Bandgap                                   | 4.034           | 4.143                     | 4.247                   | V     |
|                 | Opamp bias = high                      | V <sub>AGND</sub>  | AGND      | 1.6 x Bandgap                                   | 2.029           | 2.076                     | 2.126                   | V     |
|                 |                                        | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.004   | V <sub>SS</sub> + 0.021 | V     |
|                 | RefPower = medium                      | $V_{REFHI}$        | Ref High  | 3.2 x Bandgap                                   | 4.036           | 4.144                     | 4.249                   | V     |
|                 | Opamp bias = low                       | $V_{AGND}$         | AGND      | 1.6 x Bandgap                                   | 2.029           | 2.076                     | 2.126                   | V     |
|                 |                                        | $V_{REFLO}$        | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | $V_{SS} + 0.003$          | V <sub>SS</sub> + 0.019 | V     |



## DC Analog PSoC Block Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , or 3.0 V to 3.6 V and  $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , respectively. Typical parameters are measured at 5 V and 3.3 V at 25 °C and are for design guidance only.

Table 14. DC Analog PSoC Block Specifications

| Symbol          | Description                               | Min | Тур  | Max | Units | Notes |
|-----------------|-------------------------------------------|-----|------|-----|-------|-------|
| R <sub>CT</sub> | Resistor unit value (continuous time)     | _   | 12.2 | _   | kΩ    |       |
| C <sub>SC</sub> | Capacitor unit value (switched capacitor) | _   | 80   | ı   | fF    |       |

## DC POR and LVD Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , or 3.0 V to 3.6 V and  $-40 \text{ °C} \le T_A \le 85 \text{ °C}$ , respectively. Typical parameters are measured at 5 V or 3.3 V at 25 °C and are for design guidance only.

Note The bits PORLEV and VM in the table below refer to bits in the VLT\_CR register.

Table 15. DC POR and LVD Specifications

| Symbol                                                               | Description                                                                                                                                                                        | Min                                                          | Тур                                                          | Max                                                                   | Units                                 | Notes |
|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|-------|
| V <sub>PPOR0R</sub><br>V <sub>PPOR1R</sub><br>V <sub>PPOR2R</sub>    | PORLEV[1:0] = 01b                                                                                                                                                                  | -                                                            | 2.91<br>4.39<br>4.55                                         | _                                                                     | V<br>V<br>V                           |       |
| V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub>       | V <sub>DD</sub> Value for PPOR Trip (negative ramp)<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                 | -                                                            | 2.82<br>4.39<br>4.55                                         | _                                                                     | V<br>V<br>V                           |       |
| V <sub>PH0</sub><br>V <sub>PH1</sub><br>V <sub>PH2</sub>             | PPOR Hysteresis PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b                                                                                                              | _<br>_<br>_                                                  | 92<br>0<br>0                                                 |                                                                       | mV<br>mV<br>mV                        |       |
| VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | V <sub>DD</sub> Value for LVD Trip<br>VM[2:0] = 000b<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b<br>VM[2:0] = 111b | 2.86<br>2.96<br>3.07<br>3.92<br>4.39<br>4.55<br>4.63<br>4.72 | 2.92<br>3.02<br>3.13<br>4.00<br>4.48<br>4.64<br>4.73<br>4.81 | 2.98 <sup>[4]</sup> 3.08 3.20 4.08 4.57 4.74 <sup>[5]</sup> 4.82 4.91 | V V V V V V V V V V V V V V V V V V V |       |

#### Notes

<sup>4.</sup> Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply.

<sup>5.</sup> Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply.



## DC Programming Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V and 3.3 V at 25 °C and are for design guidance only.

**Table 16. DC Programming Specifications** 

| Symbol               | Description                                                                                 | Min                   | Тур | Max                    | Units | Notes                                |
|----------------------|---------------------------------------------------------------------------------------------|-----------------------|-----|------------------------|-------|--------------------------------------|
| I <sub>DDP</sub>     | Supply current during programming or verify                                                 | -                     | 15  | 30                     | mA    |                                      |
| V <sub>ILP</sub>     | Input low voltage during programming or verify                                              | -                     | _   | 0.8                    | V     |                                      |
| V <sub>IHP</sub>     | Input high voltage during programming or verify                                             | 2.1                   | _   | -                      | V     |                                      |
| I <sub>ILP</sub>     | Input current when applying V <sub>ILP</sub> to P1[0] or P1[1] during programming or verify | _                     | _   | 0.2                    | mA    | Driving internal pull-down resistor. |
| I <sub>IHP</sub>     | Input current when applying V <sub>IHP</sub> to P1[0] or P1[1] during programming or Verify | _                     | _   | 1.5                    | mA    | Driving internal pull-down resistor. |
| V <sub>OLV</sub>     | Output low voltage during programming or verify                                             | -                     | _   | V <sub>SS</sub> + 0.75 | V     |                                      |
| V <sub>OHV</sub>     | Output high voltage during programming or verify                                            | V <sub>DD</sub> – 1.0 | _   | V <sub>DD</sub>        | V     |                                      |
| Flash <sub>ENP</sub> | Flash endurance (per block)                                                                 | 50,000 <sup>[6]</sup> | -   | -                      | _     | Erase/write cycles per block.        |
| В                    |                                                                                             |                       |     |                        |       |                                      |
| Flash <sub>ENT</sub> | Flash endurance (total) <sup>[7]</sup>                                                      | 1,800,000             | -   | _                      | _     | Erase/write cycles.                  |
| Flash <sub>DR</sub>  | Flash data retention                                                                        | 10                    | _   | _                      | Years |                                      |

# DC I<sup>2</sup>C Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^\circ\text{C} \le T_A \le 85~^\circ\text{C}$ , or 3.0 V to 3.6 V and  $-40~^\circ\text{C} \le T_A \le 85~^\circ\text{C}$ , respectively. Typical parameters are measured at 5 V and 3.3 V at 25  $^\circ\text{C}$  and are for design guidance only.

Table 17. DC I<sup>2</sup>C Specifications<sup>[8]</sup>

| Symbol             | Description      | Min                 | Тур | Max                  | Units | Notes                             |
|--------------------|------------------|---------------------|-----|----------------------|-------|-----------------------------------|
| V <sub>ILI2C</sub> | Input low level  | _                   | _   | $0.3 \times V_{DD}$  | V     | 3.0 V £ V <sub>DD</sub> £ 3.6 V   |
|                    |                  | _                   | _   | $0.25 \times V_{DD}$ | V     | 4.75 V £ V <sub>DD</sub> £ 5.25 V |
| V <sub>IHI2C</sub> | Input high level | $0.7 \times V_{DD}$ | _   | _                    | V     | 3.0 V £ V <sub>DD</sub> £ 5.25 V  |



When bypassed by a capacitor on P2[4], the noise of the analog ground signal distributed to each block is reduced by a factor of up to 5 (14 dB). This is at frequencies above the corner frequency defined by the on-chip 8.1k resistance and the external capacitor.



Figure 6. Typical AGND Noise with P2[4] Bypass

At low frequencies, the opamp noise is proportional to 1/f, power independent, and determined by device geometry. At high frequencies, increased power level reduces the noise spectrum level.



Figure 7. Typical Opamp Noise



Table 24. AC Digital Block Specifications (continued)

| Function    | Description                                                      | Min | Тур | Max                                                 | Unit | Notes                                               |
|-------------|------------------------------------------------------------------|-----|-----|-----------------------------------------------------|------|-----------------------------------------------------|
| Transmitter | Input clock frequency                                            |     |     |                                                     |      | The baud rate is equal to the input clock frequency |
|             | V <sub>DD</sub> ≥ 4.75 V, 2 stop bits                            | _   | _   | 49.92                                               | MHz  | divided by 8.                                       |
|             | $V_{DD} \ge 4.75 \text{ V}, 1 \text{ stop bit } 24.6 \text{ MH}$ | MHz |     |                                                     |      |                                                     |
|             | V <sub>DD</sub> < 4.75 V                                         | _   | _   | 24.6                                                | MHz  |                                                     |
| Receiver    | Input clock frequency                                            |     | -   | The baud rate is equal to the input clock frequency |      |                                                     |
|             | $V_{DD} \ge 4.75 \text{ V}, 2 \text{ stop bits}$                 | _   | _   | 49.92                                               | MHz  | divided by 8.                                       |
|             | V <sub>DD</sub> ≥ 4.75 V, 1 stop bit                             | _   | _   | 24.6                                                | MHz  |                                                     |
|             | V <sub>DD</sub> < 4.75 V                                         | _   | _   | 24.6                                                | MHz  |                                                     |

## AC External Clock Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V and 3.3 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 25. AC External Clock Specifications

| Symbol              | Description                    | Min   | Тур | Max   | Units | Notes |
|---------------------|--------------------------------|-------|-----|-------|-------|-------|
| F <sub>OSCEXT</sub> | Frequency for USB applications | 23.94 | 24  | 24.06 | MHz   |       |
| _                   | Duty cycle                     | 47    | 50  | 53    | %     |       |
| _                   | Power up to IMO switch         | 150   | -   | -     | μS    |       |

### AC Analog Output Buffer Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V and 3.3 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 26. 5-V AC Analog Output Buffer Specifications

| Symbol             | Description                                                                                       | Min          | Тур    | Max           | Units        | Notes |
|--------------------|---------------------------------------------------------------------------------------------------|--------------|--------|---------------|--------------|-------|
| T <sub>ROB</sub>   | Rising settling time to 0.1%, 1 V Step, 100 pF load  Power = Low  Power = High                    | - 1          | 1 1    | 2.5<br>2.5    | μs<br>μs     |       |
| T <sub>SOB</sub>   | Falling settling time to 0.1%, 1 V Step, 100 pF load Power = Low Power = High                     | - 1          | 1 1    | 2.2<br>2.2    | μs<br>μs     |       |
| SR <sub>ROB</sub>  | Rising slew rate (20% to 80%), 1 V Step, 100 pF load<br>Power = Low<br>Power = High               | 0.65<br>0.65 | -      |               | V/μs<br>V/μs |       |
| SR <sub>FOB</sub>  | Falling slew rate (80% to 20%), 1 V Step, 100 pF load<br>Power = Low<br>Power = High              | 0.65<br>0.65 | 1 1    | -<br>-        | V/μs<br>V/μs |       |
| BW <sub>OBSS</sub> | Small signal bandwidth, 20 mV <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = Low<br>Power = High | 0.8<br>0.8   | -      | <u>-</u><br>- | MHz<br>MHz   |       |
| BW <sub>OBLS</sub> | Large signal bandwidth, 1 V <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = Low<br>Power = High   | 300<br>300   | _<br>_ | -<br>-        | kHz<br>kHz   |       |



## AC I<sup>2</sup>C Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters are measured at 5 V and 3.3 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 29. AC Characteristics of the  $I^2C$  SDA and SCL Pins for  $V_{DD}$ 

| Cumbal                | Description                                                                                  | Standar | d-Mode | Fast-Mode           |     | Units  | Notes |
|-----------------------|----------------------------------------------------------------------------------------------|---------|--------|---------------------|-----|--------|-------|
| Symbol                |                                                                                              | Min     | Max    | Min                 | Max | Ullits | Notes |
| F <sub>SCLI2C</sub>   | SCL clock frequency                                                                          | 0       | 100    | 0                   | 400 | kHz    |       |
| T <sub>HDSTAI2C</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4.0     | 1      | 0.6                 | -   | μS     |       |
| T <sub>LOWI2C</sub>   | LOW period of the SCL clock                                                                  | 4.7     | _      | 1.3                 | _   | μS     |       |
| T <sub>HIGHI2C</sub>  | HIGH period of the SCL clock                                                                 | 4.0     | -      | 0.6                 | _   | μS     |       |
| T <sub>SUSTAI2C</sub> | Setup time for a repeated START condition.                                                   | 4.7     | _      | 0.6                 | _   | μS     |       |
| T <sub>HDDATI2C</sub> | Data hold time                                                                               | 0       | _      | 0                   | _   | μS     |       |
| T <sub>SUDATI2C</sub> | Data setup time                                                                              | 250     | -      | 100 <sup>[13]</sup> | _   | ns     |       |
| T <sub>SUSTOI2C</sub> | Setup time for STOP condition                                                                | 4.0     | _      | 0.6                 | _   | μS     |       |
| T <sub>BUFI2C</sub>   | Bus free time between a STOP and START condition                                             | 4.7     | -      | 1.3                 | _   | μS     |       |
| T <sub>SPI2C</sub>    | Pulse width of spikes are suppressed by the input filter.                                    | _       | _      | 0                   | 50  | ns     |       |



### Note

Document Number: 001-13108 Rev. \*F

<sup>13.</sup> A Fast-Mode I<sup>2</sup>C-bus device can be used in a Standard-Mode I<sup>2</sup>C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I<sup>2</sup>C-bus specification) before the SCL line is released.



# **Packaging Information**

This section illustrates the package specification for the CY8CLED04 EZ-Color device, along with the thermal impedance for the package and solder reflow peak temperatures.

Important Note Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled PSoC Emulator Pod Dimensions at http://www.cypress.com/design/MR10161.



Figure 9. 68-Pin (8 × 8 × 0.90 mm) QFN (Sawn Type)

- 1. XX HATCH AREA IS SOLDERABLE EXPOSED METAL.
- 2. REFERENCE JEDEC#: MO-220
- 3. PACKAGE WEIGHT: 0.17g
- 4. ALL DIMENSIONS ARE IN MILLIMETERS

001-09618 \*C

#### **Important Note**

For information on the preferred dimensions for mounting QFN packages, see the following Application Note at http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf.

Pinned vias for thermal conduction are not required for the low-power device.



# **Development Tools**

#### Software

This section presents the development tools available for all current PSoC device families including the CY8CLED04 EZ-Color.

### PSoC Designer™

At the core of the PSoC development software suite is PSoC Designer, used to generate PSoC firmware applications. PSoC Designer is available free of charge at

http://www.cypress.com/psocdesigner and includes a free C compiler.

### PSoC Programmer

Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of charge at http://www.cypress.com/psocprogrammer.

#### **Evaluation Tools**

All evaluation tools can be purchased from the Cypress Online Store.

#### CY3210-MiniProg1

The CY3210-MiniProg1 kit allows a user to program PSoC devices via the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes:

- MiniProg Programming Unit
- MiniEval Socket Programming and Evaluation Board
- 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample
- 28-Pin CY8C27443-24PXI PDIP PSoC Device Sample
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

#### CY3210-PSoCEval1

The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes

an LCD module, potentiometer, LEDs, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes:

- Evaluation Board with LCD Module
- MiniProg Programming Unit
- 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample (2)
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

#### **Device Programmers**

All device programmers can be purchased from the Cypress Online Store.

### CY3216 Modular Programmer

The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes:

- Modular Programmer Base
- 3 Programming Module Cards
- MiniProg Programming Unit
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

### CY3207ISSP In-System Serial Programmer (ISSP)

The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment.

Note CY3207ISSP needs special software and is not compatible

- CY3207 Programmer Unit
- PSoC ISSP Software CD
- 110 ~ 240 V Power Supply, Euro-Plug Adapter

with PSoC Programmer. The kit includes:

- USB 2.0 Cable



## **Accessories (Emulation and Programming)**

**Table 30. Emulation and Programming Accessories** 

| Part #           | Pin<br>Package | Flex-Pod Kit <sup>[16]</sup> | Adapter <sup>[17]</sup>                            |
|------------------|----------------|------------------------------|----------------------------------------------------|
| CY8CLED04-68LTXI | 68-pin QFN     |                              | Adapters can be found at http://www.emulation.com. |

## **Third Party Tools**

Several tools have been specially designed by the following third-party vendors to accompany PSoC devices during development and production. Specific details for each of these tools can be found at <a href="http://www.cypress.com">http://www.cypress.com</a> under Design Support >> Development Kits/Boards.

## **Build a PSoC Emulator into Your Board**

For details on how to emulate your circuit before going to volume production using an on-chip debug (OCD) non-production PSoC device, see Application Note *Debugging - Build a PSoC Emulator into Your Board - AN2323*.



## **Document Conventions**

#### Units of Measure

| Symbol | Unit of Measure | Symbol | Unit of Measure         |
|--------|-----------------|--------|-------------------------|
| °C     | degree Celsius  | mV     | millivolts              |
| dB     | decibels        | mVpp   | millivolts peak-to-peak |
| fF     | femtofarads     | nA     | nanoamperes             |
| kHz    | kilohertz       | ns     | nanoseconds             |
| kΩ     | kilohm          | nV     | nanovolts               |
| MHz    | megahertz       | pA     | picoamperes             |
| μΑ     | microamperes    | pF     | picofarads              |
| μS     | microseconds    | ps     | picoseconds             |
| μV     | microvolts      | %      | percent                 |
| mA     | milliamperes    | rt-Hz  | root hertz              |
| mm     | millimeter      | V      | volts                   |
| ms     | milliseconds    | W      | watts                   |

#### **Numeric Conventions**

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, '01010100b' or '01000011b'). Numbers not indicated by an 'h' or 'b' are decimal.

## **Glossary**

active high 5. A logic signal having its asserted state as the logic 1 state.

6. A logic signal having the logic 1 state as the higher voltage of the two states.

analog blocks

The basic programmable opamp circuits. These are switched capacitor (SC) and continuous time (CT) blocks. These blocks can be interconnected to provide ADCs, DACs, multi-pole filters, gain stages, and much more.

analog-to-digital (ADC)

A device that changes an analog signal to a digital signal of corresponding magnitude. Typically, an ADC converts a voltage to a digital number. The digital-to-analog (DAC) converter performs the reverse operation.

Application Programming Interface (API) A series of software routines that comprise an interface between a computer application and lower level services and functions (for example, user modules and libraries). APIs serve as building blocks for programmers that create software applications.

asynchronous

A signal whose data is acknowledged or acted upon immediately, irrespective of any clock signal.

Bandgap reference

A stable voltage reference design that matches the positive temperature coefficient of VT with the negative temperature coefficient of VBE, to produce a zero temperature coefficient (ideally) reference.

bandwidth

- 1. The frequency range of a message or information processing system measured in hertz.
- 2. The width of the spectral region over which an amplifier (or absorber) has substantial gain (or loss); it is sometimes represented more specifically as, for example, full width at half maximum.

bias

- 1. A systematic deviation of a value from a reference value.
- 2. The amount by which the average of a set of values departs from a reference value.
- 3. The electrical, mechanical, magnetic, or other force (field) applied to a device to establish a reference level to operate the device.



# Glossary (continued)

microcontroller An integrated circuit chip that is designed primarily for control systems and products. In addition

to a CPU, a microcontroller typically includes memory, timing circuits, and IO circuitry. The reason

for this is to permit the realization of a controller with a minimal quantity of chips, thus

achieving maximal possible miniaturization. This in turn, reduces the volume and the cost of the controller. The microcontroller is normally not used for general-purpose computation as is a

microprocessor.

mixed-signal The reference to a circuit containing both analog and digital techniques and components.

modulator A device that imposes a signal on a carrier.

noise 1. A disturbance that affects a signal and that may distort the information carried by the signal.

2. The random variations of one or more characteristics of any entity such as voltage, current, or data.

oscillator A circuit that may be crystal controlled and is used to generate a clock frequency.

parity A technique for testing transmitting data. Typically, a binary digit is added to the data to make the

sum of all the digits of the binary data either always even (even parity) or always odd (odd parity).

phase-locked loop (PLL)

An electronic circuit that controls an oscillator so that it maintains a constant phase angle relative

to a reference signal.

pinouts The pin number assignment: the relation between the logical inputs and outputs of the PSoC

device and their physical counterparts in the printed circuit board (PCB) package. Pinouts

involve pin numbers as a link between schematic and PCB design (both being computer generated

files) and may also involve pin names.

port A group of pins, usually eight.

power-on reset

(POR)

A circuit that forces the PSoC device to reset when the voltage is lower than a pre-set level. This is

one type of hardware reset.

PSoC<sup>®</sup> Cypress Semiconductor's PSoC<sup>®</sup> is a registered trademark and Programmable System-on-

Chip™ is a trademark of Cypress.

PSoC Designer™ The software for Cypress' Programmable System-on-Chip technology.

pulse-width modulator (PWM)

An output in the form of duty cycle which varies as a function of the applied measurand

RAM An acronym for random access memory. A data-storage device from which data can be read out

and new data can be written in.

register A storage device with a specific capacity, such as a bit or byte.

reset A means of bringing a system back to a know state. See hardware reset and software reset.

ROM An acronym for read only memory. A data-storage device from which data can be read out, but

new data cannot be written in.

serial 1. Pertaining to a process in which all events occur one after the other.

2. Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or

channel.