# E·XFL

#### NXP USA Inc. - MK30DN512VLL10 Datasheet



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 100MHz                                                                 |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, SD, SPI, UART/USART                    |
| Peripherals                | DMA, I <sup>2</sup> S, LCD, LVD, POR, PWM, WDT                         |
| Number of I/O              | 66                                                                     |
| Program Memory Size        | 512KB (512K x 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 128K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                           |
| Data Converters            | A/D 38x16b; D/A 1x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 100-LQFP                                                               |
| Supplier Device Package    | 100-LQFP (14x14)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk30dn512vll10 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





# 1 Ordering parts

# 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to freescale.com and perform a part number search for the following device numbers: PK30 and MK30.

# 2 Part identification

# 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

# 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

# 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | • K30                                                                                      |
| A     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| М     | Flash memory type    | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>       |

Table continues on the next page...





## 3.1.1 Example

This is an example of an operating requirement:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

# 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

## 3.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μA   |

# 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

## 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | —    | 7    | pF   |



# 3.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

## 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



# 3.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol          | Description          | Value | Unit |
|-----------------|----------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature  | 25    | C°   |
| V <sub>DD</sub> | 3.3 V supply voltage | 3.3   | V    |



| Symbol           | Description                                                    | Min.                  | Max.                  | Unit |
|------------------|----------------------------------------------------------------|-----------------------|-----------------------|------|
| V <sub>DD</sub>  | Digital supply voltage                                         | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>  | Digital supply current                                         | —                     | 185                   | mA   |
| V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, and XTAL)          | -0.3                  | 5.5                   | V    |
| V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage     | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| I <sub>D</sub>   | Maximum current single pin limit (applies to all digital pins) | -25                   | 25                    | mA   |
| V <sub>DDA</sub> | Analog supply voltage                                          | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| V <sub>BAT</sub> | RTC battery supply voltage                                     | -0.3                  | 3.8                   | V    |

1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.

# 5 General

# 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL}$  +  $(V_{IH} - V_{IL})/2$ .

#### Figure 1. Input signal measurement reference

All digital I/O switching characteristics assume:

- 1. output pins
  - have  $C_L=30$  pF loads,
  - are configured for fast slew rate (PORTx\_PCRn[SRE]=0), and
  - are configured for high drive strength (PORTx\_PCRn[DSE]=1)
- 2. input pins
  - have their passive filter disabled (PORTx\_PCRn[PFE]=0)

## 5.2 Nonswitching electrical specifications



| Symbol           | Description                                                                                                                                                                                                                                           | Min. | Max.                                          | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$<br>reaches 1.71 V to execution of the first instruction<br>across the operating temperature range of the chip.<br>• $V_{DD}$ slew rate $\geq 5.7$ kV/s<br>• $V_{DD}$ slew rate $< 5.7$ kV/s |      | 300<br>1.7 V / (V <sub>DD</sub><br>slew rate) | μs   | 1     |
|                  | • VLLS1 → RUN                                                                                                                                                                                                                                         | _    | 130                                           | μs   |       |
|                  | • VLLS2 $\rightarrow$ RUN                                                                                                                                                                                                                             |      | 92                                            | μs   |       |
|                  | • VLLS3 → RUN                                                                                                                                                                                                                                         | _    | 92                                            | μs   |       |
|                  | • LLS → RUN                                                                                                                                                                                                                                           | —    | 5.9                                           | μs   |       |
|                  | • VLPS → RUN                                                                                                                                                                                                                                          |      | 5.0                                           | μs   |       |
|                  | • STOP $\rightarrow$ RUN                                                                                                                                                                                                                              |      | 5.0                                           | μs   |       |

## Table 5. Power mode transition operating behaviors

1. Normal boot (FTFL\_OPT[LPBOOT]=1)

# 5.2.5 Power consumption operating behaviors

#### Table 6. Power consumption operating behaviors

| Symbol               | Description                                                                                                                     | Min. | Тур.           | Max.           | Unit           | Notes |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------|------|----------------|----------------|----------------|-------|
| I <sub>DDA</sub>     | Analog supply current                                                                                                           | —    | —              | See note       | mA             | 1     |
| I <sub>DD_RUN</sub>  | Run mode current — all peripheral clocks<br>disabled, code executing from flash<br>• @ 1.8V<br>• @ 3.0V                         |      | 37<br>38       | 63<br>64       | mA<br>mA       | 2     |
| I <sub>DD_RUN</sub>  | Run mode current — all peripheral clocks<br>enabled, code executing from flash<br>• @ 1.8V<br>• @ 3.0V<br>• @ 25°C<br>• @ 125°C | <br> | 46<br>47<br>58 | 77<br>63<br>79 | mA<br>mA<br>mA | 3, 4  |
| I <sub>DD_WAIT</sub> | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled                                                      | _    | 20             | _              | mA             | 2     |
| I <sub>DD_WAIT</sub> | Wait mode reduced frequency current at 3.0 V — all peripheral clocks disabled                                                   | _    | 9              |                | mA             | 5     |
| I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled                                                       | _    | 1.12           | —              | mA             | 6     |

Table continues on the next page...



- 2.  $V_{DD} = 3.3 \text{ V}, T_A = 25 \text{ °C}, f_{OSC} = 12 \text{ MHz} \text{ (crystal)}, f_{SYS} = 96 \text{ MHz}, f_{BUS} = 48 \text{ MHz}$
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

## 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

### 5.2.8 Capacitance attributes

#### Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | —    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | _    | 7    | pF   |

# 5.3 Switching specifications

## 5.3.1 Device clock specifications

Table 9. Device clock specifications

| Symbol                     | Description                      | Min. | Max. | Unit | Notes |  |
|----------------------------|----------------------------------|------|------|------|-------|--|
|                            | Normal run mode                  |      |      |      |       |  |
| f <sub>SYS</sub>           | System and core clock            | —    | 100  | MHz  |       |  |
| f <sub>BUS</sub>           | Bus clock                        | _    | 50   | MHz  |       |  |
| f <sub>FLASH</sub>         | Flash clock                      |      | 25   | MHz  |       |  |
| f <sub>LPTMR</sub>         | LPTMR clock                      | _    | 25   | MHz  |       |  |
|                            | VLPR mode <sup>1</sup>           |      |      | •    |       |  |
| f <sub>SYS</sub>           | System and core clock            |      | 4    | MHz  |       |  |
| f <sub>BUS</sub>           | Bus clock                        | —    | 4    | MHz  |       |  |
| f <sub>FLASH</sub>         | Flash clock                      | _    | 1    | MHz  |       |  |
| f <sub>ERCLK</sub>         | External reference clock         |      | 16   | MHz  |       |  |
| f <sub>LPTMR_pin</sub>     | LPTMR clock                      | —    | 25   | MHz  |       |  |
| f <sub>LPTMR_ERCLK</sub>   | LPTMR external reference clock   | _    | 16   | MHz  |       |  |
| f <sub>FlexCAN_ERCLK</sub> | FlexCAN external reference clock |      | 8    | MHz  |       |  |

Table continues on the next page...

#### K30 Sub-Family Data Sheet, Rev. 3, 6/2013.



| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
| J1     | TCLK frequency of operation                        |      |      | MHz  |
|        | Boundary Scan                                      | 0    | 10   |      |
|        | JTAG and CJTAG                                     | 0    | 20   |      |
|        | Serial Wire Debug                                  | 0    | 40   |      |
| J2     | TCLK cycle period                                  | 1/J1 | —    | ns   |
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | —    | ns   |
|        | JTAG and CJTAG                                     | 25   | —    | ns   |
|        | Serial Wire Debug                                  | 12.5 | —    | ns   |
| J4     | TCLK rise and fall times                           | _    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | _    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0    | —    | ns   |
| J7     | TCLK low to boundary scan output data valid        | —    | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            |      | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    | —    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1.4  | —    | ns   |
| J11    | TCLK low to TDO data valid                         | —    | 22.1 | ns   |
| J12    | TCLK low to TDO high-Z                             | —    | 22.1 | ns   |
| J13    | TRST assert time                                   | 100  |      | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    |      | ns   |

## Table 14. JTAG full voltage range electricals (continued)



Figure 5. Test clock input timing







# 6.2 System modules

There are no specifications necessary for the device's system modules.

# 6.3 Clock modules

# 6.3.1 MCG specifications

| Symbol                   | Description                                                                                                          | Min.                            | Тур.      | Max.    | Unit              | Notes |
|--------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------|---------|-------------------|-------|
| f <sub>ints_ft</sub>     | Internal reference frequency (slow clock) —<br>factory trimmed at nominal VDD and 25 °C                              | _                               | 32.768    | —       | kHz               |       |
| f <sub>ints_t</sub>      | Internal reference frequency (slow clock) — user trimmed                                                             | 31.25                           | _         | 39.0625 | kHz               |       |
| $\Delta_{fdco\_res\_t}$  | Resolution of trimmed average DCO output<br>frequency at fixed voltage and temperature —<br>using SCTRIM and SCFTRIM | —                               | ± 0.3     | ± 0.6   | %f <sub>dco</sub> | 1     |
| $\Delta f_{dco\_res\_t}$ | Resolution of trimmed average DCO output<br>frequency at fixed voltage and temperature —<br>using SCTRIM only        | _                               | ± 0.2     | ± 0.5   | %f <sub>dco</sub> | 1     |
| ∆f <sub>dco_t</sub>      | Total deviation of trimmed average DCO output frequency over voltage and temperature                                 | _                               | +0.5/-0.7 | ± 3     | %f <sub>dco</sub> | 1,    |
| Δf <sub>dco_t</sub>      | Total deviation of trimmed average DCO output frequency over fixed voltage and temperature range of 0–70°C           |                                 | ± 0.3     | ± 3     | %f <sub>dco</sub> | 1     |
| f <sub>intf_ft</sub>     | Internal reference frequency (fast clock) —<br>factory trimmed at nominal VDD and 25°C                               |                                 | 4         | _       | MHz               |       |
| f <sub>intf_t</sub>      | Internal reference frequency (fast clock) — user trimmed at nominal VDD and 25 °C                                    | 3                               | _         | 5       | MHz               |       |
| f <sub>loc_low</sub>     | Loss of external clock minimum frequency —<br>RANGE = 00                                                             | (3/5) x<br>f <sub>ints_t</sub>  |           |         | kHz               |       |
| f <sub>loc_high</sub>    | Loss of external clock minimum frequency —<br>RANGE = 01, 10, or 11                                                  | (16/5) x<br>f <sub>ints_t</sub> |           |         | kHz               |       |

#### Table 15. MCG specifications

Table continues on the next page...

K30 Sub-Family Data Sheet, Rev. 3, 6/2013.



Peripheral operating requirements and behaviors

| Symbol                   | Description                                                                    |                                                                                          | Min.   | Тур.  | Max.    | Unit | Notes |
|--------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------|-------|---------|------|-------|
|                          | •                                                                              | F                                                                                        | LL     |       |         |      |       |
| f <sub>fll_ref</sub>     | FLL reference free                                                             | luency range                                                                             | 31.25  | —     | 39.0625 | kHz  |       |
| f <sub>dco</sub>         | DCO output<br>frequency range                                                  | Low range (DRS=00)<br>640 × f <sub>fil, rof</sub>                                        | 20     | 20.97 | 25      | MHz  | 2, 3  |
|                          |                                                                                | Mid range (DRS=01)                                                                       | 40     | 41.94 | 50      | MHz  |       |
|                          |                                                                                | Mid-high range (DRS=10)                                                                  | 60     | 62.91 | 75      | MHz  |       |
|                          |                                                                                | High range (DRS=11)<br>2560 × f <sub>fll ref</sub>                                       | 80     | 83.89 | 100     | MHz  |       |
| f <sub>dco_t_DMX32</sub> | DCO output<br>frequency                                                        | Low range (DRS=00)<br>$732 \times f_{\text{fl} ref}$                                     |        | 23.99 |         | MHz  | 4, 5  |
|                          |                                                                                | Mid range (DRS=01)<br>1464 × f <sub>fll_ref</sub>                                        | _      | 47.97 | —       | MHz  |       |
|                          |                                                                                | Mid-high range (DRS=10)<br>2197 × f <sub>fll_ref</sub>                                   | _      | 71.99 | _       | MHz  |       |
|                          |                                                                                | High range (DRS=11)<br>2929 × f <sub>fll_ref</sub>                                       | _      | 95.98 | _       | MHz  |       |
| J <sub>cyc_fll</sub>     | FLL period jitter                                                              |                                                                                          | _      | 180   | _       | ps   |       |
|                          | <ul> <li>f<sub>DCO</sub> = 48 MHz</li> <li>f<sub>DCO</sub> = 98 MHz</li> </ul> |                                                                                          | _      | 150   | _       |      |       |
| t <sub>fll_acquire</sub> | FLL target frequer                                                             | ncy acquisition time                                                                     | —      | —     | 1       | ms   | 6     |
|                          |                                                                                | P                                                                                        | ĹĹ     |       |         |      |       |
| f <sub>vco</sub>         | VCO operating fre                                                              | quency                                                                                   | 48.0   | —     | 100     | MHz  |       |
| I <sub>pll</sub>         | PLL operating curr<br>PLL @ 96 N<br>2 MHz, VDIV                                | rent<br>IHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>/ multiplier = 48) | _      | 1060  | _       | μA   | 7     |
| I <sub>pll</sub>         | PLL operating curi<br>PLL @ 48 N<br>2 MHz, VDIV                                | rent<br>IHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub> =<br>/ multiplier = 24) | _      | 600   | _       | μA   | 7     |
| f <sub>pll_ref</sub>     | PLL reference free                                                             | quency range                                                                             | 2.0    |       | 4.0     | MHz  |       |
| J <sub>cyc_pll</sub>     | PLL period jitter (F                                                           | RMS)                                                                                     |        |       |         |      | 8     |
|                          | • f <sub>vco</sub> = 48 MH                                                     | z                                                                                        | _      | 120   | _       | ps   |       |
|                          | • f <sub>vco</sub> = 100 MHz                                                   |                                                                                          | _      | 50    | _       | ps   |       |
| J <sub>acc_pll</sub>     | PLL accumulated                                                                | jitter over 1µs (RMS)                                                                    |        |       |         |      | 8     |
|                          | • f <sub>vco</sub> = 48 MH                                                     | z                                                                                        | _      | 1350  | _       | ps   |       |
|                          | • f <sub>vco</sub> = 100 M                                                     | Hz                                                                                       | _      | 600   | _       | ps   |       |
| D <sub>lock</sub>        | Lock entry frequer                                                             | ncy tolerance                                                                            | ± 1.49 |       | ± 2.98  | %    |       |
| D <sub>unl</sub>         | Lock exit frequenc                                                             | y tolerance                                                                              | ± 4.47 |       | ± 5.97  | %    |       |

Table continues on the next page ...



## 6.4.1.4 Reliability specifications

Table 23. NVM reliability specifications

| Symbol                  | Description                            | Min. | Typ. <sup>1</sup> | Max. | Unit   | Notes |  |  |
|-------------------------|----------------------------------------|------|-------------------|------|--------|-------|--|--|
| Program Flash           |                                        |      |                   |      |        |       |  |  |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5    | 50                | —    | years  |       |  |  |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20   | 100               | —    | years  |       |  |  |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K | 50 K              |      | cycles | 2     |  |  |

 Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

2. Cycling endurance represents number of program/erase cycles at -40°C  $\leq$  T<sub>i</sub>  $\leq$  125°C.

### 6.4.2 EzPort switching specifications Table 24. EzPort switching specifications

| Num  | Description                                              | Min.                    | Max.                | Unit |
|------|----------------------------------------------------------|-------------------------|---------------------|------|
|      | Operating voltage                                        | 1.71                    | 3.6                 | V    |
| EP1  | EZP_CK frequency of operation (all commands except READ) | —                       | f <sub>SYS</sub> /2 | MHz  |
| EP1a | EZP_CK frequency of operation (READ command)             | —                       | f <sub>SYS</sub> /8 | MHz  |
| EP2  | EZP_CS negation to next EZP_CS assertion                 | 2 x t <sub>EZP_CK</sub> |                     | ns   |
| EP3  | EZP_CS input valid to EZP_CK high (setup)                | 5                       | _                   | ns   |
| EP4  | EZP_CK high to EZP_CS input invalid (hold)               | 5                       |                     | ns   |
| EP5  | EZP_D input valid to EZP_CK high (setup)                 | 2                       |                     | ns   |
| EP6  | EZP_CK high to EZP_D input invalid (hold)                | 5                       |                     | ns   |
| EP7  | EZP_CK low to EZP_Q output valid                         | —                       | 16                  | ns   |
| EP8  | EZP_CK low to EZP_Q output invalid (hold)                | 0                       | —                   | ns   |
| EP9  | EZP_CS negation to EZP_Q tri-state                       | —                       | 12                  | ns   |





Figure 9. EzPort Timing Diagram

# 6.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.

# 6.6 Analog

## 6.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 25 and Table 26 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0, ADCx\_DP1, ADCx\_DM1, ADCx\_DP3, and ADCx\_DM3.

The ADCx\_DP2 and ADCx\_DM2 ADC inputs are connected to the PGA outputs and are not direct device pins. Accuracy specifications for these pins are defined in Table 27 and Table 28.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.



rempheral operating requirements and behaviors



Figure 10. ADC input impedance equivalency diagram

#### 6.6.1.2 16-bit ADC electrical characteristics Table 26. 16-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)

| Symbol               | Description                  | Conditions <sup>1</sup> .            | Min.         | Typ. <sup>2</sup> | Max.         | Unit             | Notes               |
|----------------------|------------------------------|--------------------------------------|--------------|-------------------|--------------|------------------|---------------------|
| I <sub>DDA_ADC</sub> | Supply current               |                                      | 0.215        | —                 | 1.7          | mA               | 3                   |
|                      | ADC                          | • ADLPC = 1, ADHSC = 0               | 1.2          | 2.4               | 3.9          | MHz              | $t_{ADACK} = 1/$    |
|                      | asynchronous<br>clock source | • ADLPC = 1, ADHSC = 1               | 2.4          | 4.0               | 6.1          | MHz              | † <sub>ADACK</sub>  |
| <sup>†</sup> ADACK   |                              | • ADLPC = 0, ADHSC = 0               | 3.0          | 5.2               | 7.3          | MHz              |                     |
|                      |                              | • ADLPC = 0, ADHSC = 1               | 4.4          | 6.2               | 9.5          | MHz              |                     |
|                      | Sample Time                  | See Reference Manual chapter         | for sample t | imes              |              |                  |                     |
| TUE                  | Total unadjusted             | 12-bit modes                         | _            | ±4                | ±6.8         | LSB <sup>4</sup> | 5                   |
|                      | error                        | <ul> <li>&lt;12-bit modes</li> </ul> | —            | ±1.4              | ±2.1         |                  |                     |
| DNL                  | Differential non-            | 12-bit modes                         | _            | ±0.7              | -1.1 to +1.9 | LSB <sup>4</sup> | 5                   |
|                      | linearity                    |                                      |              |                   | -0.3 to 0.5  |                  |                     |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —            | ±0.2              |              |                  |                     |
| INL                  | Integral non-                | 12-bit modes                         | _            | ±1.0              | -2.7 to +1.9 | LSB <sup>4</sup> | 5                   |
|                      | linearity                    |                                      |              |                   | -0.7 to +0.5 |                  |                     |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —            | ±0.5              |              |                  |                     |
| E <sub>FS</sub>      | Full-scale error             | 12-bit modes                         |              | -4                | -5.4         | LSB <sup>4</sup> | V <sub>ADIN</sub> = |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —            | -1.4              | -1.8         |                  | V <sub>DDA</sub>    |
|                      |                              |                                      |              |                   |              |                  | 5                   |

Table continues on the next page...

K30 Sub-Family Data Sheet, Rev. 3, 6/2013.

rempheral operating requirements and behaviors

## 6.6.2 CMP and 6-bit DAC electrical specifications Table 29. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                         | Min.                  | Тур. | Max.            | Unit             |
|--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------------------|
| V <sub>DD</sub>    | Supply voltage                                      | 1.71                  | —    | 3.6             | V                |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | _                     | _    | 200             | μA               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | _                     | —    | 20              | μA               |
| V <sub>AIN</sub>   | Analog input voltage                                | V <sub>SS</sub> – 0.3 | —    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                         | _                     | —    | 20              | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>           |                       |      |                 |                  |
|                    | • CR0[HYSTCTR] = 00                                 | _                     | 5    | —               | mV               |
|                    | • CR0[HYSTCTR] = 01                                 | _                     | 10   | _               | mV               |
|                    | • CR0[HYSTCTR] = 10                                 | _                     | 20   | _               | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 11</li> </ul>               | _                     | 30   | _               | mV               |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> – 0.5 | _    | _               | V                |
| V <sub>CMPOI</sub> | Output low                                          | —                     | —    | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns               |
|                    | Analog comparator initialization delay <sup>2</sup> | _                     | _    | 40              | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                   | —                     | 7    | —               | μA               |
| INL                | 6-bit DAC integral non-linearity                    | -0.5                  | —    | 0.5             | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                | -0.3                  | —    | 0.3             | LSB              |

1. Typical hysteresis is measured with input voltage range limited to 0.6 to V<sub>DD</sub>-0.6 V.

2. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.

3. 1 LSB =  $V_{reference}/64$ 



#### rempheral operating requirements and behaviors



Figure 15. Typical INL error vs. digital code



Peripheral operating requirements and behaviors



Figure 16. Offset at half scale vs. temperature

## 6.6.4 Voltage reference electrical specifications

| Table 32. | VREF full-range | operating | requirements |
|-----------|-----------------|-----------|--------------|
|-----------|-----------------|-----------|--------------|

| Symbol           | Description             | Min.                                      | Max. | Unit | Notes |
|------------------|-------------------------|-------------------------------------------|------|------|-------|
| V <sub>DDA</sub> | Supply voltage          | 1.71                                      | 3.6  | V    |       |
| T <sub>A</sub>   | Temperature             | Operating temperature range of the device |      | °C   |       |
| CL               | Output load capacitance | 100                                       |      | nF   | 1, 2  |

1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.

 The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device.



Figure 20. DSPI classic SPI timing — slave mode

### 6.8.4 Inter-Integrated Circuit Interface (I<sup>2</sup>C) timing Table 40. I<sup>2</sup>C timing

| Characteristic                                                                                     | Symbol                | Standa           | rd Mode           | Fast                               | Unit             |     |
|----------------------------------------------------------------------------------------------------|-----------------------|------------------|-------------------|------------------------------------|------------------|-----|
|                                                                                                    |                       | Minimum          | Maximum           | Minimum                            | Maximum          |     |
| SCL Clock Frequency                                                                                | f <sub>SCL</sub>      | 0                | 100               | 0                                  | 400              | kHz |
| Hold time (repeated) START condition.<br>After this period, the first clock pulse is<br>generated. | t <sub>HD</sub> ; STA | 4                | _                 | 0.6                                | _                | μs  |
| LOW period of the SCL clock                                                                        | t <sub>LOW</sub>      | 4.7              | _                 | 1.3                                | —                | μs  |
| HIGH period of the SCL clock                                                                       | t <sub>HIGH</sub>     | 4                | —                 | 0.6                                | —                | μs  |
| Set-up time for a repeated START condition                                                         | t <sub>SU</sub> ; STA | 4.7              | —                 | 0.6                                | _                | μs  |
| Data hold time for I <sub>2</sub> C bus devices                                                    | t <sub>HD</sub> ; DAT | 0 <sup>1</sup>   | 3.45 <sup>2</sup> | 0 <sup>3</sup>                     | 0.9 <sup>1</sup> | μs  |
| Data set-up time                                                                                   | t <sub>SU</sub> ; DAT | 250 <sup>4</sup> | _                 | 100 <sup>2, 5</sup>                | _                | ns  |
| Rise time of SDA and SCL signals                                                                   | t <sub>r</sub>        | —                | 1000              | 20 +0.1C <sub>b</sub> <sup>6</sup> | 300              | ns  |
| Fall time of SDA and SCL signals                                                                   | t <sub>f</sub>        | —                | 300               | 20 +0.1C <sub>b</sub> <sup>5</sup> | 300              | ns  |
| Set-up time for STOP condition                                                                     | t <sub>SU</sub> ; STO | 4                |                   | 0.6                                |                  | μs  |
| Bus free time between STOP and<br>START condition                                                  | t <sub>BUF</sub>      | 4.7              | _                 | 1.3                                | —                | μs  |
| Pulse width of spikes that must be suppressed by the input filter                                  | t <sub>SP</sub>       | N/A              | N/A               | 0                                  | 50               | ns  |

1. The master mode I<sup>2</sup>C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves acknowledge this address byte, then a negative hold time can result, depending on the edge rates of the SDA and SCL lines.

2. The maximum tHD; DAT must be met only if the device does not stretch the LOW period (tLOW) of the SCL signal.

- 3. Input signal Slew = 10 ns and Output Load = 50 pF
- 4. Set-up time in slave-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty.
- 5. A Fast mode l<sup>2</sup>C bus device can be used in a Standard mode l2C bus system, but the requirement t<sub>SU; DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, then it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU; DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard mode l<sup>2</sup>C bus specification) before the SCL line is released.

#### K30 Sub-Family Data Sheet, Rev. 3, 6/2013.



6.  $C_b$  = total capacitance of the one bus line in pF.



Figure 21. Timing definition for fast and standard mode devices on the I<sup>2</sup>C bus

# 6.8.5 UART switching specifications

See General switching specifications.

## 6.8.6 SDHC specifications

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface.

| Num | Symbol           | Description                                     | Min.          | Max.      | Unit |
|-----|------------------|-------------------------------------------------|---------------|-----------|------|
|     |                  | Operating voltage                               | 1.71          | 3.6       | V    |
|     |                  | Card input clock                                |               | •         | •    |
| SD1 | fpp              | Clock frequency (low speed)                     | 0             | 400       | kHz  |
|     | fpp              | Clock frequency (SD\SDIO full speed\high speed) | 0             | 25\50     | MHz  |
|     | fpp              | Clock frequency (MMC full speed\high speed)     | 0             | 20\50     | MHz  |
|     | f <sub>OD</sub>  | Clock frequency (identification mode)           | 0             | 400       | kHz  |
| SD2 | t <sub>WL</sub>  | Clock low time                                  | 7             | —         | ns   |
| SD3 | t <sub>WH</sub>  | Clock high time                                 | 7             | —         | ns   |
| SD4 | t <sub>TLH</sub> | Clock rise time                                 | _             | 3         | ns   |
| SD5 | t <sub>THL</sub> | Clock fall time                                 | —             | 3         | ns   |
|     |                  | SDHC output / card inputs SDHC_CMD, SDHC_DAT    | (reference to | SDHC_CLK) | •    |
| SD6 | t <sub>OD</sub>  | SDHC output delay (output valid)                | -5            | 8.3       | ns   |
|     |                  | SDHC input / card inputs SDHC_CMD, SDHC_DAT (   | reference to  | SDHC_CLK) |      |
| SD7 | t <sub>ISU</sub> | SDHC input setup time                           | 5             | _         | ns   |
| SD8 | t <sub>IH</sub>  | SDHC input hold time                            | 0             | _         | ns   |

Table 41. SDHC switching specifications



rempheral operating requirements and behaviors



Figure 22. SDHC timing

## 6.8.7 I2S/SAI switching specifications

This section provides the AC timing for the I2S/SAI module in master mode (clocks are driven) and slave mode (clocks are input). All timing is given for noninverted serial clock polarity (TCR2[BCP] is 0, RCR2[BCP] is 0) and a noninverted frame sync (TCR4[FSP] is 0, RCR4[FSP] is 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the bit clock signal (BCLK) and/or the frame sync (FS) signal shown in the following figures.

# 6.8.7.1 Normal Run, Wait and Stop mode performance over a limited operating voltage range

This section provides the operating performance over a limited operating voltage for the device in Normal Run, Wait and Stop modes.

| Num. | Characteristic                                                  | Min. | Max. | Unit        |
|------|-----------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                               | 2.7  | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                             | 40   | _    | ns          |
| S2   | I2S_MCLK pulse width high/low                                   | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                     | 80   | _    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                    | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid | —    | 15   | ns          |

 
 Table 42.
 I2S/SAI master mode timing in Normal Run, Wait and Stop modes (limited voltage range)

Table continues on the next page...



# Table 44. I2S/SAI master mode timing in Normal Run, Wait and Stop modes (full voltage range) (continued)

| Num. | Characteristic                                      | Min. | Max. | Unit |
|------|-----------------------------------------------------|------|------|------|
| S7   | I2S_TX_BCLK to I2S_TXD valid                        | —    | 15   | ns   |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                      | 0    | —    | ns   |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK | 20.5 | —    | ns   |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK      | 0    | —    | ns   |



#### Figure 25. I2S/SAI timing — master modes

#### Table 45. I2S/SAI slave mode timing in Normal Run, Wait and Stop modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 80   | —    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 5.8  | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     |      |      | ns          |
|      | Multiple SAI Synchronous mode                                     | _    | 24   |             |
|      | All other modes                                                   | —    | 20.6 |             |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | _    | ns          |

Table continues on the next page ...



rempheral operating requirements and behaviors





# 6.9 Human-machine interfaces (HMI)

# 6.9.1 TSI electrical specifications

Table 48. TSI electrical specifications

| Symbol               | Description                                                                      | Min.  | Тур.   | Max.  | Unit     | Notes |
|----------------------|----------------------------------------------------------------------------------|-------|--------|-------|----------|-------|
| V <sub>DDTSI</sub>   | Operating voltage                                                                | 1.71  | —      | 3.6   | V        |       |
| C <sub>ELE</sub>     | Target electrode capacitance range                                               | 1     | 20     | 500   | pF       | 1     |
| f <sub>REFmax</sub>  | Reference oscillator frequency                                                   | —     | 8      | 15    | MHz      | 2, 3  |
| f <sub>ELEmax</sub>  | Electrode oscillator frequency                                                   | —     | 1      | 1.8   | MHz      | 2, 4  |
| C <sub>REF</sub>     | Internal reference capacitor                                                     | _     | 1      | —     | pF       |       |
| V <sub>DELTA</sub>   | Oscillator delta voltage                                                         | —     | 500    | —     | mV       | 2, 5  |
| I <sub>REF</sub>     | Reference oscillator current source base current<br>• 2 μA setting (REFCHRG = 0) | _     | 2      | 3     | μΑ       | 2, 6  |
|                      | <ul> <li>32 µA setting (REFCHRG = 15)</li> </ul>                                 | —     | 36     | 50    |          |       |
| I <sub>ELE</sub>     | Electrode oscillator current source base current<br>• 2 µA setting (EXTCHRG = 0) | _     | 2      | 3     | μΑ       | 2, 7  |
|                      | • 32 µA setting (EXTCHRG = 15)                                                   | —     | 36     | 50    |          |       |
| Pres5                | Electrode capacitance measurement precision                                      | _     | 8.3333 | 38400 | fF/count | 8     |
| Pres20               | Electrode capacitance measurement precision                                      | _     | 8.3333 | 38400 | fF/count | 9     |
| Pres100              | Electrode capacitance measurement precision                                      | —     | 8.3333 | 38400 | fF/count | 10    |
| MaxSens              | Maximum sensitivity                                                              | 0.008 | 1.46   | —     | fF/count | 11    |
| Res                  | Resolution                                                                       | _     | _      | 16    | bits     |       |
| T <sub>Con20</sub>   | Response time @ 20 pF                                                            | 8     | 15     | 25    | μs       | 12    |
| I <sub>TSI_RUN</sub> | Current added in run mode                                                        | —     | 55     | —     | μA       |       |
| I <sub>TSI_LP</sub>  | Low power mode current adder                                                     | _     | 1.3    | 2.5   | μΑ       | 13    |