Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M4 | | Core Size | 32-Bit Single-Core | | Speed | 80MHz | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, MMC/SD, QSPI, SAI, SPI, SWPMI, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, DMA, LCD, PWM, WDT | | Number of I/O | 52 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 64K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V | | Data Converters | A/D 16x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-UFBGA | | Supplier Device Package | 64-UFBGA (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l433rci6tr | | | | 36.5.8 | Modbus communication using USART | 1105 | |---------|--------|-----------|-----------------------------------------------------------------|------------| | | | 36.5.9 | USART parity control | 1106 | | | | 36.5.10 | USART LIN (local interconnection network) mode | 1107 | | | | 36.5.11 | USART synchronous mode | 1109 | | | | 36.5.12 | USART Single-wire Half-duplex communication | 1112 | | | | 36.5.13 | USART Smartcard mode | 1112 | | | | 36.5.14 | USART IrDA SIR ENDEC block | 1117 | | | | 36.5.15 | USART continuous communication in DMA mode | 1119 | | | | 36.5.16 | RS232 hardware flow control and RS485 driver enable using USART | | | | | 36.5.17 | Wakeup from Stop mode using USART | 1123 | | | 36.6 | USART | low-power modes | | | | 36.7 | USART | interrupts | | | | 36.8 | | registers | | | | 00.0 | 36.8.1 | Control register 1 (USART_CR1) | | | | | 36.8.2 | Control register 2 (USART_CR2) | | | | | 36.8.3 | Control register 3 (USART_CR3) | | | | | 36.8.4 | Baud rate register (USART_BRR) | | | | | 36.8.5 | Guard time and prescaler register (USART_GTPR) | | | | | 36.8.6 | Receiver timeout register (USART_RTOR) | | | | | 36.8.7 | Request register (USART_RQR) | | | | | 36.8.8 | Interrupt and status register (USART_ISR) | | | | | 36.8.9 | Interrupt flag clear register (USART_ICR) | | | | | 36.8.10 | Receive data register (USART_RDR) | | | | | 36.8.11 | Transmit data register (USART_TDR) | | | | | 36.8.12 | USART register map | | | | - | | niversal asynchronous receiver | | | | transı | mitter (l | _PUART) | 1151 | | | 37.1 | Introduc | tion | | | | 37.2 | LPUAR | T main features | | | | 37.3 | LPUAR | T implementation | | | | 37.4 | LPUAR | T functional description | | | | | 37.4.1 | LPUART character description | | | | | 37.4.2 | LPUART transmitter | | | | | 37.4.3 | LPUART receiver | | | | | 37.4.4 | LPUART baud rate generation | | | 32/1472 | | | DocID027295 Rev 3 | <b>47/</b> | RM0394 List of figures | Figure 198. | PWM output state following BRK and BRK2 pins assertion (OSSI=1) | 710 | |-----------------|------------------------------------------------------------------------|---------| | | PWM output state following BRK assertion (OSSI=0) | | | • | Output redirection | | | | Clearing TIMx OCxREF | | | | 6-step generation, COM example (OSSR=1) | | | | Example of one pulse mode | | | | Retriggerable one pulse mode | | | | Example of counter operation in encoder interface mode | | | | Example of encoder interface mode with TI1FP1 polarity inverted | | | | Measuring time interval between edges on 3 signals | | | | Example of Hall sensor interface | | | | Control circuit in reset mode | | | • | Control circuit in Gated mode | | | | Control circuit in trigger mode | | | | Control circuit in external clock mode 2 + trigger mode | | | | General-purpose timer block diagram | | | | Counter timing diagram with prescaler division change from 1 to 2 | | | | Counter timing diagram with prescaler division change from 1 to 4 | | | • | | | | | Counter timing diagram, internal clock divided by 2 | | | | | | | | Counter timing diagram, internal clock divided by N | | | • | Counter timing diagram, Opdate event when ARPE=1 (TIMx_ARR preloaded) | | | | Counter timing diagram, opdate event when ARPE-1 (Timix_ARR preloaded) | | | | Counter timing diagram, internal clock divided by 1 | | | - | Counter timing diagram, internal clock divided by 4 | | | - | Counter timing diagram, internal clock divided by N | | | - | Counter timing diagram, Update event when repetition counter | , , , , | | ga.o <b></b> o. | is not used | 776 | | Figure 227. | Counter timing diagram, internal clock divided by 1, TIMx_ARR=0x6 | | | | Counter timing diagram, internal clock divided by 2 | | | | Counter timing diagram, internal clock divided by 4, TIMx_ARR=0x36 | | | | Counter timing diagram, internal clock divided by N | | | Figure 231. | Counter timing diagram, Update event with ARPE=1 (counter underflow) | 779 | | Figure 232. | Counter timing diagram, Update event with ARPE=1 (counter overflow) | 780 | | | Control circuit in normal mode, internal clock divided by 1 | | | Figure 234. | TI2 external clock connection example | 781 | | Figure 235. | Control circuit in external clock mode 1 | 782 | | | External trigger input block | | | | Control circuit in external clock mode 2 | | | | Capture/compare channel (example: channel 1 input stage) | | | | Capture/compare channel 1 main circuit | | | | Output stage of capture/compare channel (channel 1) | | | | PWM input mode timing | | | | Output compare mode, toggle on OC1 | | | | Edge-aligned PWM waveforms (ARR=8) | | | | Center-aligned PWM waveforms (ARR=8) | | | | Generation of 2 phase-shifted PWM signals with 50% duty cycle | | | | Combined PWM mode on channels 1 and 3 | | | | Clearing TIMx OCxREF | | | Figure 248. | Example of one-pulse mode | 797 | SRAM1 and register contents are lost except for registers in the Backup domain and Standby circuitry (see *Figure 7*). SRAM2 content can be preserved if the bit RRS is set in the PWR\_CR3 register. In this case the Low-power regulator is ON and provides the supply to SRAM2 only. The BOR is always available in Standby mode. The consumption is increased when thresholds higher than $V_{BOR0}$ are used. ### I/O states in Standby mode In the Standby mode, the I/Os can be configured either with a pull-up (refer to PWR\_PUCRx registers (x=A,B,C,D,E,H)), or with a pull-down (refer to PWR\_PDCRx registers (x=A,B,C,D,E,H)), or can be kept in analog state. The RTC outputs on PC13 are functional in Standby mode. PC14 and PC15 used for LSE are also functional. 5 wakeup pins (WKUPx, x=1,2...5) and the 3 RTC tampers are available. ### **Entering Standby mode** The Standby mode is entered according *Section : Entering low power mode*, when the SLEEPDEEP bit in the Cortex<sup>®</sup>-M4 System Control register is set. Refer to Table 27: Standby mode for details on how to enter Standby mode. In Standby mode, the following features can be selected by programming individual control bits: - Independent watchdog (IWDG): the IWDG is started by writing to its Key register or by hardware option. Once started it cannot be stopped except by a reset. See Section 32.3: IWDG functional description in Section 32: Independent watchdog (IWDG). - real-time clock (RTC): this is configured by the RTCEN bit in the Backup domain control register (RCC\_BDCR) - Internal RC oscillator (LSI): this is configured by the LSION bit in the Control/status register (RCC\_CSR). - External 32.768 kHz oscillator (LSE): this is configured by the LSEON bit in the Backup domain control register (RCC BDCR) ### **Exiting Standby mode** The Standby mode is exit according *Section : Entering low power mode*. The SBF status flag in the *Power control register 3 (PWR\_CR3)* indicates that the MCU was in Standby mode. All registers are reset after wakeup from Standby except for *Power control register 3 (PWR\_CR3)*. Refer to Table 27: Standby mode for more details on how to exit Standby mode. # 5.4.20 PWR register map and reset value table Table 29. PWR register map and reset values | | | | 1 | T - | ab | T | | · · | 1 | ` | | | <del>-</del> | ···· | ΔP. | <u>د.</u> | | | | | | | | | | | | | | | | | | |--------|-------------|------|------|------|------|------|------|------|------|------|------|------|--------------|------|------|-----------|------|-------|-------|------|-------|------|----------|-----------|--------|-------|-------|------|--------------|-------|-------|--------------|--------| | Offset | Register | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 1 | 10 | 6 | œ | 7 | 9 | 2 | 4 | က | 7 | 1 | 0 | | 0x000 | PWR_CR1 | Res. LPR | Res. | Res. | Res. | V(<br>[1 | OS<br>:0] | DBP | Res. | Res. | Res. | Res. | Res. | | PM:<br>[2:0] | | | - | Reset value | | | | | | | | | | | | | | | | | | 0 | | | | 0 | 1 | 0 | | | | | | 0 | 0 | 0 | | 0x004 | PWR_CR2 | Res. NSN | Res. | Res. | PVME4 | PVME3 | Res. | PVME1 | PL | .S [2 | 2:0] | PVDE | | - | Reset value | | | | | | | | | | | | | | | | | | | | | | 0 | | | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | | 0x008 | PWR_CR3 | Res. EIWUL | Res. | Res. | Res. | Res. | APC | Res. | RRS | Res. | Res. | Res. | <b>EWUP5</b> | EWUP4 | EWUP3 | EWUP2 | EWUP1 | | | Reset value | | | | | | | | | | | | | | | | | 1 | | | | | 0 | | 0 | | | | 0 | 0 | 0 | 0 | 0 | | 0x00C | PWR_CR4 | Res. VBRS | VBE | Res. | Res. | Res. | WP5 | WP4 | WP3 | WP2 | WP1 | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | | | | 0 | 0 | 0 | 0 | 0 | | 0x010 | PWR_SR1 | Res. WUFI | Res. | Res. | Res. | Res. | Res. | Res. | SBF | Res. | Res. | Res. | WUF5 | WUF4 | WUF3 | WUF2 | o WUF1 | | - | Reset value | | | | | | | | | | | | | | | | | 0 | | | | | | | 0 | | | | 0 | 0 | 0 | 0 | 0 | | 0x014 | PWR_SR2 | Res. PVM04 | PVM03 | Res. | PVM01 | PVDO | VOSF | REGLPF | REGLPS | Res. | | Reset value | | | | | | | | | | | | | | | | | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | 0x018 | PWR_SCR | Res. CSBF | Res. | Res. | Res. | CWUF5 | CWUF4 | CWUF3 | CWUF2 | CWUF1 | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | | 0 | | | | 0 | 0 | 0 | 0 | 0 | | 0x020 | PWR_PUCRA | Res. PU15 | Res. | PU13 | PU12 | PU11 | PU10 | PU9 | PU8 | PU7 | PU6 | PU5 | PU4 | PU3 | PU2 | PU1 | PU0 | | • | Reset value | | | | | | | | | | | | | | | | | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x024 | PWR_PDCRA | Res. PD14 | Res. | PD12 | PD11 | PD10 | PD9 | PD8 | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | | Reset value | | | | | | | | | | | | | | | | | | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x028 | PWR_PUCRB | Res. PU15 | PU14 | PU13 | PU12 | PU11 | PU10 | PU9 | PU8 | PU7 | PU6 | PU5 | PU4 | PU3 | PU2 | PU1 | PU0 | | | Reset value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x02C | PWR_PDCRB | Res. PD15 | PD14 | PD13 | PD12 | PD11 | PD10 | PD9 | PD8 | PD7 | PD6 | PD5 | Res. | PD3 | PD2 | PD1 | PD0 | | | Reset value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | 0x030 | PWR_PUCRC | Res Res. | Res PU15 | PU14 | PU13 | PU12 | PU11 | PU10 | PU9 | PU8 | PU7 | PU6 | PU5 | PU4 | PU3 | PU2 | PU1 | PU0 | | | Reset value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x034 | PWR_PDCRC | Res. | PD14 | PD13 | PD12 | PD11 | | PD9 | PD8 | PD7 | _ | PD5 | PD4 | PD3 | PD2 | PD1 | | | | Reset value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x038 | PWR_PUCRD | Res. | PU14 | PU13 | PU12 | PU11 | PU10 | | PU8 | PU7 | PU6 | PU5 | | _ | PU2 | | PU0 | | | Reset value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x03C | PWR_PDCRD | Res. | PD14 | PD13 | PD12 | PD11 | PD10 | | PD8 | PD7 | PD6 | PD5 | _ | | PD2 | | PD0 | | | Reset value | | | | | | | | | | | | | | | | | 5 | 0 | 0 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x040 | PWR_PUCRE | Res | PU14 | PU13 | PU12 | PU11 | | PU9 | _ | PU7 | PU6 | PU5 | | | PU2 | | PU0 | | | Reset value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 7.6 CRS registers Refer to Section 1.1 on page 57 of the reference manual for a list of abbreviations used in register descriptions. The peripheral registers can be accessed by words (32-bit). ## 7.6.1 CRS control register (CRS CR) Address offset: 0x00 Reset value: 0x0000 2000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|------|------|------|------|--------|------|------|------------|----------------|------|------|-------------|-------|--------------------|--------------| | Res. | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res. | Res. | | | TRIN | 1[5:0] | | | SWSY<br>NC | AUTOT<br>RIMEN | CEN | Res. | ESYNC<br>IE | ERRIE | SYNC<br>WARNI<br>E | SYNCO<br>KIE | | | | rw | rw | rw | rw | rw | rw | rt_w | rw | rw | | rw | rw | rw | rw | Bits 31:14 Reserved, must be kept at reset value. ### Bits 13:8 TRIM[5:0]: HSI48 oscillator smooth trimming These bits provide a user-programmable trimming value to the HSI48 oscillator. They can be programmed to adjust to variations in voltage and temperature that influence the frequency of the HSI48. The default value is 32, which corresponds to the middle of the trimming interval. The trimming step is around 67 kHz between two consecutive TRIM steps. A higher TRIM value corresponds to a higher output frequency. When the AUTOTRIMEN bit is set, this field is controlled by hardware and is read-only. ### Bit 7 SWSYNC: Generate software SYNC event This bit is set by software in order to generate a software SYNC event. It is automatically cleared by hardware. 0: No action 1: A software SYNC event is generated. ### Bit 6 AUTOTRIMEN: Automatic trimming enable This bit enables the automatic hardware adjustment of TRIM bits according to the measured frequency error between two SYNC events. If this bit is set, the TRIM bits are read-only. The TRIM value can be adjusted by hardware by one or two steps at a time, depending on the measured frequency error value. Refer to Section 7.3.4: Frequency error evaluation and automatic trimming for more details. - 0: Automatic trimming disabled, TRIM bits can be adjusted by the user. - 1: Automatic trimming enabled, TRIM bits are read-only and under hardware control. ### Bit 5 CEN: Frequency error counter enable This bit enables the oscillator clock for the frequency error counter. - 0: Frequency error counter disabled - 1: Frequency error counter enabled When this bit is set, the CRS\_CFGR register is write-protected and cannot be modified. Bit 4 Reserved, must be kept at reset value. ### Bits 31:0 CRC\_INIT: Programmable initial CRC value This register is used to write the CRC initial value. ## 14.4.5 CRC polynomial (CRC\_POL) Address offset: 0x14 Reset value: 0x04C11DB7 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|-----|----------|----|----|----|----|----|----|----| | | | | | | | | POL | .[31:16] | | | | | | | | | | | | | | | | | rw | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | POI | L[15:0] | | | | | | | | | | | | | | | | | rw | | | | | | | | Bits 31:0 POL[31:0]: Programmable polynomial This register is used to write the coefficients of the polynomial to be used for CRC calculation. If the polynomial size is less than 32 bits, the least significant bits have to be used to program the correct value. ## 14.4.6 CRC register map Table 49. CRC register map and reset values | Offset | Register | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 2 | 4 | ဗ | 2 | _ | 0 | |--------|-------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|----------|------|-------|-------|------|------|------|------|------|------|---------|-------------|---------------|----------------|-----------------|------|------|-------| | 0x00 | CRC_DR | | | | | | | | | | | | | | | <u> </u> | DR[ | 31:0 | ] | | | | | | | | | | | | | | | | | Reset value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0x04 | CRC_IDR | Res. | | ı | IDR | [7:0] | l | | | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x08 | CRC_CR | Res. REV_OUT | DEV [N[4:0] | עבא_וואן ויסן | POI VSIZEI1:01 | OL SIZE[ 1.0] | Res. | Res. | RESET | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | | | 0 | | 0x10 | CRC_INIT | | | | | | | | | | | | | | | CR | C_IN | IIT[3 | 31:0 | )] | | | | | | | | | | | | | | | | Reset value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0x14 | CRC_POL | | | | | | | | | | | | | | Pol | ynoı | mial | coe | ffici | ents | \$ | | | | | | | | | | | | | | | Reset value | | | | | | | | | | | | | | | 0x | 04C | 11D | B7 | | | | | | | | | | | | | | | Refer to Section 2.2.2 on page 64 for the register boundary addresses. 336/1472 DocID027295 Rev 3 ## 21 Digital filter for sigma delta modulators (DFSDM) DFSDM is available only on STM32L451xx, STM32L452xx and STM32L462xx. ### 21.1 Introduction Digital filter for sigma delta modulators (DFSDM) is a high-performance module dedicated to interface external $\Sigma\Delta$ modulators to a microcontroller. It is featuring up to 4 external digital serial interfaces (channels) and up to 2 digital filters with flexible Sigma Delta stream digital processing options to offer up to 24-bit final ADC resolution. DFSDM also features optional parallel data stream input from microcontroller memory. An external $\Sigma\Delta$ modulator provides digital data stream of converted analog values from the external $\Sigma\Delta$ modulator analog input. This digital data stream is sent into a DFSDM input channel through a serial interface. DFSDM supports several standards to connect various $\Sigma\Delta$ modulator outputs: SPI interface and Manchester coded 1-wire interface (both with adjustable parameters). DFSDM module supports the connection of up to 4 multiplexed input digital serial channels which are shared with up to 2 DFSDM modules. DFSDM module also supports alternative parallel data inputs from up to 4 internal 16-bit data channels (from microcontrollers memory). DFSDM is converting an input data stream into a final digital data word which represents an analog input value on a $\Sigma\Delta$ modulator analog input. The conversion is based on a configurable digital process: the digital filtering and decimation of the input serial data stream. The conversion speed and resolution are adjustable according to configurable parameters for digital processing: filter type, filter order, length of filter, integrator length. The maximum output data resolution is up to 24 bits. There are two conversion modes: single conversion mode and continuous mode. The data can be automatically stored in a system RAM buffer through DMA, thus reducing the software overhead. A flexible timer triggering system can be used to control the start of conversion of DFSDM. This timing control is capable of triggering simultaneous conversions or inserting a programmable delay between conversions. DFSDM features an analog watchdog function. Analog watchdog can be assigned to any of the input channel data stream or to final output data. Analog watchdog has its own digital filtering of input data stream to reach the required speed and resolution of watched data. To detect short-circuit in control applications, there is a short-circuit detector. This block watches each input channel data stream for occurrence of stable data for a defined time duration (several 0's or 1's in an input data stream). An extremes detector block watches final output data and stores maximum and minimum values from the output data values. The extremes values stored can be restarted by software. Two power modes are supported: normal mode and stop mode. 520/1472 DocID027295 Rev 3 ## 22.3 LCD functional description ## 22.3.1 General description The LCD controller has five main blocks (see Figure 117): FREQUENCY GENERATOR LCDCLK 16-bit prescaler LCDCLK LCDCLK/32768 PS[3:0] **CLOCK MUX** REGS ck ps DIV[3:0] Divide by 16 to 31 СОМО Interrupt ck\_div COM[3:0] СОМ DRIVER сомз ADDRESS BUS COM[7:4] Analog LCD RAM SEG BUS (32x16 bits) 8-to-1 DRIVER switch SEG0 arrrav SEG[43:0] SEG[39:0] DATA 40 SEG [43:40] SEG [31:28] SEG39 READY SEG40/ COM4 STATIC SEG SEG41/ VSEI COM REGS SEG[43:40] СОМ5 SEG42/ COM6 VOLTAGE GENERATOR $V_{SS}$ HD 1/3-1/4 V<sub>LCD</sub> SEG43/ COM7 PULSE GEN 2/3 -3/4V<sub>LCE</sub> BIAS[1:0] 1/2 Vic CONTRAST CONTROLLER CC[2:0] Analog step-up I/O Ports Figure 117. LCD controller block diagram Note: LCDCLK is the same as RTCCLK. Please refer to the RTC/LCD clock description in the RCC section of this manual. The frequency generator allows you to achieve various LCD frame rates starting from an LCD input clock frequency (LCDCLK) which can vary from 32 kHz up to 1 MHz. 3 different clock sources can be used to provide the LCD clock (LCDCLK/RTCCLK): - 32 kHz Low speed external RC (LSE) - 32 kHz Low speed internal RC (LSI) - High speed external (HSE) divided by 32 Figure 127. SEG/COM mux feature example Figure 162. Counter timing diagram, internal clock divided by 1 ## 26.4.17 TIM1 capture/compare register 4 (TIMx\_CCR4) Address offset: 0x40 Reset value: 0x0000 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------| | | | | | | | | CCR4 | [15:0] | | | | | | | | | rw/r | 1 00/1 | 1 00/1 | 1 00/1 | 1 00/1 | 1 00/1 | 1 00/1 | 1 00/1 | 1 00/1 | 1 00/1 | 1 00/1 | 1 00/1 | 1 00/1 | 1 00/1 | 1 00/1 | 1 00/1 | 1 00/1 | Bits 15:0 CCR4[15:0]: Capture/Compare value **If channel CC4 is configured as output**: CCR4 is the value to be loaded in the actual capture/compare 4 register (preload value). It is loaded permanently if the preload feature is not selected in the TIMx\_CCMR2 register (bit OC4PE). Else the preload value is copied in the active capture/compare 4 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter TIMx\_CNT and signalled on OC4 output. **If channel CC4 is configured as input**: CCR4 is the counter value transferred by the last input capture 4 event (IC4). The TIMx\_CCR4 register is read-only and cannot be programmed. ## 26.4.18 TIM1 break and dead-time register (TIMx\_BDTR) Address offset: 0x44 Reset value: 0x0000 0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|------|------|------|------|------|------|-------|----|-----|--------|-----|-------|-----|-------|----| | Res. | Res. | Res. | Res. | Res. | Res. | ВК2Р | BK2E | | BK2 | F[3:0] | | | BKF | [3:0] | | | | | | | | | rw | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MOE | AOE | BKP | BKE | OSSR | OSSI | LOCK | [1:0] | | | | DTG | [7:0] | | | | | rw Note: As the bits BK2P, BK2E, BK2F[3:0], BKF[3:0], AOE, BKP, BKE, OSSI, OSSR and DTG[7:0] can be write-locked depending on the LOCK configuration, it can be necessary to configure all of them during the first write access to the TIMx\_BDTR register. Bits 31:26 Reserved, must be kept at reset value. Bit 25 BK2P: Break 2 polarity 0: Break input BRK2 is active low 1: Break input BRK2 is active high Note: This bit cannot be modified as long as LOCK level 1 has been programmed (LOCK bits in TIMx BDTR register). Note: Any write operation to this bit takes a delay of 1 APB clock cycle to become effective. DocID027295 Rev 3 Figure 226. Counter timing diagram, Update event when repetition counter is not used ### Center-aligned mode (up/down counting) In center-aligned mode, the counter counts from 0 to the auto-reload value (content of the $TIMx\_ARR$ register) – 1, generates a counter overflow event, then counts from the auto-reload value down to 1 and generates a counter underflow event. Then it restarts counting from 0. Center-aligned mode is active when the CMS bits in TIMx\_CR1 register are not equal to '00'. The Output compare interrupt flag of channels configured in output is set when: the counter counts down (Center aligned mode 1, CMS = "01"), the counter counts up (Center aligned mode 2, CMS = "10") the counter counts up and down (Center aligned mode 3, CMS = "11"). In this mode, the direction bit (DIR from TIMx\_CR1 register) cannot be written. It is updated by hardware and gives the current direction of the counter. The update event can be generated at each counter overflow and at each counter underflow or by setting the UG bit in the TIMx\_EGR register (by software or by using the slave mode controller) also generates an update event. In this case, the counter restarts counting from 0, as well as the counter of the prescaler. The UEV update event can be disabled by software by setting the UDIS bit in TIMx\_CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter continues counting up and down, based on the current auto-reload value. In addition, if the URS bit (update request selection) in TIMx\_CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or 776/1472 DocID027295 Rev 3 #### 27.3.13 One-pulse mode One-pulse mode (OPM) is a particular case of the previous modes. It allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length after a programmable delay. Starting the counter can be controlled through the slave mode controller. Generating the waveform can be done in output compare mode or PWM mode. You select One-pulse mode by setting the OPM bit in the TIMx CR1 register. This makes the counter stop automatically at the next update event UEV. A pulse can be correctly generated only if the compare value is different from the counter initial value. Before starting (when the timer is waiting for the trigger), the configuration must be: $CNT < CCRx \le ARR$ (in particular, 0 < CCRx), Figure 248. Example of one-pulse mode. For example you may want to generate a positive pulse on OC1 with a length of t<sub>PULSE</sub> and after a delay of t<sub>DFI AY</sub> as soon as a positive edge is detected on the TI2 input pin. Let's use TI2FP2 as trigger 1: - Map TI2FP2 on TI2 by writing CC2S=01 in the TIMx CCMR1 register. - TI2FP2 must detect a rising edge, write CC2P=0 and CC2NP='0' in the TIMx\_CCER - Configure TI2FP2 as trigger for the slave mode controller (TRGI) by writing TS=110 in the TIMx SMCR register. - TI2FP2 is used to start the counter by writing SMS to '110 in the TIMx SMCR register (trigger mode). - active level together. Note that because of the resynchronization on MOE, the dead-time duration is a bit longer than usual (around 2 ck tim clock cycles). - If OSSI=0 then the timer releases the enable outputs (taken over by the AFIO controller which forces a Hi-Z state) else the enable outputs remain or become high as soon as one of the CCxE or CCxNE bits is high. - The break status flag (BIF bit in the TIMx\_SR register) is set. An interrupt can be generated if the BIE bit in the TIMx\_DIER register is set. A DMA request can be sent if the BDE bit in the TIMx\_DIER register is set. - If the AOE bit in the TIMx\_BDTR register is set, the MOE bit is automatically set again at the next update event UEV. This can be used to perform a regulation, for instance. Else, MOE remains low until you write it to '1' again. In this case, it can be used for security and you can connect the break input to an alarm from power drivers, thermal sensors or any security components. Note: The break inputs is acting on level. Thus, the MOE cannot be set while the break input is active (neither automatically nor by software). In the meantime, the status flag BIF cannot be cleared. The break can be generated by the BRK input which has a programmable polarity and an enable bit BKE in the TIMX BDTR Register. In addition to the break input and the output management, a write protection has been implemented inside the break circuit to safeguard the application. It allows you to freeze the configuration of several parameters (dead-time duration, OCx/OCxN polarities and state when disabled, OCxM configurations, break enable and polarity). You can choose from 3 levels of protection selected by the LOCK bits in the TIMx\_BDTR register. Refer to Section 28.5.15: TIM15 break and dead-time register (TIM15\_BDTR) on page 888. The LOCK bits can be written only once after an MCU reset. The Figure 288 shows an example of behavior of the outputs in response to a break. ## 28.6.18 TIM16 register map TIM16 register is mapped as 16-bit addressable register as described in the table below: Table 132. TIM16 register map and reset values | Offset | Register | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 2 | 4 | က | 2 | 1 | 0 | |--------|-------------------------------------|----------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|---------|------|------|-------|------|----------|------|-----------|-----------|------|------|--------------|------|-------|-----------------|---------|------| | 0x00 | TIMx_CR1 | Res. UIFREMAP | Res. | Ch<br>[1: | (D<br>:0] | ARPE | Res. | Res. | Res. | OPM | URS | UDIS | CEN | | | Reset value | | | | | | | | | | | | | | | | | | | | | 0 | | 0 | 0 | 0 | | | | 0 | 0 | 0 | 0 | | 0x04 | TIMx_CR2 | Res. OIS1N | OIS1 | Res. | Res. | Res. | Res. | ccps | ccus | Res. | CCPC | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | | | | | 0 | 0 | | 0 | | 0x0C | TIMx_DIER | Res. COMDE | Res. | Res. | Res. | CC1DE | UDE | BIE | Res. | COMIE | Res. | Res. | Res. | CC1IE | UIE | | | Reset value | | | | | | | | | | | | | | | | | | | 0 | | | | 0 | 0 | 0 | | 0 | | | | 0 | 0 | | 0x10 | TIMx_SR | Res. CC10F | Res. | BIF | Res. | COMIF | Res. | Res. | Res. | CC1IF | UIF | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | 0 | | 0 | | 0 | | | | 0 | 0 | | 0x14 | TIMx_EGR | Res. BG | Res. | COMG | Res. | Res. | Res. | CC1G | nG | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | 0 | | | | 0 | 0 | | | TIMx_CCMR1 Output Compare mode | Res. OC1M[3] | Res. | | C1I<br>[2:0] | | OC1PE | OC1FE | C(<br>5 | 3 | | 0x18 | Reset value | | | | | | | | | | | | | | | | 0 | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0.10 | TIMx_CCMR1<br>Input Capture<br>mode | Res. I | C1F | [3:0 | )] | PS | C1<br>SC<br>:0] | C(<br>5 | 3 | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x20 | TIMx_CCER | Res. | Res. | Res. | Res. | CC1NP | CC1NE | CC1P | CC1E | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | | 0x24 | TIMx_CNT | UIFCPY or Res. | | | | | | | С | :NT[ | 15:0 | 0] | | | | | | | | | Reset value | 0 | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x28 | TIMx_PSC | Res. | | | | | | Р | SC[ | 15:0 | 0] | | | | | | | | | Reset value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x2C | TIMx_ARR | Res. | 1 | 1 | | | | Α | RR[ | | | | | | | | | | | Reset value | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## 29.4.9 TIM6/TIM7 register map TIMx registers are mapped as 16-bit addressable registers as described in the table below: Table 133. TIM6/TIM7 register map and reset values | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | |---------------|-------------|----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|-----|----------|-----|-----|-----|------|-----|-------------|-----|-----|-----|------|-----| | Offset | Register | 31 | 30 | 29 | 28 | 27 | 56 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 2 | 4 | 8 | 2 | l | 0 | | 0x00 | TIMx_CR1 | Res UIFREMAP | Res | Res | Res | ARPE | Res | Res | Res | MdO | URS | SIGN | CEN | | | Reset value | | | | | | | | | | | | | | | | | | | | | 0 | | | | 0 | | | | 0 | 0 | 0 | 0 | | 0x04 | TIMx_CR2 | Res | имя<br>[2:0 | | Res | Res | Res | Res | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | | | | | | 0x08 | | 1 | I | I | ı | I | | I | | | | ı | ı | Re | eser | ved | | I | ı | | | | | | | ı | ı | ı | I | | | | | | 0x0C | TIMx_DIER | Res UDE | Res UIE | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | | 0 | | | | | | | | 0 | | 0x10 | TIMx_SR | Res UIF | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | 0x14 | TIMx_EGR | Res 90 | | | Reset value | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | | 0x18-<br>0x20 | | | | | | | | | | | | | | Re | eser | ved | | | | | | | | | | | | | | | | | | | 0x24 | TIMx_CNT | UIFCPY or Res. | Res | | | | | | C | :NT | [15: | 0] | | | | | | | | | Reset value | 0 | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x28 | TIMx_PSC | Res | | | | | | Р | SC | [15: | 0] | | | | | | | | | Reset value | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x2C | TIMx_ARR | Res | | | | | | Α | RR | [15: | 0] | | | | | | | | | Reset value | | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Refer to *Section 2.2.2: Memory map and register boundary addresses* for the register boundary addresses. Figure 309. Waveform generation ### 30.4.9 Register update The LPTIM\_ARR register and LPTIM\_CMP register are updated immediately after the APB bus write operation, or at the end of the current period if the timer is already started. The PRELOAD bit controls how the LPTIM\_ARR and the LPTIM\_CMP registers are updated: - When the PRELOAD bit is reset to '0', the LPTIM\_ARR and the LPTIM\_CMP registers are immediately updated after any write access. - When the PRELOAD bit is set to '1', the LPTIM\_ARR and the LPTIM\_CMP registers are updated at the end of the current period, if the timer has been already started. The LPTIM APB interface and the LPTIM kernel logic use different clocks, so there is some latency between the APB write and the moment when these values are available to the counter comparator. Within this latency period, any additional write into these registers must be avoided. The ARROK flag and the CMPOK flag in the LPTIM\_ISR register indicate when the write operation is completed to respectively the LPTIM\_ARR register and the LPTIM\_CMP register. After a write to the LPTIM\_ARR register or the LPTIM\_CMP register, a new write operation to the same register can only be performed when the previous write operation is completed. Any successive write before respectively the ARROK flag or the CMPOK flag be set, will lead to unpredictable results. #### Bit 7 DMAT: DMA enable transmitter This bit is set/reset by software - 1: DMA mode is enabled for transmission - 0: DMA mode is disabled for transmission #### Bit 6 DMAR: DMA enable receiver This bit is set/reset by software - 1: DMA mode is enabled for reception - 0: DMA mode is disabled for reception #### Bit 5 SCEN: Smartcard mode enable This bit is used for enabling Smartcard mode. - 0: Smartcard Mode disabled - 1: Smartcard Mode enabled This bit field can only be written when the USART is disabled (UE=0). Note: If the USART does not support Smartcard mode, this bit is reserved and forced by hardware to '0'. Please refer to Section 36.4: USART implementation on page 1085. ### Bit 4 NACK: Smartcard NACK enable - 0: NACK transmission in case of parity error is disabled - 1: NACK transmission during parity error is enabled This bit field can only be written when the USART is disabled (UE=0). Note: If the USART does not support Smartcard mode, this bit is reserved and forced by hardware to '0'. Please refer to Section 36.4: USART implementation on page 1085. ### Bit 3 HDSEL: Half-duplex selection Selection of Single-wire Half-duplex mode - 0: Half duplex mode is not selected - 1: Half duplex mode is selected This bit can only be written when the USART is disabled (UE=0). ### Bit 2 IRLP: IrDA low-power This bit is used for selecting between normal and low-power IrDA modes - 0: Normal mode - 1: Low-power mode This bit can only be written when the USART is disabled (UE=0). Note: If IrDA mode is not supported, this bit is reserved and forced by hardware to '0'. Please refer to Section 36.4: USART implementation on page 1085. ### Bit 1 IREN: IrDA mode enable This bit is set and cleared by software. - 0: IrDA disabled - 1: IrDA enabled This bit can only be written when the USART is disabled (UE=0). Note: If IrDA mode is not supported, this bit is reserved and forced by hardware to '0'. Please refer to Section 36.4: USART implementation on page 1085. ### Bit 0 **EIE**: Error interrupt enable Error Interrupt Enable Bit is required to enable interrupt generation in case of a framing error, overrun error or noise flag (FE=1 or ORE=1 or NF=1 in the USART\_ISR register). - 0: Interrupt is inhibited - 1: An interrupt is generated when FE=1 or ORE=1 or NF=1 in the USART\_ISR register. #### Bit 17 CMF: Character match flag This bit is set by hardware, when the character defined by ADD[7:0] is received. It is cleared by software, writing 1 to the CMCF in the USART\_ICR register. An interrupt is generated if CMIE=1in the USART CR1 register. 0: No Character match detected 1: Character Match detected ### Bit 16 BUSY: Busy flag This bit is set and reset by hardware. It is active when a communication is ongoing on the RX line (successful start bit detected). It is reset at the end of the reception (successful or not). 0: USART is idle (no reception) 1: Reception on going ### Bit 15 ABRF: Auto baud rate flag This bit is set by hardware when the automatic baud rate has been set (RXNE will also be set, generating an interrupt if RXNEIE = 1) or when the auto baud rate operation was completed without success (ABRE=1) (ABRE, RXNE and FE are also set in this case) It is cleared by software, in order to request a new auto baud rate detection, by writing 1 to the ABRRQ in the USART RQR register. Note: If the USART does not support the auto baud rate feature, this bit is reserved and forced by hardware to '0'. ### Bit 14 ABRE: Auto baud rate error This bit is set by hardware if the baud rate measurement failed (baud rate out of range or character comparison failed) It is cleared by software, by writing 1 to the ABRRQ bit in the USART CR3 register. Note: If the USART does not support the auto baud rate feature, this bit is reserved and forced by hardware to '0'. Bit 13 Reserved, must be kept at reset value. ### Bit 12 EOBF: End of block flag This bit is set by hardware when a complete block has been received (for example T=1 Smartcard mode). The detection is done when the number of received bytes (from the start of the block, including the prologue) is equal or greater than BLEN + 4. An interrupt is generated if the EOBIE=1 in the USART CR2 register. It is cleared by software, writing 1 to the EOBCF in the USART\_ICR register. 0: End of Block not reached 1: End of Block (number of characters) reached Note: If Smartcard mode is not supported, this bit is reserved and forced by hardware to '0'. Please refer to Section 36.4: USART implementation on page 1085. ## 41.8.3 SDMMC argument register (SDMMC\_ARG) Address offset: 0x08 Reset value: 0x0000 0000 The SDMMC\_ARG register contains a 32-bit command argument, which is sent to a card as part of a command message. | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----|----|----|----|----|----|----|-------|----------|----|----|----|----|----|----|----| | | | | | | | | CMDAR | G[31:16] | | | | | | | | | rw | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | CMDAF | RG[15:0] | | | | | | | | | rw Bits 31:0 CMDARG: Command argument Command argument sent to a card as part of a command message. If a command contains an argument, it must be loaded into this register before writing a command to the command register. ## 41.8.4 SDMMC command register (SDMMC\_CMD) Address offset: 0x0C Reset value: 0x0000 0000 The SDMMC\_CMD register contains the command index and command type bits. The command index is sent to a card as part of a command message. The command type bits control the command path state machine (CPSM). | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|------|------|------|-----------------|------------|--------------|-------------|------|------|----------|------|------|------|------|------| | Res. | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Res. | Res. | Res. | Res. | SDIO<br>Suspend | CPSM<br>EN | WAIT<br>PEND | WAIT<br>INT | WAIT | RESP | CMDINDEX | | | | | | | | | | | rw Bits 31:12 Reserved, must be kept at reset value. ### Bit 11 SDIOSuspend: SD I/O suspend command If this bit is set, the command to be sent is a suspend command (to be used only with SDIO card). Bit 10 CPSMEN: Command path state machine (CPSM) Enable bit If this bit is set, the CPSM is enabled. Bit 9 WAITPEND: CPSM Waits for ends of data transfer (CmdPend internal signal). If this bit is set, the CPSM waits for the end of data transfer before it starts sending a command. This feature is available only with Stream data transfer mode SDMMC\_DCTRL[2] = 1.