# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 48MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART, USB                                |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                             |
| Number of I/O              | 50                                                                    |
| Program Memory Size        | 256KB (256K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D 16x16b; D/A 1x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 64-LQFP                                                               |
| Supplier Device Package    | 64-LQFP (10x10)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkl27z256vlh4 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Operating Characteristics**

- Voltage range: 1.71 to 3.6 V
- Flash write voltage range: 1.71 to 3.6 V
- Temperature range: –40 to 105 °C

#### Packages

- 64 LQFP 10mm x 10mm, 0.5mm pitch, 1.6mm thickness
- 64 MAPBGA 5mm x 5mm, 0.5mm pitch, 1.23mm thickness
- 48 QFN 7mm x 7mm, 0.5mm pitch, 0.65mm thickness
- 32 QFN 5mm x 5mm, 0.5mm pitch, 0.65mm thickness

#### Security and Integrity

- 80-bit unique identification number per chip
- Advanced flash security

#### I/O

• Up to 50 general-purpose input/output pins (GPIO) and 6 high-drive pad

#### Low Power

- Down to 54uA/MHz in very low power run mode
- Down to 1.96uA in VLLS3 mode (RAM + RTC
- retained)
- · Six flexible static modes

| Product       |                           | Mer           | nory         | Package      |         | IO and ADC channel |                                |                            |
|---------------|---------------------------|---------------|--------------|--------------|---------|--------------------|--------------------------------|----------------------------|
| Part number   | Marking (Line1/<br>Line2) | Flash<br>(KB) | SRAM<br>(KB) | Pin<br>count | Package | GPIOs              | GPIOs<br>(INT/HD) <sup>1</sup> | ADC<br>channels<br>(SE/DP) |
| MKL27Z128VFM4 | M27P7V                    | 128           | 32           | 32           | QFN     | 23                 | 19/6                           | 7/0                        |
| MKL27Z256VFM4 | M27P8V                    | 256           | 32           | 32           | QFN     | 23                 | 19/6                           | 7/0                        |
| MKL27Z128VFT4 | M27P7V                    | 128           | 32           | 48           | QFN     | 36                 | 24/6                           | 14/1                       |
| MKL27Z256VFT4 | M27P8V                    | 256           | 32           | 48           | QFN     | 36                 | 24/6                           | 14/1                       |
| MKL27Z128VLH4 | MKL27Z128V//LH4           | 128           | 32           | 64           | LQFP    | 50                 | 31/6                           | 16/2                       |
| MKL27Z256VLH4 | MKL27Z256V//LH4           | 256           | 32           | 64           | LQFP    | 50                 | 31/6                           | 16/2                       |
| MKL27Z128VMP4 | M27P7V                    | 128           | 32           | 64           | MAPBGA  | 50                 | 31/6                           | 16/2                       |
| MKL27Z256VMP4 | M27P8V                    | 256           | 32           | 64           | MAPBGA  | 50                 | 31/6                           | 16/2                       |

#### **Ordering Information**

1. INT: interrupt pin numbers; HD: high drive pin numbers

#### **Related Resources**

| Туре                | Description                                                                                                                      | Resource                                                                                                                                         |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Selector<br>Guide   | The Freescale Solution Advisor is a web-based tool that features interactive application wizards and a dynamic product selector. | Solution Advisor                                                                                                                                 |
| Product Brief       | The Product Brief contains concise overview/summary information to enable quick evaluation of a device for design suitability.   | KL2XPB <sup>1</sup>                                                                                                                              |
| Reference<br>Manual | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device.                 | KL27P64M48SF6RM <sup>1</sup>                                                                                                                     |
| Data Sheet          | The Data Sheet includes electrical characteristics and signal connections.                                                       | This document.                                                                                                                                   |
| Chip Errata         | The chip mask set Errata provides additional or corrective information for a particular device mask set.                         | KINETIS_L_1N71K <sup>1</sup>                                                                                                                     |
| Package<br>drawing  | Package dimensions are provided in package drawings.                                                                             | 64-LQFP: 98ASS23234W <sup>1</sup> 64<br>MAPBGA: 98ASA00420D <sup>1</sup> 32<br>QFN: 98ASA00615D <sup>1</sup> 48 QFN:<br>98ASA00616D <sup>1</sup> |

1. To find the associated resource, go to http://www.freescale.com and perform a search using this term.



# 1 Ratings

# 1.1 Thermal handling ratings

### Table 1. Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# **1.2 Moisture handling ratings**

#### Table 2. Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 1.3 ESD handling ratings

### Table 3. ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105 °C     | -100  | +100  | mA   | 3     |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

 Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.



# 1.4 Voltage and current operating ratings

Table 4. Voltage and current operating ratings

| Symbol                       | Description                                                               | Min.                  | Max.                  | Unit |
|------------------------------|---------------------------------------------------------------------------|-----------------------|-----------------------|------|
| V <sub>DD</sub>              | Digital supply voltage                                                    | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>              | Digital supply current                                                    | _                     | 120                   | mA   |
| V <sub>IO</sub>              | IO pin input voltage                                                      | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| Ι <sub>D</sub>               | Instantaneous maximum current single pin limit (applies to all port pins) | -25                   | 25                    | mA   |
| V <sub>DDA</sub>             | Analog supply voltage                                                     | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| V <sub>USB_DP</sub>          | USB_DP input voltage                                                      | -0.3                  | 3.63                  | V    |
| $V_{\text{USB}_{\text{DM}}}$ | USB_DM input voltage                                                      | -0.3                  | 3.63                  | V    |
| V <sub>REGIN</sub>           | USB regulator input                                                       | -0.3                  | 6.0                   | V    |

# 2 General

# 2.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{\text{IL}}$  +  $(V_{\text{IH}}$  -  $V_{\text{IL}})$  / 2

### Figure 1. Input signal measurement reference

All digital I/O switching characteristics, unless otherwise specified, assume that the output pins have the following characteristics.

- $C_L=30$  pF loads
- Slew rate disabled
- Normal drive strength



| Symbol            | Description                                                   | Min. | Тур. | Max. | Unit | Notes |
|-------------------|---------------------------------------------------------------|------|------|------|------|-------|
| $V_{LVDH}$        | Falling low-voltage detect threshold — high range (LVDV = 01) | 2.48 | 2.56 | 2.64 | V    | —     |
|                   | Low-voltage warning thresholds — high range                   |      |      |      |      | 1     |
| $V_{LVW1H}$       | <ul> <li>Level 1 falling (LVWV = 00)</li> </ul>               | 2.62 | 2.70 | 2.78 | v    |       |
| $V_{LVW2H}$       | <ul> <li>Level 2 falling (LVWV = 01)</li> </ul>               | 2.72 | 2.80 | 2.88 | v    |       |
| $V_{LVW3H}$       | <ul> <li>Level 3 falling (LVWV = 10)</li> </ul>               | 2.82 | 2.90 | 2.98 | v    |       |
| $V_{\rm LVW4H}$   | • Level 4 falling (LVWV = 11)                                 | 2.92 | 3.00 | 3.08 | v    |       |
| V <sub>HYSH</sub> | Low-voltage inhibit reset/recover hysteresis — high range     | —    | ±60  | —    | mV   | _     |
| V <sub>LVDL</sub> | Falling low-voltage detect threshold — low range (LVDV=00)    | 1.54 | 1.60 | 1.66 | V    | _     |
|                   | Low-voltage warning thresholds — low range                    |      |      |      |      | 1     |
| $V_{LVW1L}$       | <ul> <li>Level 1 falling (LVWV = 00)</li> </ul>               | 1.74 | 1.80 | 1.86 | v    |       |
| $V_{LVW2L}$       | <ul> <li>Level 2 falling (LVWV = 01)</li> </ul>               | 1.84 | 1.90 | 1.96 | v    |       |
| $V_{LVW3L}$       | <ul> <li>Level 3 falling (LVWV = 10)</li> </ul>               | 1.94 | 2.00 | 2.06 | v    |       |
| $V_{LVW4L}$       | • Level 4 falling (LVWV = 11)                                 | 2.04 | 2.10 | 2.16 | v    |       |
| V <sub>HYSL</sub> | Low-voltage inhibit reset/recover hysteresis — low range      |      | ±40  | _    | mV   | _     |
| $V_{BG}$          | Bandgap voltage reference                                     | 0.97 | 1.00 | 1.03 | V    | —     |
| t <sub>LPO</sub>  | Internal low power oscillator period — factory trimmed        | 900  | 1000 | 1100 | μs   | -     |

### Table 6. V<sub>DD</sub> supply LVD and POR operating requirements (continued)

1. Rising thresholds are falling threshold + hysteresis voltage

### 2.2.3 Voltage and current operating behaviors Table 7. Voltage and current operating behaviors

| Symbol           | Description                                                                                          | Min.                  | Max. | Unit | Notes |
|------------------|------------------------------------------------------------------------------------------------------|-----------------------|------|------|-------|
| V <sub>OH</sub>  | Output high voltage — normal drive pad                                                               |                       |      |      | 1     |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -5 mA                                 | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -1.5 mA                              | $V_{DD} - 0.5$        | _    | V    |       |
| V <sub>OH</sub>  | Output high voltage — high drive pad                                                                 |                       |      |      | 1     |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -18 mA                                | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OH}} = -6 \text{ mA}$ | $V_{DD} - 0.5$        | —    | V    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                                              | —                     | 100  | mA   |       |
| V <sub>OL</sub>  | Output low voltage — normal drive pad                                                                | _                     | 0.5  | V    | 1     |



| Symbol           | Description                                                                                                                                   | Min. | Max.  | Unit | Notes |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|-------|
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 5 mA<br>• 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 1.5 mA | —    | 0.5   | V    |       |
| V <sub>OL</sub>  | Output low voltage — high drive pad                                                                                                           |      |       |      | 1     |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 18 mA                                                                          | _    | 0.5   | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 6 \text{ mA}$                                           | _    | 0.5   | V    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                                                                        | _    | 100   | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin) for full temperature range                                                                                    | _    | 1     | μΑ   | 2     |
| I <sub>IN</sub>  | Input leakage current (per pin) at 25 °C                                                                                                      | _    | 0.025 | μA   | 2     |
| I <sub>IN</sub>  | Input leakage current (total all pins) for full temperature range                                                                             | -    | 64    | μΑ   | 2     |
| l <sub>oz</sub>  | Hi-Z (off-state) leakage current (per pin)                                                                                                    | _    | 1     | μA   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                                                                     | 20   | 50    | kΩ   | 3     |

| Table 7. | Voltage and current | operating behaviors | (continued)                             |
|----------|---------------------|---------------------|-----------------------------------------|
|          |                     |                     | (•••••••••••••••••••••••••••••••••••••• |

1. PTB0, PTB1, PTC3, PTC4, PTD6, and PTD7 I/O have both high drive and normal drive capability selected by the associated PTx\_PCRn[DSE] control bit. All other GPIOs are normal drive only.

2. Measured at  $V_{DD} = 3.6$  V

3. Measured at  $V_{DD}$  supply voltage =  $V_{DD}$  min and Vinput =  $V_{SS}$ 

### 2.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$  and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 48 MHz
- Bus and flash clock = 24 MHz
- HIRC clock mode

### Table 8. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                       | Min. | Тур. | Max. | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. | _    | _    | 300  | μs   | 1     |
|                  | • VLLS0 $\rightarrow$ RUN                                                                                                                                         |      | 152  | 166  | μs   |       |
|                  | • VLLS1 $\rightarrow$ RUN                                                                                                                                         | _    | 152  | 166  | μs   |       |
|                  | • VLLS3 → RUN                                                                                                                                                     | _    | 93   | 104  | μs   |       |



| Symbol | Description                    | Min. | Тур. | Max. | Unit | Notes |
|--------|--------------------------------|------|------|------|------|-------|
|        | • LLS → RUN                    |      |      |      |      |       |
|        |                                | _    | 7.5  | 8    | μs   |       |
|        | <ul> <li>VLPS → RUN</li> </ul> |      |      |      |      |       |
|        |                                | —    | 7.5  | 8    | μs   |       |
|        | • STOP $\rightarrow$ RUN       |      |      |      |      |       |
|        |                                | —    | 7.5  | 8    | μs   |       |

 Table 8. Power mode transition operating behaviors (continued)

1. Normal boot (FTFA\_FOPT[LPBOOT]=11)

### 2.2.5 Power consumption operating behaviors

The maximum values stated in the following table represent characterized results equivalent to the mean plus three times the standard deviation (mean + 3 sigma).

### NOTE

The while (1) test is executed with flash cache enabled.

 Table 9. Power consumption operating behaviors

| Symbol                | Description                                                                                                                              | Min. | Тур. | Max.     | Unit | Notes |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|------|-------|
| I <sub>DDA</sub>      | Analog supply current                                                                                                                    | _    | —    | See note | mA   | 1     |
| I <sub>DD_RUNCO</sub> | Running CoreMark in flash in compute operation mode—48M HIRC mode, 48 MHz core / 24 MHz flash, $V_{DD}$ = 3.0 V                          |      |      |          |      | 2     |
|                       | • at 25 °C                                                                                                                               | —    | 5.76 | 6.40     | mA   |       |
|                       | • at 105 °C                                                                                                                              | —    | 6.04 | 6.68     |      |       |
| I <sub>DD_RUNCO</sub> | Running While(1) loop in flash in compute<br>operation mode—48M HIRC mode, 48 MHz<br>core / 24 MHz flash, V <sub>DD</sub> = 3.0 V        |      |      |          |      |       |
|                       | • at 25 °C                                                                                                                               | —    | 3.21 | 3.85     | mA   |       |
|                       | • at 105 °C                                                                                                                              | —    | 3.49 | 4.13     |      |       |
| I <sub>DD_RUN</sub>   | Run mode current—48M HIRC mode, running<br>CoreMark in Flash all peripheral clock disable 48<br>MHz core/24 MHz flash, $V_{DD}$ = 3.0 V  |      |      |          |      | 2     |
|                       | • at 25 °C                                                                                                                               | —    | 6.45 | 7.09     | mA   |       |
|                       | • at 105 °C                                                                                                                              | —    | 6.75 | 7.39     |      |       |
| I <sub>DD_RUN</sub>   | Run mode current—48M HIRC mode, running<br>CoreMark in flash all peripheral clock disable, 24<br>MHz core/12 MHz flash, $V_{DD}$ = 3.0 V |      |      |          |      | 2     |
|                       |                                                                                                                                          | —    | 3.95 | 4.59     |      |       |
|                       |                                                                                                                                          | —    | 4.23 | 4.87     | mA   |       |



| Symbol                 | Description                                                                                                                                                                                | Min. | Тур.   | Max.   | Unit | Notes |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|--------|------|-------|
|                        | disable, 125 kHz core / 31.25 kHz flash, V <sub>DD</sub> =<br>3.0 V<br>• at 25 °C                                                                                                          | _    | 50     | 131    | μΑ   |       |
| I <sub>DD_VLPR</sub>   | Very-low-power run mode current—2 MHz LIRC<br>mode, While(1) loop in SRAM all peripheral clock<br>enable, 2 MHz core / 0.5 MHz flash, V <sub>DD</sub> = 3.0 V<br>• at 25 °C                | _    | 208    | 289    | μΑ   |       |
| I <sub>DD_WAIT</sub>   | Wait mode current—core disabled, 48 MHz<br>system/24 MHz bus, flash disabled (flash doze<br>enabled), all peripheral clocks disabled,<br>MCG_Lite under HIRC mode, V <sub>DD</sub> = 3.0 V | _    | 1.81   | 1.89   | mA   |       |
| I <sub>DD_WAIT</sub>   | Wait mode current—core disabled, 24 MHz<br>system/12 MHz bus, flash disabled (flash doze<br>enabled), all peripheral clocks disabled,<br>MCG_Lite under HIRC mode, V <sub>DD</sub> = 3.0 V |      | 1.22   | 1.39   | mA   |       |
| I <sub>DD_VLPW</sub>   | Very-low-power wait mode current, core disabled, 4 MHz system/ 1 MHz bus and flash, all peripheral clocks disabled, $V_{DD} = 3.0$ V                                                       | —    | 172    | 182    | μA   |       |
| I <sub>DD_VLPW</sub>   | Very-low-power wait mode current, core disabled, 2 MHz system/ 0.5 MHz bus and flash, all peripheral clocks disabled, $V_{DD} = 3.0 V$                                                     | _    | 69     | 76     | μΑ   |       |
| I <sub>DD_VLPW</sub>   | Very-low-power wait mode current, core disabled, 125 kHz system/ 31.25 kHz bus and flash, all peripheral clocks disabled, $V_{\text{DD}}$ = 3.0 V                                          | —    | 36     | 40     | μΑ   |       |
| I <sub>DD_PSTOP2</sub> | Partial Stop 2, core and system clock disabled, 12 MHz bus and flash, $V_{\text{DD}}$ = 3.0 V                                                                                              |      |        |        |      |       |
|                        |                                                                                                                                                                                            | —    | 1.81   | 2.06   | mA   |       |
| I <sub>DD_PSTOP2</sub> | Partial Stop 2, core and system clock disabled, flash doze enabled, 12 MHz bus, $V_{DD}$ = 3.0 V                                                                                           |      |        |        |      |       |
|                        |                                                                                                                                                                                            | _    | 1.00   | 1.25   | mA   |       |
| I <sub>DD_STOP</sub>   | Stop mode current at 3.0 V<br>• at 25 °C and below                                                                                                                                         | _    | 161.93 | 171.82 |      |       |
|                        | • at 50 °C                                                                                                                                                                                 | _    | 181.45 | 191.96 |      |       |
|                        | • at 85 °C                                                                                                                                                                                 | _    | 236.29 | 271.17 | μA   |       |
|                        | • at 105 °C                                                                                                                                                                                | _    | 390.33 | 465.58 | ·    |       |
| I <sub>DD_VLPS</sub>   | Very-low-power stop mode current at 3.0 V<br>• at 25 °C and below                                                                                                                          |      | 3.31   | 5.14   |      |       |
|                        | • at 50 °C                                                                                                                                                                                 | _    | 10.43  | 17.68  |      |       |
|                        | • at 85 °C                                                                                                                                                                                 | _    | 34.14  | 61.06  | μA   |       |
|                        | • at 105 °C                                                                                                                                                                                | _    | 104.38 | 164.44 | ۳A   |       |
| I <sub>DD_VLPS</sub>   | Very-low-power stop mode current at 1.8 V<br>• at 25 °C and below                                                                                                                          | _    | 3.21   | 5.22   |      |       |





Figure 2. Run mode supply current vs. core frequency







of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.

- 2.  $V_{DD} = 3.3 \text{ V}, \text{ T}_{A} = 25 \text{ °C}, \text{ } f_{OSC} = IRC48M, \text{ } f_{SYS} = 48 \text{ } \text{MHz}, \text{ } f_{BUS} = 24 \text{ } \text{MHz}$
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

### 2.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

### 2.2.8 Capacitance attributes

#### Table 12. Capacitance attributes

| Symbol          | Description       | Min. | Max. | Unit |  |
|-----------------|-------------------|------|------|------|--|
| C <sub>IN</sub> | Input capacitance | —    | 7    | pF   |  |

## 2.3 Switching specifications

### 2.3.1 Device clock specifications

### Table 13. Device clock specifications

| Symbol               | Description                                            | Min. | Max. | Unit |
|----------------------|--------------------------------------------------------|------|------|------|
|                      | Normal run mode                                        |      |      | •    |
| f <sub>SYS</sub>     | System and core clock <sup>1</sup>                     | —    | 48   | MHz  |
| f <sub>BUS</sub>     | Bus clock <sup>1</sup>                                 | _    | 24   | MHz  |
| f <sub>FLASH</sub>   | Flash clock <sup>1</sup>                               | _    | 24   | MHz  |
| f <sub>SYS_USB</sub> | System and core clock when Full Speed USB in operation | 20   | _    | MHz  |
| f <sub>LPTMR</sub>   | LPTMR clock                                            | _    | 24   | MHz  |
|                      | VLPR and VLPS modes <sup>2</sup>                       |      |      |      |
| f <sub>SYS</sub>     | System and core clock                                  | —    | 4    | MHz  |
| f <sub>BUS</sub>     | Bus clock                                              | _    | 1    | MHz  |
| f <sub>FLASH</sub>   | Flash clock                                            | _    | 1    | MHz  |



- 4. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).
- 5. Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB.

# 3 Peripheral operating requirements and behaviors

## 3.1 Core modules

### 3.1.1 SWD electricals

Table 17. SWD full voltage range electricals

| Symbol | Description                                     | Min. | Max. | Unit |
|--------|-------------------------------------------------|------|------|------|
|        | Operating voltage                               | 1.71 | 3.6  | V    |
| J1     | SWD_CLK frequency of operation                  |      |      |      |
|        | Serial wire debug                               | 0    | 25   | MHz  |
| J2     | SWD_CLK cycle period                            | 1/J1 |      | ns   |
| J3     | SWD_CLK clock pulse width                       |      |      |      |
|        | Serial wire debug                               | 20   | _    | ns   |
| J4     | SWD_CLK rise and fall times                     |      | 3    | ns   |
| J9     | SWD_DIO input data setup time to SWD_CLK rise   | 10   | —    | ns   |
| J10    | SWD_DIO input data hold time after SWD_CLK rise | 0    | —    | ns   |
| J11    | SWD_CLK high to SWD_DIO data valid              | _    | 32   | ns   |
| J12    | SWD_CLK high to SWD_DIO high-Z                  | 5    |      | ns   |



Figure 4. Serial wire clock input timing



### **3.6.1.1 16-bit ADC operating conditions** Table 26. 16-bit ADC operating conditions

| Symbol            | Description                               | Conditions                                                                                    | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| $V_{DDA}$         | Supply voltage                            | Absolute                                                                                      | 1.71             |                   | 3.6              | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                            | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> )                                | -100             | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                            | Delta to $V_{SS}$ ( $V_{SS} - V_{SSA}$ )                                                      | -100             | 0                 | +100             | mV   | 2     |
| $V_{REFH}$        | ADC reference voltage high                |                                                                                               | 1.13             | V <sub>DDA</sub>  | V <sub>DDA</sub> | V    | 3     |
| V <sub>REFL</sub> | ADC reference voltage low                 |                                                                                               | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    | 3     |
| V <sub>ADIN</sub> | Input voltage                             | 16-bit differential mode                                                                      | VREFL            |                   | 31/32 ×<br>VREFH | V    | _     |
|                   |                                           | All other modes                                                                               | VREFL            |                   | VREFH            |      |       |
| C <sub>ADIN</sub> | Input                                     | 16-bit mode                                                                                   | _                | 8                 | 10               | pF   | —     |
|                   | capacitance                               | <ul> <li>8-bit / 10-bit / 12-bit<br/>modes</li> </ul>                                         | —                | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input series resistance                   |                                                                                               | _                | 2                 | 5                | kΩ   | _     |
| R <sub>AS</sub>   | Analog source<br>resistance<br>(external) | 13-bit / 12-bit modes<br>f <sub>ADCK</sub> < 4 MHz                                            | _                | _                 | 5                | kΩ   | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency         | ≤ 13-bit mode                                                                                 | 1.0              |                   | 24               | MHz  | 5     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency         | 16-bit mode                                                                                   | 2.0              |                   | 12.0             | MHz  | 5     |
| C <sub>rate</sub> | ADC conversion                            | ≤ 13-bit modes                                                                                |                  |                   |                  |      | 6     |
|                   | rate                                      | No ADC hardware averaging<br>Continuous conversions<br>enabled, subsequent<br>conversion time | 20.000           | _                 | 1200             | ksps |       |
| C <sub>rate</sub> | ADC conversion                            | 16-bit mode                                                                                   |                  |                   |                  |      | 6     |
|                   | rate                                      | No ADC hardware averaging<br>Continuous conversions<br>enabled, subsequent<br>conversion time | 37.037           | _                 | 461.467          | ksps |       |

- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.
- 2. DC potential difference.
- 3. VREFH can act as VREF\_OUT when VREFV1 module is enabled.
- 4. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 Ω analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1 ns.</p>
- 5. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.
- 6. For guidelines and examples of conversion rate calculation, download the ADC calculator tool.

| Symbol              | Description                     | Conditions <sup>1</sup>                         | Min. | Typ. <sup>2</sup>      | Max.            | Unit             | Notes                                   |
|---------------------|---------------------------------|-------------------------------------------------|------|------------------------|-----------------|------------------|-----------------------------------------|
|                     |                                 | <ul> <li>&lt;12-bit modes</li> </ul>            | —    | ±0.5                   | -0.7 to<br>+0.5 |                  |                                         |
| E <sub>FS</sub>     | Full-scale error                | 12-bit modes                                    | _    | -4                     | -5.4            | LSB <sup>4</sup> | V <sub>ADIN</sub> =                     |
|                     |                                 | <ul> <li>&lt;12-bit modes</li> </ul>            | _    | -1.4                   | -1.8            |                  | V <sub>DDA</sub> <sup>5</sup>           |
| EQ                  | Quantization                    | 16-bit modes                                    | _    | -1 to 0                | —               | LSB <sup>4</sup> |                                         |
|                     | error                           | • ≤13-bit modes                                 | —    | _                      | ±0.5            |                  |                                         |
| ENOB                |                                 | 16-bit differential mode                        |      |                        |                 | bits             | 6                                       |
|                     | number of bits                  | • Avg = 32                                      | 12.8 | 14.5                   |                 | bits             |                                         |
|                     |                                 | • Avg = 4                                       | 11.9 | 13.8                   | _               | Dito             |                                         |
|                     |                                 |                                                 |      |                        | _               | bits             |                                         |
|                     |                                 | 16-bit single-ended mode                        |      |                        |                 | bits             |                                         |
|                     |                                 | • Avg = 32                                      | 12.2 | 13.9                   | _               |                  |                                         |
|                     |                                 | • Avg = 4                                       | 11.4 | 13.1                   | —               |                  |                                         |
| SINAD               | Signal-to-noise plus distortion | See ENOB                                        | 6.02 | 2 × ENOB +             | 1.76            | dB               |                                         |
| THD                 | Total harmonic distortion       | 16-bit differential mode                        |      |                        |                 | dB               | 7                                       |
|                     |                                 | • Avg = 32                                      | —    | -94                    |                 |                  |                                         |
|                     |                                 | 16-bit single-ended mode                        |      |                        |                 | dB               |                                         |
|                     |                                 | -                                               | —    | -85                    | —               |                  |                                         |
|                     |                                 | • Avg = 32                                      |      |                        |                 |                  |                                         |
| SFDR                | Spurious free<br>dynamic range  | 16-bit differential mode                        | 82   | 95                     | _               | dB               | 7                                       |
|                     | dynamic range                   | • Avg = 32                                      | 02   | 33                     |                 | dB               |                                         |
|                     |                                 | 16-bit single-ended mode                        | 78   | 90                     |                 | UD               |                                         |
|                     |                                 | • Avg = 32                                      | 70   |                        |                 |                  |                                         |
|                     |                                 |                                                 |      |                        |                 |                  |                                         |
| EIL                 | Input leakage<br>error          |                                                 |      | $I_{In} \times R_{AS}$ |                 | mV               | I <sub>In</sub> =<br>leakage<br>current |
|                     |                                 |                                                 |      |                        |                 |                  | (refer to                               |
|                     |                                 |                                                 |      |                        |                 |                  | the MCU's voltage                       |
|                     |                                 |                                                 |      |                        |                 |                  | and current                             |
|                     |                                 |                                                 |      |                        |                 |                  | operating                               |
|                     | Tomp opposi                     | A proposition full to represent una version     | 1.55 | 1.00                   | 1.00            | m\//90           | ratings)                                |
|                     | Temp sensor slope               | Across the full temperature range of the device | 1.55 | 1.62                   | 1.69            | mV/°C            | 8                                       |
| V <sub>TEMP25</sub> | Temp sensor voltage             | 25 °C                                           | 706  | 716                    | 726             | mV               | 8                                       |

| Table 27. 16-bit ADC characteristics (V <sub>REFH</sub> = V <sub>DDA</sub> , V <sub>REFL</sub> = V <sub>SSA</sub> ) (cont | nued) |
|---------------------------------------------------------------------------------------------------------------------------|-------|
|---------------------------------------------------------------------------------------------------------------------------|-------|

1. All accuracy numbers assume the ADC is calibrated with  $V_{\mathsf{REFH}}$  =  $V_{\mathsf{DDA}}$ 



### NOTE

The IRC48M do not meet the USB jitter specifications for certification for Host mode operation.

This device cannot support Host mode operation.

### 3.8.2 USB VREG electrical specifications Table 35. USB VREG electrical specifications

| Symbol                | Description                                                                             | Min. | Typ. <sup>1</sup> | Max. | Unit     | Notes |
|-----------------------|-----------------------------------------------------------------------------------------|------|-------------------|------|----------|-------|
| VREGIN                | Input supply voltage                                                                    | 2.7  |                   | 5.5  | V        |       |
| I <sub>DDon</sub>     | Quiescent current — Run mode, load current<br>equal zero, input supply (VREGIN) > 3.6 V |      | 125               | 186  | μA       |       |
| I <sub>DDstby</sub>   | Quiescent current — Standby mode, load current equal zero                               | —    | 1.1               | 10   | μA       |       |
| I <sub>DDoff</sub>    | Quiescent current — Shutdown mode<br>• VREGIN = 5.0 V and temperature=25 °C             | _    | 650               | 4    | nA<br>µA |       |
|                       | Across operating voltage and temperature                                                |      |                   |      | μ.,      |       |
| I <sub>LOADrun</sub>  | Maximum load current — Run mode                                                         | _    | —                 | 120  | mA       |       |
| I <sub>LOADstby</sub> | Maximum load current — Standby mode                                                     | —    | —                 | 1    | mA       |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply<br>(VREGIN) > 3.6 V                             |      |                   |      |          |       |
|                       | Run mode                                                                                | 3    | 3.3               | 3.6  | v        |       |
|                       | Standby mode                                                                            | 2.1  | 2.8               | 3.6  | v        |       |
| V <sub>Reg33out</sub> | Regulator output voltage — Input supply<br>(VREGIN) < 3.6 V, pass-through mode          | 2.1  |                   | 3.6  | V        | 2     |
| C <sub>OUT</sub>      | External output capacitor                                                               | 1.76 | 2.2               | 8.16 | μF       |       |
| ESR                   | External output capacitor equivalent series resistance                                  | 1    | _                 | 100  | mΩ       |       |
| I <sub>LIM</sub>      | Short circuit current                                                                   |      | 290               | _    | mA       |       |

1. Typical values assume VREGIN = 5.0 V, Temp = 25  $^\circ\text{C}$  unless otherwise stated.

2. Operating in pass-through mode: regulator output voltage equal to the input voltage minus a drop proportional to I<sub>Load</sub>.



## 3.8.3 SPI switching specifications

The Serial Peripheral Interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. See the SPI chapter of the chip's Reference Manual for information about the modified transfer formats used for communicating with slower peripheral devices.

All timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$  thresholds, unless noted, as well as input signal transitions of 3 ns and a 30 pF maximum load on all SPI pins.

| Num. | Symbol              | Description                    | Min.                      | Max.                     | Unit               | Note |
|------|---------------------|--------------------------------|---------------------------|--------------------------|--------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2   | Hz                 | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 2 x t <sub>periph</sub>   | 2048 x                   | ns                 | 2    |
|      |                     |                                |                           | t <sub>periph</sub>      |                    |      |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1/2                       |                          | t <sub>SPSCK</sub> | —    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1/2                       |                          | t <sub>SPSCK</sub> |      |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30  | 1024 x                   | ns                 | —    |
|      |                     |                                |                           | t <sub>periph</sub>      |                    |      |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 18                        |                          | ns                 | —    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 0                         | —                        | ns                 | —    |
| 8    | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                         | 15                       | ns                 | —    |
| 9    | t <sub>HO</sub>     | Data hold time (outputs)       | 0                         | _                        | ns                 | —    |
| 10   | t <sub>RI</sub>     | Rise time input                | _                         | t <sub>periph</sub> - 25 | ns                 | —    |
|      | t <sub>FI</sub>     | Fall time input                |                           |                          |                    |      |
| 11   | t <sub>RO</sub>     | Rise time output               | _                         | 25                       | ns                 | _    |
|      | t <sub>FO</sub>     | Fall time output               |                           |                          |                    |      |

 Table 36.
 SPI master mode timing on slew rate disabled pads

1. For SPI0  $f_{periph}$  is the bus clock (f\_{BUS}). For SPI1  $f_{periph}$  is the system clock (f\_{SYS}).

2.  $t_{periph} = 1/f_{periph}$ 

 Table 37. SPI master mode timing on slew rate enabled pads

| Num. | Symbol              | Description                    | Min.                      | Max.                          | Unit               | Note |
|------|---------------------|--------------------------------|---------------------------|-------------------------------|--------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | f <sub>periph</sub> /2048 | f <sub>periph</sub> /2        | Hz                 | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 2 x t <sub>periph</sub>   | 2048 x<br>t <sub>periph</sub> | ns                 | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1/2                       | _                             | t <sub>SPSCK</sub> | —    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1/2                       | _                             | t <sub>SPSCK</sub> | —    |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30  | 1024 x<br>t <sub>periph</sub> | ns                 |      |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 96                        |                               | ns                 | _    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 0                         |                               | ns                 | _    |



| Num. | Symbol              | Description                    | Min.                     | Max.                     | Unit                | Note |
|------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | 0                        | f <sub>periph</sub> /4   | Hz                  | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>periph</sub>  | _                        | ns                  | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1                        | _                        | t <sub>periph</sub> | _    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1                        | —                        | t <sub>periph</sub> |      |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | —                        | ns                  |      |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 2                        | _                        | ns                  | _    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 7                        | —                        | ns                  | _    |
| 8    | t <sub>a</sub>      | Slave access time              | _                        | t <sub>periph</sub>      | ns                  | 3    |
| 9    | t <sub>dis</sub>    | Slave MISO disable time        | _                        | t <sub>periph</sub>      | ns                  | 4    |
| 10   | t <sub>v</sub>      | Data valid (after SPSCK edge)  | _                        | 122                      | ns                  |      |
| 11   | t <sub>HO</sub>     | Data hold time (outputs)       | 0                        | —                        | ns                  |      |
| 12   | t <sub>RI</sub>     | Rise time input                | _                        | t <sub>periph</sub> - 25 | ns                  |      |
|      | t <sub>FI</sub>     | Fall time input                |                          |                          |                     |      |
| 13   | t <sub>RO</sub>     | Rise time output               |                          | 36                       | ns                  | _    |
|      | t <sub>FO</sub>     | Fall time output               |                          |                          |                     |      |

Table 39. SPI slave mode timing on slew rate enabled pads

1. For SPI0  $f_{periph}$  is the bus clock ( $f_{BUS}$ ). For SPI1  $f_{periph}$  is the system clock ( $f_{SYS}$ ).

- 2.  $t_{periph} = 1/f_{periph}$
- 3. Time to data active from high-impedance state
- 4. Hold time to high-impedance state







# Table 44. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes (full voltage range) (continued)

| Num. | Characteristic                                      | Min. | Max. | Unit |
|------|-----------------------------------------------------|------|------|------|
| S8   | I2S_TX_BCLK to I2S_TXD invalid                      | 0    | —    | ns   |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK |      |      | ns   |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK      | 0    | _    | ns   |



### Figure 21. I2S/SAI timing — master modes

# Table 45. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 250  | _    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 30   | -    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | -    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    | 87   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | -    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 30   | —    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | —    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | —    | 72   | ns          |



1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 22. I2S/SAI timing — slave modes

# 4 Dimensions

# 4.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 32-pin QFN                               | 98ASA00615D                   |
| 48-pin QFN                               | 98ASA00616D                   |
| 64-pin LQFP                              | 98ASS23234W                   |
| 64-pin MAPBGA                            | 98ASA00420D                   |



# 7.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

# 7.2 Format

Part numbers for this device have the following format:

Q KL## A FFF R T PP CC N

# 7.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description                 | Values                                                                                                                                                       |
|-------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Q     | Qualification status        | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul>                                                                   |
| KL##  | Kinetis family              | • KL27                                                                                                                                                       |
| A     | Key attribute               | • Z = Cortex-M0+                                                                                                                                             |
| FFF   | Program flash memory size   |                                                                                                                                                              |
| R     | Silicon revision            | <ul> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                                                                                          |
| Т     | Temperature range (°C)      | • V = -40 to 105                                                                                                                                             |
| PP    | Package identifier          | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> </ul> |
| CC    | Maximum CPU frequency (MHz) | • 4 = 48 MHz                                                                                                                                                 |
| N     | Packaging type              | • R = Tape and reel                                                                                                                                          |

Table 46. Part number fields descriptions

# 7.4 Example

This is an example part number:

MKL27Z256VFT4





#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, Energy Efficient Solutions logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved.

©2014-2015 Freescale Semiconductor, Inc.

Document Number KL27P64M48SF6 Revision 5, 08/2015



