# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                             |
|---------------------------------|----------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                       |
| Speed                           | 100MHz                                                               |
| Co-Processors/DSP               | Communications; CPM                                                  |
| RAM Controllers                 | DRAM                                                                 |
| Graphics Acceleration           | No                                                                   |
| Display & Interface Controllers | -                                                                    |
| Ethernet                        | 10Mbps (1)                                                           |
| SATA                            |                                                                      |
| USB                             | -                                                                    |
| Voltage - I/O                   | 3.3V                                                                 |
| Operating Temperature           | 0°C ~ 95°C (TA)                                                      |
| Security Features               | -                                                                    |
| Package / Case                  | 256-BBGA                                                             |
| Supplier Device Package         | 256-PBGA (23x23)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc852tvr100 |
|                                 |                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Features

# 2 Features

The MPC852T is comprised of three modules that each use the 32-bit internal bus: the MPC8xx core, the system integration unit (SIU), and the communication processor module (CPM). Figure 1 shows the MPC852T block diagram.

The following list summarizes the key MPC852T features:

- Embedded MPC8xx core up to 100 MHz
- Maximum frequency operation of the external bus is 66 MHz
  - The 50 MHz / 66 MHz core frequencies support both 1:1 and 2:1 modes.
  - The 80 MHz / 100 MHz core frequencies support 2:1 mode only.
- Single-issue, 32-bit core (compatible with the PowerPC architecture definition) with 32 32-bit general-purpose registers (GPRs)
  - The core performs branch prediction with conditional prefetch, without conditional execution.
  - 4-Kbyte data cache and 4-Kbyte instruction cache
    - 4-Kbyte instruction cache is two-way, set-associative with 128 sets.
    - 4-Kbyte data cacheis two-way, set-associative with 128 sets.
    - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks.
    - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis.
  - MMUs with 32-entry TLB, fully associative instruction, and data TLBs
  - MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces, and 16 protection groups
- Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)
- 32 address lines
- Memory controller (eight banks)
  - Contains complete dynamic RAM (DRAM) controller
  - Each bank can be a chip select or  $\overline{RAS}$  to support a DRAM bank
  - Up to 30 wait states programmable per memory bank
  - Glueless interface to DRAM, SIMMS, SRAM, EPROMs, Flash EPROMs, and other memory devices
  - DRAM controller-programmable to support most size and speed memory interfaces
  - Four  $\overline{CAS}$  lines, four  $\overline{WE}$  lines, and one  $\overline{OE}$  line
  - Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
  - Variable block sizes (32 Kbytes–256 Mbytes)
  - Selectable write protection
  - On-chip bus arbitration logic
- Fast Ethernet Controller (FEC)
- General-purpose timers
  - Two 16-bit timers or one 32-bit timer
  - Gate mode can enable or disable counting.
  - Interrupt can be masked on reference match and event capture.

### MPC852T Hardware Specifications, Rev. 3.1

#### Features

- Supports one independent PCMCIA socket; 8-memory or I/O windows supported
- Debug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two operate on data
  - Supports conditions: =  $\neq < >$
  - Each watchpoint can generate a break point internally.
- Normal high and normal low power modes to conserve power
- 1.8 V Core and 3.3 V I/O operation with 5-V TTL compatibility. Refer to Table 5 for a listing of the 5-V Tolerant pins.



Figure 1. MPC852T Block Diagram

# 3 Maximum Tolerated Ratings

This section provides the maximum tolerated voltage and temperature ranges for the MPC852T. Table 1 provides the maximum ratings and operating temperatures.

| Rating                      | Symbol                                                          | Value                         | Unit |
|-----------------------------|-----------------------------------------------------------------|-------------------------------|------|
| Supply voltage <sup>1</sup> | V <sub>DDL</sub> (core<br>voltage)                              | – 0.3 to 3.4                  | V    |
|                             | V <sub>DDH</sub> (I/O voltage)                                  | – 0.3 to 4                    | V    |
|                             | V <sub>DDSYN</sub>                                              | – 0.3 to 3.4                  | V    |
|                             | Difference<br>between V <sub>DDL</sub> to<br>V <sub>DDSYN</sub> | 100                           | mV   |
| Input voltage <sup>2</sup>  | V <sub>in</sub>                                                 | GND – 0.3 to V <sub>DDH</sub> | V    |
| Storage temperature range   | T <sub>stg</sub>                                                | – 55 to +150                  | °C   |

### Table 1. Maximum Tolerated Ratings

<sup>1</sup> The power supply of the device must start its ramp from 0.0 V.

<sup>2</sup> Functional operating conditions are provided with the DC electrical specifications in Table 5. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.

**Caution**: All inputs that tolerate 5 V cannot be more than 2.5 V greater than  $V_{DDH}$ . This restriction applies to power-up and normal operation (that is, if the MPC852T is unpowered, a voltage greater than 2.5 V must not be applied to its inputs).

| Rating                              | Symbol              | Value | Unit |
|-------------------------------------|---------------------|-------|------|
| Temperature <sup>1</sup> (standard) | T <sub>A(min)</sub> | 0     | °C   |
|                                     | T <sub>j(max)</sub> | 95    | °C   |
| Temperature (extended)              | T <sub>A(min)</sub> | - 40  | °C   |
|                                     | T <sub>j(max)</sub> | 100   | °C   |

**Table 2. Operating Temperatures** 

Minimum temperatures are guaranteed as ambient temperature,  $T_A$ . Maximum temperatures are guaranteed as junction temperature,  $T_i$ .

This device contains circuitry protecting against damage that high-static voltage or electrical fields cause; however, Motorola recommends taking normal precautions to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or  $V_{DD}$ ). --  $V_{DDH}$ .

# 4 Thermal Characteristics

Table 3 shows the thermal characteristics for the MPC852T.

| Characteristic                                                                                                                                                                                               | Symbol | Min | Max | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|------|
| Output high voltage, IOH = -2.0 mA,<br>$V_{DDH} = 3.0 V$<br>Except XTAL and open drain pins                                                                                                                  | VOH    | 2.4 | _   | V    |
| Output low voltage<br>IOL = 2.0 mA (CLKOUT)<br>IOL = 3.2 mA <sup>3</sup><br>IOL = 5.3 mA <sup>4</sup><br>IOL = 7.0 mA (Txd1/pa14, txd2/pa12)<br><u>IOL = 8.9 mA (TS, TA, TEA, BI, BB,</u><br>HRESET, SRESET) | VOL    | _   | 0.5 | V    |

Table 5. DC Electrical Specifications (continued)

<sup>1</sup> The PA[0:3], PA[8:11], PB15, PB[24:25]; PB[28:31], PC[4:7], PC[12:13], PC15, PD[3:15], TDI, TDO, TCK, TRST, TMS, MII\_TXEN, MII\_MDIO are 5 V-tolerant pins.

<sup>2</sup> Input capacitance is periodically sampled.

<sup>3</sup> A(0:31), TSIZ0/REG, TSIZ1, D(0:31), DP(0:3)/IRQ(3:6), RD/WR, BURST, RSV/IRQ2, IWP(0:1)/VFLS(0:1), RXD3/PA11, TXD3/PA10, RXD4/PA9, TXD4/PA8, TIN3/BRGO3/CLK5/PA3, BRGCLK2/TOUT3/CLK6/PA2, TIN4/BRGO4/CLK7/PA1, TOUT4/CLK8/PA0, SPISEL/PB31, SPICLK/PB30, SPIMOSI/PB29, BRGO4/SPIMISO/PB28, SMTXD1/PB25, SMRXD1/PB24, BRGO3/PB15, RTS1/DREQ0/PC15, RTS3/PC13, RTS4/PC12, CTS3/PC7, CD3/PC6, CTS4/SDACK1/PC5, CD4/PC4, MII-RXD3/PD15, MII-RXD2/PD14, MII-RXD1/PD13, MII-MDC/PD12, MII-TXERR/RXD3/PD11, MII-RX0/TXD3/PD10, MII-TXD0/RXD4/PD9, MII-RXCLK/TXD4/PD8, MII-TXD3/PD5, MII-RXDV/RTS4/PD6, MII-RXERR/RTS3/PD7, MII-TXD2/REJECT3/PD4, MII-TXD1/REJECT4/PD3, MII\_CRS, MII\_MDIO, MII\_TXEN, MII\_COL

<sup>4</sup> <u>BDIP/GPL\_B(5), BR, BG, FRZ/IRQ6, CS(0:5), CS(6), CS(7), WE0/BS\_B0/IORD, WE1/BS\_B1/IOWR, WE2/BS\_B2/PCOE, WE3/ BS\_B3/PCWE, BS\_A(0:3), GPL\_A0/GPL\_B0, OE/GPL\_A1/GPL\_B1, GPL\_A(2:3)/GPL\_B(2:3)/CS(2:3), UPWAITA/GPL\_A4, GPL\_A5, ALE\_A, CE1\_A, CE2\_A, DSCK, OP(0:1), OP2/MODCK1/STS, OP3/MODCK2/DSDO, BADDR(28:30)</u>

# 7 Thermal Calculation and Measurement

For the following discussions,  $P_D = (V_{DDL} \times IDDL) + P_{I/O}$ , where  $P_{I/O}$  is the power dissipation of the I/O drivers.

NOTE

The V<sub>DDSYN</sub> power dissipation is negligible.

### 7.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from the equation:

 $T_J = T_A + (R_{\theta JA} \times P_D)$ 

where:

 $T_A$  = ambient temperature °C

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

# 7.5 Experimental Determination

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

 $T_J = T_T + (\Psi_{JT} \times P_D)$ 

where:

 $\Psi_{JT}$  = thermal characterization parameter

 $T_T$  = thermocouple temperature on top of package

 $P_D$  = power dissipation in package

The thermal characterization parameter is measured per JESD51-2 specification published by JEDEC using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors that cooling effects of the thermocouple wire cause.

# 8 References

Semiconductor Equipment and Materials International(415) 964-5111 805 East Middlefield Rd Mountain View, CA 94043

MIL-SPEC and EIA/JESD (JEDEC) specifications800-854-7179 or (Available from Global Engineering documents)303-397-7956

JEDEC Specifications http://www.jedec.org

1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47-54.

2. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212-220.

# 9 Power Supply and Power Sequencing

This section provides design considerations for the MPC852T power supply. The MPC852T has a core voltage ( $V_{DDL}$ ) and PLL voltage ( $V_{DDSYN}$ ) that operates at a lower voltage than the I/O voltage  $V_{DDH}$ . The I/O section of the MPC852T is supplied with 3.3 V across  $V_{DDH}$  and  $V_{SS}$  (GND).

The signal PA[0:3], PA[8:11], PB15, PB[24:25]; PB[28:31], PC[4:7], PC[12:13], PC15] PD[3:15], TDI, TDO, TCK, TRST, TMS, MII\_TXEN, MII\_MDIO are 5 V-tolerant. All inputs cannot be more than 2.5 V greater than V<sub>DDH</sub>. In addition, 5 V-tolerant pins can not exceed 5.5 V, and remaining input pins cannot exceed 3.465 V. This restriction applies to power-on reset or power down and normal operation.

| Num  | Characteristic                                                                                                                                                                                                                                                      | 33 MHz |       | 40 1  | 40 MHz |       | 50 MHz |       | 66 MHz |        |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-------|--------|-------|--------|-------|--------|--------|
| Num  | Characteristic                                                                                                                                                                                                                                                      | Min    | Max   | Min   | Мах    | Min   | Мах    | Min   | Мах    | - Unit |
| B30c | $\overline{WE}(0:3)/BS\_B[0:3] \text{ negated to } A(0:31),$<br>BADDR(28:30) invalid GPCM write access,<br>TRLX = 0, CSNT = 1. CS negated to A(0:31)<br>invalid GPCM write access, TRLX = 0, CSNT =<br>1 ACS = 10, ACS == 11, EBDF = 1 (MIN =<br>0.375 x B1 - 3.00) | 8.40   |       | 6.40  | _      | 4.50  | _      | 2.70  | _      | ns     |
| B30d | $\overline{WE}(0:3)/BS_B[0:3] negated to A(0:31),BADDR(28:30) invalid GPCM write accessTRLX = 1, CSNT =1, \overline{CS} negated to A(0:31)invalid GPCM write access TRLX = 1, CSNT =1, ACS = 10 or 11, EBDF = 1$                                                    | 38.67  | _     | 31.38 | _      | 24.50 | _      | 17.83 | _      | ns     |
| B31  | CLKOUT falling edge to $\overline{\text{CS}}$ valid - as<br>requested by control bit CST4 in the<br>corresponding word in the UPM (MAX = 0.00 X<br>B1 + 6.00)                                                                                                       | 1.50   | 6.00  | 1.50  | 6.00   | 1.50  | 6.00   | 1.50  | 6.00   | ns     |
| B31a | CLKOUT falling edge to $\overline{CS}$ valid - as<br>requested by control bit CST1 in the<br>corresponding word in the UPM (MAX = 0.25 x<br>B1 + 6.80)                                                                                                              | 7.60   | 14.30 | 6.30  | 13.00  | 5.00  | 11.80  | 3.80  | 10.50  | ns     |
| B31b | CLKOUT rising edge to $\overline{CS}$ valid - as requested<br>by control bit CST2 in the corresponding word<br>in the UPM (MAX = 0.00 x B1 + 8.00)                                                                                                                  | 1.50   | 8.00  | 1.50  | 8.00   | 1.50  | 8.00   | 1.50  | 8.00   | ns     |
| B31c | CLKOUT rising edge to $\overline{CS}$ valid- as requested<br>by control bit CST3 in the corresponding word<br>in the UPM (MAX = 0.25 x B1 + 6.30)                                                                                                                   | 7.60   | 13.80 | 6.30  | 12.50  | 5.00  | 11.30  | 3.80  | 10.00  | ns     |
| B31d | CLKOUT falling edge to $\overline{CS}$ valid, as requested<br>by control bit CST1 in the corresponding word<br>in the UPM EBDF = 1 (MAX = 0.375 x B1 + 6.6)                                                                                                         | 13.30  | 18.00 | 11.30 | 16.00  | 9.40  | 14.10  | 7.60  | 12.30  | ns     |
| B32  | CLKOUT falling edge to $\overline{\text{BS}}$ valid- as requested<br>by control bit BST4 in the corresponding word<br>in the UPM (MAX = 0.00 x B1 + 6.00)                                                                                                           | 1.50   | 6.00  | 1.50  | 6.00   | 1.50  | 6.00   | 1.50  | 6.00   | ns     |
| B32a | CLKOUT falling edge to $\overline{\text{BS}}$ valid - as<br>requested by control bit BST1 in the<br>corresponding word in the UPM, EBDF = 0<br>(MAX = 0.25 x B1 + 6.80)                                                                                             | 7.60   | 14.30 | 6.30  | 13.00  | 5.00  | 11.80  | 3.80  | 10.50  | ns     |
| B32b | CLKOUT rising edge to $\overline{\text{BS}}$ valid - as requested<br>by control bit BST2 in the corresponding word<br>in the UPM (MAX = 0.00 x B1 + 8.00)                                                                                                           | 1.50   | 8.00  | 1.50  | 8.00   | 1.50  | 8.00   | 1.50  | 8.00   | ns     |
| B32c | CLKOUT rising edge to $\overline{\text{BS}}$ valid - as requested<br>by control bit BST3 in the corresponding word<br>in the UPM (MAX = 0.25 x B1 + 6.80)                                                                                                           | 7.60   | 14.30 | 6.30  | 13.00  | 5.00  | 11.80  | 3.80  | 10.50  | ns     |

### Table 9. Bus Operation Timings (continued)



Figure 13. External Bus Read Timing (GPCM Controlled—TRLX = 0 or 1, ACS = 10, ACS = 11)



Figure 14 through Figure 16 provide the timing for the external bus write that various GPCM factors control.

Figure 14. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 0)

Figure 26 provides the PCMCIA access cycle timing for the external bus write.



Figure 26. PCMCIA Access Cycles Timing External Bus Write

Figure 27 provides the PCMCIA  $\overline{WAIT}$  signals detection timing.



Figure 27. PCMCIA WAIT Signals Detection Timing

MPC852T Hardware Specifications, Rev. 3.1

Table 13 shows the debug port timing for the MPC852T.

| Num | Characteristic              | All Frequence              | Unit  |      |
|-----|-----------------------------|----------------------------|-------|------|
| Num | Characteristic              | Min                        | Max   | Unit |
| J82 | DSCK cycle time             | 3xT <sub>CLOCKOUT</sub>    |       |      |
| J83 | DSCK clock pulse width      | 1.25xT <sub>CLOCKOUT</sub> | _     | _    |
| J84 | DSCK rise and fall times    | 0.00                       | 3.00  | ns   |
| J85 | DSDI input data setup time  | 8.00                       | _     | ns   |
| J86 | DSDI data hold time         | 5.00                       | _     | ns   |
| J87 | DSCK low to DSDO data valid | 0.00                       | 15.00 | ns   |
| J88 | DSCK low to DSDO invalid    | 0.00                       | 2.00  | ns   |

Table 13. Debug Port Timing

Figure 30 provides the input timing for the debug port clock.



Figure 30. Debug Port Clock Input Timing

Figure 31 provides the timing for the debug port.



Figure 31. Debug Port Timings

MPC852T Hardware Specifications, Rev. 3.1

Figure 34 provides the reset timing for the debug port configuration.



Figure 34. Reset Timing—Debug Port Configuration

## **13 IEEE 1149.1 Electrical Specifications**

Table 15 provides the JTAG timings for the MPC852T shown in Figure 35 through Figure 38.

| Num | Characteristic                                         | All Frequ | uencies | Unit |
|-----|--------------------------------------------------------|-----------|---------|------|
| Num |                                                        |           | Max     | Onic |
| J82 | TCK cycle time                                         | 100.00    | —       | ns   |
| J83 | TCK clock pulse width measured at 1.5 V                | 40.00     | —       | ns   |
| J84 | TCK rise and fall times                                | 0.00      | 10.00   | ns   |
| J85 | TMS, TDI data setup time                               | 5.00      | —       | ns   |
| J86 | TMS, TDI data hold time                                | 25.00     | —       | ns   |
| J87 | TCK low to TDO data valid                              | _         | 27.00   | ns   |
| J88 | TCK low to TDO data invalid                            | 0.00      | —       | ns   |
| J89 | TCK low to TDO high impedance                          | _         | 20.00   | ns   |
| J90 | TRST assert time                                       | 100.00    | —       | ns   |
| J91 | TRST setup time to TCK low                             | 40.00     | —       | ns   |
| J92 | TCK falling edge to output valid                       | _         | 50.00   | ns   |
| J93 | TCK falling edge to output valid out of high impedance | —         | 50.00   | ns   |
| J94 | TCK falling edge to output high impedance              | _         | 50.00   | ns   |
| J95 | Boundary scan input valid to TCK rising edge           | 50.00     | —       | ns   |
| J96 | TCK rising edge to boundary scan input invalid         | 50.00     | —       | ns   |

### Table 15. JTAG Timing



Figure 35. JTAG Test Clock Input Timing



Figure 36. JTAG Test Access Port Timing Diagram



Figure 37. JTAG TRST Timing Diagram

#### **CPM Electrical Characteristics**



Figure 55. SPI Master (CP = 1) Timing Diagram

# **14.8 SPI Slave AC Electrical Specifications**

Table 24 provides the SPI slave timings as shown in Figure 56 and Figure 57.

| Table | 24.         | SPI | Slave | Timing  |
|-------|-------------|-----|-------|---------|
| labic | <b>ZT</b> . | 011 | Olave | rinning |

| Num | Num Characteristic                                          |    | All Frequencies |                  |  |
|-----|-------------------------------------------------------------|----|-----------------|------------------|--|
| Num |                                                             |    | Max             | Unit             |  |
| 170 | Slave cycle time                                            | 2  | _               | t <sub>cyc</sub> |  |
| 171 | Slave enable lead time                                      | 15 | _               | ns               |  |
| 172 | Slave enable lag time                                       | 15 | _               | ns               |  |
| 173 | Slave clock (SPICLK) high or low time                       | 1  | _               | t <sub>cyc</sub> |  |
| 174 | Slave sequential transfer delay (does not require deselect) | 1  | _               | t <sub>cyc</sub> |  |
| 175 | Slave data setup time (inputs)                              | 20 | _               | ns               |  |
| 176 | Slave data hold time (inputs)                               | 20 | —               | ns               |  |
| 177 | Slave access time                                           | —  | 50              | ns               |  |

Figure 58 shows MII receive signal timing.



Figure 58. MII Receive Signal Timing Diagram

# 15.2 MII Transmit Signal Timing (MII\_TXD[3:0], MII\_TX\_EN, MII\_TX\_ER, MII\_TX\_CLK)

The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency - 1%.

Table 26 provides information about the MII transmit signal timing,.

| Num | Characteristic                                           | Min | Мах | Unit              |
|-----|----------------------------------------------------------|-----|-----|-------------------|
| M5  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5   | _   | ns                |
| M6  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid   | _   | 25  | —                 |
| M7  | MII_TX_CLK pulse width high                              | 35% | 65% | MII_TX_CLK period |
| M8  | MII_TX_CLK pulse width low                               | 35% | 65% | MII_TX_CLK period |

Table 26. MII Transmit Signal Timing

Figure 59 shows the MII transmit signal timing diagram.

Table 29 identifies the packages and operating frequencies orderable for the MPC852T.

| Package Type                                  | Temperature (Tj) | Frequency (MHz) | Order Number                 |
|-----------------------------------------------|------------------|-----------------|------------------------------|
| Plastic ball grid array<br>(VR and ZT suffix) | 0°C to 95°C      | 50              | MPC852TVR50<br>MPC852TZT50   |
|                                               |                  | 66              | MPC852TVR66<br>MPC852TZT66   |
|                                               |                  | 80              | MPC852TVR80<br>MPC852TZT80   |
|                                               |                  | 100             | MPC852TVR100<br>MPC852TZT100 |
| Plastic ball grid array<br>(CVR suffix)       | – 40°C to 100°C  | 66              | TBD                          |

### Table 29. MPC852T Package/Frequency Orderable

### **16.1 Pin Assignments**

The following sections give the pinout and pin listing for the JEDEC Compliant and the non-JEDEC versions of the 16 x 16 PBGA package.

Table 30 contains a list of the MPC852T input and output signals and shows multiplexing and pin assignments.

| Name                           | Pin Number                                                                                                                                                  | Туре                                        |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| A[0:31]                        | B15, A15, A14, C14, D13, E11, B14, A13, C13, B13, D12, E10, C12,<br>B12, A12, D11, E9, C11, A9, A11, D10, C10, B8, A10, D9, C9, C8,<br>B11, A8, B10, B9, D8 | Bidirectional<br>Three-state (3.3V only)    |
| TSIZ0<br>REG                   | E8                                                                                                                                                          | Bidirectional<br>Three-state (3.3V only)    |
| TSIZ1                          | E7                                                                                                                                                          | Bidirectional<br>Three-state (3.3V only)    |
| RD/WR                          | B1                                                                                                                                                          | Bidirectional<br>Three-state (3.3V only)    |
| BURST                          | G3                                                                                                                                                          | Bidirectional<br>Three-state (3.3V only)    |
| BDIP<br>GPL_B5                 | D1                                                                                                                                                          | Output                                      |
| TS                             | E2                                                                                                                                                          | Bidirectional<br>Active Pull-up (3.3V only) |
| TA                             | F4                                                                                                                                                          | Bidirectional<br>Active Pull-up (3.3V only) |
| TEA                            | E3                                                                                                                                                          | Open-drain                                  |
| BI                             | D2                                                                                                                                                          | Bidirectional<br>Active Pull-up (3.3V only) |
| IRQ2<br>RSV                    | G2                                                                                                                                                          | Bidirectional<br>Three-state (3.3V only)    |
| IRQ4<br>KR<br>RETRY<br>SPKROUT | J1                                                                                                                                                          | Bidirectional<br>Three-state (3.3V only)    |
| CR<br>IRQ3                     | F1                                                                                                                                                          | Input (3.3V only)                           |
| D[0:31]                        | R13, T11, R10, T10, T12, R9, R7, T6, T13, M10, N10, P10, P12,<br>R12, M9, N9, P9, N11, T9, R8, P8, N8, T7, P11, P7, N7, M8, R11, R6,<br>P6, T5, R5          | Bidirectional<br>Three-state (3.3V only)    |
| DP0<br>IRQ3                    | P4                                                                                                                                                          | Bidirectional<br>Three-state (3.3V only)    |
| DP1<br>IRQ4                    | P5                                                                                                                                                          | Bidirectional<br>Three-state (3.3V only)    |
| DP2<br>IRQ5                    | T4                                                                                                                                                          | Bidirectional<br>Three-state (3.3V only)    |
| DP3<br>IRQ6                    | R4                                                                                                                                                          | Bidirectional<br>Three-state (3.3V only)    |
| BR                             | E1                                                                                                                                                          | Bidirectional (3.3V only)                   |

Table 30. Pin Assignments - JEDEC Standard

| Name                         | Pin Number | Туре                                                     |
|------------------------------|------------|----------------------------------------------------------|
| PA10<br>TXD3                 | H15        | Bidirectional<br>(5V tolerant)                           |
| PA9<br>RXD4                  | J16        | Bidirectional<br>(Optional: Open-drain)<br>(5V tolerant) |
| PA8<br>TXD4                  | J15        | Bidirectional<br>(5V tolerant)                           |
| PA3<br>CLK5<br>BRGO3<br>TIN3 | K16        | Bidirectional<br>(5V tolerant)                           |
| PA2<br>CLK6<br>TOUT3         | К14        | Bidirectional<br>(5V tolerant)                           |
| PA1<br>CLK7<br>BRGO4<br>TIN4 | L15        | Bidirectional<br>(5V tolerant)                           |
| PA0<br>CLK8<br>TOUT4         | M16        | Bidirectional<br>(5V tolerant)                           |
| PB31<br>SPISEL               | E13        | Bidirectional<br>(Optional: Open-drain)<br>(5V tolerant) |
| PB30<br>SPICLK               | F13        | Bidirectional<br>(Optional: Open-drain)<br>(5V tolerant) |
| PB29<br>SPIMOSI              | D15        | Bidirectional<br>(Optional: Open-drain)<br>(5V tolerant) |
| PB28<br>SPIMISO<br>BRGO4     | G13        | Bidirectional<br>(Optional: Open-drain)<br>(5V tolerant) |
| PB25<br>SMTXD1               | H14        | Bidirectional<br>(Optional: Open-drain)<br>(5V tolerant) |
| PB24<br>SMRXD1               | H16        | Bidirectional<br>(Optional: Open-drain)<br>(5V tolerant) |
| PB15<br>BRGO3                | L16        | Bidirectional<br>(5V tolerant)                           |

### Table 30. Pin Assignments - JEDEC Standard (continued)

| Name                                | Pin Number             | Туре                                         |  |
|-------------------------------------|------------------------|----------------------------------------------|--|
| BR                                  | F2                     | Bidirectional (3.3 V only)                   |  |
| BG                                  | H5                     | Bidirectional (3.3 V only)                   |  |
| BB                                  | G4                     | Bidirectional<br>Active Pull-up (3.3 V only) |  |
| FRZ<br>IRQ6                         | J5                     | Bidirectional (3.3 V only)                   |  |
| IRQ0                                | R14                    | Input (3.3 V only)                           |  |
| IRQ1                                | N12                    | Input (3.3 V only)                           |  |
| IRQ7<br>M_TX_CLK                    | P13                    | Input (3.3 V only)                           |  |
| CS[0:5]                             | C3, B3, E4, D4, F7, D5 | Output                                       |  |
| CS6                                 | E5                     | Output                                       |  |
| CS7                                 | B4                     | Output                                       |  |
| WE0<br>BS_B0<br>IORD                | E7                     | Output                                       |  |
| WE1<br>BS_B1<br>IOWR                | D7                     | Output                                       |  |
| WE2<br>BS_B2<br>PCOE                | B6                     | Output                                       |  |
| WE3<br>BS_B3<br>PCWE                | C6                     | Output                                       |  |
| BS_A[0:3]                           | B7, E8, D8, C8         | Output                                       |  |
| GPL_A0<br>GPL_B0                    | D6                     | Output                                       |  |
| OE<br>GPL_A1<br>GPL_B1              | E6                     | Output                                       |  |
| GPL_A[2:3]<br>GPL_B[2:3]<br>CS[2–3] | B5, C5                 | Output                                       |  |
| UPWAITA<br>GPL_A4                   | D3                     | Bidirectional (3.3 V only)                   |  |
| GPL_A5                              | F5                     | Output                                       |  |
| PORESET                             | R2                     | Input (3.3 V only)                           |  |

| Table 31. | Pin Assignments - non-JEDEC ( | continued) |
|-----------|-------------------------------|------------|
|           |                               | oominaoa   |

| Name                      | Pin Number | Туре                                                      |
|---------------------------|------------|-----------------------------------------------------------|
| PB25<br>SMTXD1            | J15        | Bidirectional<br>(Optional: Open-drain)<br>(5 V-tolerant) |
| PB24<br>SMRXD1            | J17        | Bidirectional<br>(Optional: Open-drain)<br>(5 V-tolerant) |
| PB15<br>BRGO3             | M17        | Bidirectional<br>(5 V-tolerant)                           |
| PC15<br>DREQ0             | D17        | Bidirectional<br>(5 V-tolerant)                           |
| PC13<br>RTS3              | F15        | Bidirectional<br>(5 V-tolerant)                           |
| PC12<br>RTS4              | F16        | Bidirectional<br>(5 V-tolerant)                           |
| PC7<br>CTS3               | K15        | Bidirectional<br>(5 V-tolerant)                           |
| PC6<br>CD3                | L16        | Bidirectional<br>(5 V-tolerant)                           |
| PC5<br>CTS4<br>SDACK1     | K14        | Bidirectional<br>(5 V-tolerant)                           |
| PC4<br>CD4                | M15        | Bidirectional<br>(5 V-tolerant)                           |
| PD15<br>MII_RXD3          | N15        | Bidirectional<br>(5 V-tolerant)                           |
| PD14<br>MII_RXD2          | P17        | Bidirectional<br>(5 V-tolerant)                           |
| PD13<br>MII_RXD1          | L14        | Bidirectional<br>(5 V-tolerant)                           |
| PD12<br>MII_MDC           | P16        | Bidirectional<br>(5 V-tolerant)                           |
| PD11<br>RXD3<br>MII_TX_ER | R17        | Bidirectional<br>(5 V-tolerant)                           |
| PD10<br>TXD3<br>MII_RXD0  | T16        | Bidirectional<br>(5 V-tolerant)                           |

### Table 31. Pin Assignments - non-JEDEC (continued)

#### How to Reach Us:

### Home Page:

www.freescale.com

support@freescale.com

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Technical Information Center 3-20-1, Minami-Azabu, Minato-ku Tokyo 106-0047 Japan 0120 191014 +81 3 3440 3569 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@ hibbertgroup.com

MPC852TEC Rev. 3.1 01/2005 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2005.

