Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | HCS12 | | Core Size | 16-Bit | | Speed | 25MHz | | Connectivity | CANbus, EBI/EMI, SCI, SPI | | Peripherals | POR, PWM, WDT | | Number of I/O | 60 | | Program Memory Size | 96KB (96K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 4K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.35V ~ 5.5V | | Data Converters | A/D 8x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 80-QFP | | Supplier Device Package | 80-QFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s12c96vfue | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to: http://freescale.com/ A full list of family members and options is included in the appendices. The following revision history table summarizes changes contained in this document. This document contains information for all constituent modules, with the exception of the S12 CPU. For S12 CPU information please refer to the CPU S12 Reference Manual. # **Revision History** | Date | Revision<br>Level | Description | |------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------| | June, 2005 | 01.14 | New Book | | July, 2005 | 01.15 | Removed 16MHz option for 128K, 96K and 64K versions<br>Minor corrections following review | | Oct, 2005 | 01.16 | Added outstanding flash module descriptions Added EPP package options Corrected and Enhanced recommended PCB layouts | | Dec, 2005 | 01.17 | Added note to PIM block diagram figure | | Dec, 2005 | 01.18 | Added PIM rerouting information to 80-pin package diagram | | Jan, 2006 | 01.19 | Modified LVI levels in electrical parameter section Corrected TSCR2 typo in timer register listing | | Mar, 2006 | 01.20 | Cleaned up Device Overview Section | | May, 2006 | 01.21 | Added 0M66G to PartID table Added units to MSCAN timing parameter table Corrected missing overbars on pin names | | Dec, 2006 | 01.22 | Corrected CRGFLG contents in register summary Removed non existing part number options Removed unintended symbol fonts from table A6 | | May, 2007 | 01.23 | Updated ATD section<br>Corrected typos | | May, 2010 | 01.24 | Updated TIM section | | 8.4 | Functional Description | 245 | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | | 8.4.1 Analog Sub-block | 245 | | | 8.4.2 Digital Sub-block | 246 | | 8.5 | Initialization/Application Information | | | | 8.5.1 Setting up and starting an A/D conversion | 247 | | | 8.5.2 Aborting an A/D conversion | 248 | | 8.6 | Resets | 248 | | 8.7 | Interrupts | 249 | | | Chapter 9 | | | | Clocks and Reset Generator (CRGV4) Block Description | | | 9.1 | Introduction | | | | 9.1.1 Features | | | | 9.1.2 Modes of Operation | | | | 9.1.3 Block Diagram | | | 9.2 | External Signal Description | | | | 9.2.1 V <sub>DDPLL</sub> , V <sub>SSPLL</sub> — PLL Operating Voltage, PLL Ground | | | | 9.2.2 XFC — PLL Loop Filter Pin | | | | 9.2.3 RESET — Reset Pin | | | 9.3 | Memory Map and Register Definition | | | | 9.3.1 Module Memory Map | | | 0.4 | 9.3.2 Register Descriptions | | | 9.4 | Functional Description | | | | 9.4.1 Phase Locked Loop (PLL) | | | | 9.4.2 System Clocks Generator | | | | 9.4.3 Clock Monitor (CM) | | | | 9.4.4 Clock Quality Checker | | | | 9.4.5 Computer Operating Properly Watchdog (COP) | | | | 9.4.6 Real-Time Interrupt (RTI) | | | | 9.4.7 Modes of Operation | | | | 1 | | | | 9.4.9 Low-Power Operation in Wait Mode | | | 9.5 | Resets | | | 9.5 | 9.5.1 Clock Monitor Reset | | | | 9.5.2 Computer Operating Properly Watchdog (COP) Reset | | | | 9.5.3 Power-On Reset, Low Voltage Reset | | | 9.6 | Interrupts | | | 7.0 | 9.6.1 Real-Time Interrupt | | | | 9.6.2 PLL Lock Interrupt | | | | 9.6.3 Self-Clock Mode Interrupt | | | | The star clock monthly the start and sta | 200 | Chapter 2 Port Integration Module (PIM9C32) Block Description ## 2.3.2.1.6 Port T Polarity Select Register (PTTST) Module Base + 0x0005 Figure 2-8. Port T Polarity Select Register (PPST) Read: Anytime. Write: Anytime. **Table 2-8. PPST Field Descriptions** | Field | Description | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7–0<br>PPST[7:0] | <ul> <li>Pull Select Port T — This register selects whether a pull-down or a pull-up device is connected to the pin.</li> <li>0 A pull-up device is connected to the associated port T pin, if enabled by the associated bit in register PERT and if the port is used as input.</li> <li>1 A pull-down device is connected to the associated port T pin, if enabled by the associated bit in register PERT and if the port is used as input.</li> </ul> | ## 2.3.2.1.7 Port T Module Routing Register (MODRR) Module Base + 0x0007 Figure 2-9. Port T Module Routing Register (MODRR) Read: Anytime. Write: Anytime. #### NOTE MODRR[4] must be kept clear on devices featuring a 4 channel PWM. **Table 2-9. MODRR Field Descriptions** | Field | Description | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4–0<br>MODRR[4:0] | Module Routing Register Port T — This register selects the module connected to port T. 0 Associated pin is connected to TIM module 1 Associated pin is connected to PWM module | ## 2.3.2.3.4 Port M Reduced Drive Register (RDRM) Module Base + 0x0013 Figure 2-20. Port M Reduced Drive Register (RDRM) Read: Anytime. Write: Anytime. **Table 2-18. RDRM Field Descriptions** | Field | Description | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5–0<br>RDRM[5:0] | Reduced Drive Port M — This register configures the drive strength of each port M output pin as either full or reduced. If the port is used as input this bit is ignored. 0 Full drive strength at output. 1 Associated pin drives at about 1/3 of the full drive strength. | ## 2.3.2.3.5 Port M Pull Device Enable Register (PERM) Module Base + 0x0014 Figure 2-21. Port M Pull Device Enable Register (PERM) Read: Anytime. Write: Anytime. **Table 2-19. PERM Field Descriptions** | Field | Description | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5–0<br>PERM[5:0] | Pull Device Enable Port M — This register configures whether a pull-up or a pull-down device is activated, if the port is used as input or as output in wired-or (open drain) mode. This bit has no effect if the port is used as push-pull output. Out of reset a pull-up device is enabled. 0 Pull-up or pull-down device is disabled. 1 Either a pull-up or pull-down device is enabled. | ## 4.3.2.8 Port E Assignment Register (PEAR) Module Base + 0x000A Starting address location affected by INITRG register setting. | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------------|-----------------------------|---|-------|-------|-------|------|---|---| | R | NOACCE | 0 | PIPOE | NECLK | LSTRE | RDWE | 0 | 0 | | W | NOACCE | | FIFOL | NECLK | LOIRE | RDWE | | | | Reset | | | | | | | | | | Special Single Chip | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Special Test | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | | Peripheral | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Emulation Expanded<br>Narrow | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | | Emulation Expanded<br>Wide | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | | Normal Single Chip | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | Normal Expanded<br>Narrow | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Normal Expanded Wide | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | = Unimplemented or Reserved | | | | | | | | Figure 4-12. Port E Assignment Register (PEAR) Read: Anytime (provided this register is in the map). Write: Each bit has specific write conditions. Please refer to the descriptions of each bit on the following pages. Port E serves as general-purpose I/O or as system and bus control signals. The PEAR register is used to choose between the general-purpose I/O function and the alternate control functions. When an alternate control function is selected, the associated DDRE bits are overridden. The reset condition of this register depends on the mode of operation because bus control signals are needed immediately after reset in some modes. In normal single-chip mode, no external bus control signals are needed so all of port E is configured for general-purpose I/O. In normal expanded modes, only the E clock is configured for its alternate bus control function and the other bits of port E are configured for general-purpose I/O. As the reset vector is located in external memory, the E clock is required for this access. $R/\overline{W}$ is only needed by the system when there are external writable resources. If the normal expanded system needs any other bus control signals, PEAR would need to be written before any access that needed the additional signals. In special test and emulation modes, IPIPE1, IPIPE0, E, $\overline{LSTRB}$ , and $R/\overline{W}$ are configured out of reset as bus control signals. This register is not in the on-chip memory map in expanded and special peripheral modes. Therefore, these accesses will be echoed externally. Chapter 6 Background Debug Module (BDMV4) Block Description #### NOTE 16-bit misaligned reads and writes are not allowed. If attempted, the BDM will ignore the least significant bit of the address and will assume an even address from the remaining bits. For hardware data read commands, the external host must wait 150 bus clock cycles after sending the address before attempting to obtain the read data. This is to be certain that valid data is available in the BDM shift register, ready to be shifted out. For hardware write commands, the external host must wait 150 bus clock cycles after sending the data to be written before attempting to send a new command. This is to avoid disturbing the BDM shift register before the write has been completed. The 150 bus clock cycle delay in both cases includes the maximum 128 cycle delay that can be incurred as the BDM waits for a free cycle before stealing a cycle. For firmware read commands, the external host should wait 44 bus clock cycles after sending the command opcode and before attempting to obtain the read data. This includes the potential of an extra 7 cycles when the access is external with a narrow bus access (+1 cycle) and / or a stretch (+1, 2, or 3 cycles), (7 cycles could be needed if both occur). The 44 cycle wait allows enough time for the requested data to be made available in the BDM shift register, ready to be shifted out. #### NOTE This timing has increased from previous BDM modules due to the new capability in which the BDM serial interface can potentially run faster than the bus. On previous BDM modules this extra time could be hidden within the serial time. For firmware write commands, the external host must wait 32 bus clock cycles after sending the data to be written before attempting to send a new command. This is to avoid disturbing the BDM shift register before the write has been completed. The external host should wait 64 bus clock cycles after a TRACE1 or GO command before starting any new serial command. This is to allow the CPU to exit gracefully from the standard BDM firmware lookup table and resume execution of the user code. Disturbing the BDM shift register prematurely may adversely affect the exit from the standard BDM firmware lookup table. #### NOTE If the bus rate of the target processor is unknown or could be changing, it is recommended that the ACK (acknowledge function) be used to indicate when an operation is complete. When using ACK, the delay times are automated. Figure 6-6 represents the BDM command structure. The command blocks illustrate a series of eight bit times starting with a falling edge. The bar across the top of the blocks indicates that the BKGD line idles in the high state. The time for an 8-bit command is $8 \times 16$ target clock cycles.<sup>1</sup> 1. Target clock cycles are cycles measured using the target MCU's serial clock rate. See Section 6.4.6, "BDM Serial Interface," and Section 6.3.2.1, "BDM Status Register (BDMSTS)," for information on how serial clock rate is selected. #### NOTES: - 1. In BKP mode, PAGSEL has no functionality. Therefore, set PAGSEL to 00 (reset state). - 2. Current HCS12 implementations are limited to six PPAGE bits, PIX[5:0]. Figure 7-16. Comparators A and B Extended Comparison in BKP Mode ## 7.3.2.10 Debug Comparator A Register (DBGCA) Module Base + 0x002B Starting address location affected by INITRG register setting. Figure 7-17. Debug Comparator A Register High (DBGCAH) Module Base + 0x002C Starting address location affected by INITRG register setting. Figure 7-18. Debug Comparator A Register Low (DBGCAL) **Table 7-21. DBGCA Field Descriptions** | Field | Description | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0<br>15:0 | Comparator A Compare Bits — The comparator A compare bits control whether comparator A compares the address bus bits [15:0] to a logic 1 or logic 0. See Table 7-20. | | 15.0 | 0 Compare corresponding address bit to a logic 0 | | | 1 Compare corresponding address bit to a logic 1 | least six addresses higher than address A (or B is lower than A) and there are not changes of flow to put these in the queue at the same time, then this operation should trigger properly. ## 7.4.2.5.4 Event-Only B (Store Data) In the event-only B trigger mode, if the match condition for B is met, the B flag in DBGSC is set and a trigger occurs. The event-only B trigger mode is considered a begin-trigger type and the BEGIN bit in DBGC1 is ignored. Event-only B is incompatible with instruction tagging (TRGSEL = 1), and thus the value of TRGSEL is ignored. Please refer to Section 7.4.2.7, "Storage Memory," for more information. This trigger mode is incompatible with the detail capture mode so the detail capture mode will have priority. TRGSEL and BEGIN will not be ignored and this trigger mode will behave as if it were "B only". #### 7.4.2.5.5 A then Event-Only B (Store Data) In the A then event-only B trigger mode, the match condition for A must be met before the match condition for B is compared, after the A match has occurred, a trigger occurs each time B matches. When the match condition for A or B is met, the corresponding flag in DBGSC is set. The A then event-only B trigger mode is considered a begin-trigger type and BEGIN in DBGC1 is ignored. TRGSEL in DBGC1 applies only to the match condition for A. Please refer to Section 7.4.2.7, "Storage Memory," for more information. This trigger mode is incompatible with the detail capture mode so the detail capture mode will have priority. TRGSEL and BEGIN will not be ignored and this trigger mode will be the same as A then B. ## 7.4.2.5.6 A and B (Full Mode) In the A and B trigger mode, comparator A compares to the address bus and comparator B compares to the data bus. In the A and B trigger mode, if the match condition for A and B happen on the same bus cycle, both the A and B flags in the DBGSC register are set and a trigger occurs. If TRGSEL = 1, only matches from comparator A are used to determine if the trigger condition is met and comparator B matches are ignored. If TRGSEL = 0, full-word data matches on an odd address boundary (misaligned access) do not work unless the access is to a RAM that manages misaligned accesses in a single clock cycle (which is typical of RAM modules used in HCS12 MCUs). ## 7.4.2.5.7 A and Not B (Full Mode) In the A and not B trigger mode, comparator A compares to the address bus and comparator B compares to the data bus. In the A and not B trigger mode, if the match condition for A and not B happen on the same bus cycle, both the A and B flags in DBGSC are set and a trigger occurs. If TRGSEL = 1, only matches from comparator A are used to determine if the trigger condition is met and comparator B matches are ignored. As described in Section 7.4.2.5.6, "A and B (Full Mode)," full-word data compares on misaligned accesses will not match expected data (and thus will cause a trigger in this mode) unless the access is to a RAM that manages misaligned accesses in a single clock cycle. # **Chapter 9 Clocks and Reset Generator (CRGV4) Block Description** ## 9.1 Introduction This specification describes the function of the clocks and reset generator (CRGV4). #### 9.1.1 Features The main features of this block are: - Phase-locked loop (PLL) frequency multiplier - Reference divider - Automatic bandwidth control mode for low-jitter operation - Automatic frequency lock detector - CPU interrupt on entry or exit from locked condition - Self-clock mode in absence of reference clock - System clock generator - Clock quality check - Clock switch for either oscillator- or PLL-based system clocks - User selectable disabling of clocks during wait mode for reduced power consumption - Computer operating properly (COP) watchdog timer with time-out clear window - System reset generation from the following possible sources: - Power-on reset - Low voltage reset - Refer to the device overview section for availability of this feature. - COP reset - Loss of clock reset - External pin reset - Real-time interrupt (RTI) The PLL is a frequency generator that operates in either acquisition mode or tracking mode, depending on the difference between the output frequency and the target frequency. The PLL can change between acquisition and tracking modes either automatically or manually. The VCO has a minimum operating frequency, which corresponds to the self-clock mode frequency f<sub>SCM</sub>. Figure 9-16. PLL Functional Diagram ## 9.4.1.1 PLL Operation The oscillator output clock signal (OSCCLK) is fed through the reference programmable divider and is divided in a range of 1 to 16 (REFDV+1) to output the reference clock. The VCO output clock, (PLLCLK) is fed back through the programmable loop divider and is divided in a range of 2 to 128 in increments of $[2 \times (SYNR + 1)]$ to output the feedback clock. See Figure 9-16. The phase detector then compares the feedback clock, with the reference clock. Correction pulses are generated based on the phase difference between the two signals. The loop filter then slightly alters the DC voltage on the external filter capacitor connected to XFC pin, based on the width and direction of the correction pulse. The filter can make fast or slow corrections depending on its mode, as described in the next subsection. The values of the external filter network and the reference frequency determine the speed of the corrections and the stability of the PLL. ## 9.4.1.2 Acquisition and Tracking Modes The lock detector compares the frequencies of the feedback clock, and the reference clock. Therefore, the speed of the lock detector is directly proportional to the final reference frequency. The circuit determines the mode of the PLL and the lock condition based on this comparison. #### Chapter 10 Freescale's Scalable Controller Area Network (S12MSCANV2) The IDHITx indicators are always related to the message in the foreground buffer (RxFG). When a message gets shifted into the foreground buffer of the receiver FIFO the indicators are updated as well. ## 10.3.2.13 MSCAN Reserved Registers These registers are reserved for factory testing of the MSCAN module and is not available in normal system operation modes. Module Base + 0x000C, 0x000D Figure 10-16. MSCAN Reserved Registers Read: Always read 0x0000 in normal system operation modes Write: Unimplemented in normal system operation modes #### NOTE Writing to this register when in special modes can alter the MSCAN functionality. ## 10.3.2.14 MSCAN Receive Error Counter (CANRXERR) This register reflects the status of the MSCAN receive error counter. Module Base + 0x000E Figure 10-17. MSCAN Receive Error Counter (CANRXERR) Read: Only when in sleep mode (SLPRQ = 1 and SLPAK = 1) or initialization mode (INITRQ = 1 and INITAK = 1) Write: Unimplemented The MSCAN is able to leave sleep mode (wake up) only when: - CAN bus activity occurs and WUPE = 1 or - the CPU clears the SLPRQ bit #### NOTE The CPU cannot clear the SLPRQ bit before sleep mode (SLPRQ = 1 and SLPAK = 1) is active. After wake-up, the MSCAN waits for 11 consecutive recessive bits to synchronize to the CAN bus. As a consequence, if the MSCAN is woken-up by a CAN frame, this frame is not received. The receive message buffers (RxFG and RxBG) contain messages if they were received before sleep mode was entered. All pending actions will be executed upon wake-up; copying of RxBG into RxFG, message aborts and message transmissions. If the MSCAN remains in bus-off state after sleep mode was exited, it continues counting the 128 occurrences of 11 consecutive recessive bits. Figure 10-45. Simplified State Transitions for Entering/Leaving Sleep Mode Module Base + 0x001B Figure 12-30. PWM Channel Duty Registers (PWMDTY3) Module Base + 0x001C Figure 12-31. PWM Channel Duty Registers (PWMDTY4) Module Base + 0x001D Figure 12-32. PWM Channel Duty Registers (PWMDTY5) Read: anytime Write: anytime ## 12.3.2.15 PWM Shutdown Register (PWMSDN) The PWMSDN register provides for the shutdown functionality of the PWM module in the emergency cases. Module Base + 0x00E Figure 12-33. PWM Shutdown Register (PWMSDN) Read: anytime Write: anytime Chapter 13 Serial Communications Interface (S12SCIV2) Block Description ## 13.3.2.5 SCI Status Register 2 (SCISR2) Module Base + 0x\_0005 Figure 13-7. SCI Status Register 2 (SCISR2) Read: Anytime Write: Anytime; writing accesses SCI status register 2; writing to any bits except TXDIR and BRK13 (SCISR2[1] & [2]) has no effect **Table 13-6. SCISR2 Field Descriptions** | Field | Description | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2<br>BK13 | Break Transmit Character Length — This bit determines whether the transmit break character is 10 or 11 bit respectively 13 or 14 bits long. The detection of a framing error is not affected by this bit. 0 Break Character is 10 or 11 bit long 1 Break character is 13 or 14 bit long | | 1<br>TXDIR | Transmitter Pin Data Direction in Single-Wire Mode. — This bit determines whether the TXD pin is going to be used as an input or output, in the Single-Wire mode of operation. This bit is only relevant in the Single-Wire mode of operation. O TXD pin to be used as an input in Single-Wire mode 1 TXD pin to be used as an output in Single-Wire mode | | 0<br>RAF | Receiver Active Flag — RAF is set when the receiver detects a logic 0 during the RT1 time period of the start bit search. RAF is cleared when the receiver detects an idle character. 0 No reception in progress 1 Reception in progress | #### 14.4.2 Slave Mode The SPI operates in slave mode when the MSTR bit in SPI Control Register1 is clear. - SCK Clock - In slave mode, SCK is the SPI clock input from the master. - MISO and MOSI Pins - In slave mode, the function of the serial data output pin (MISO) and serial data input pin (MOSI) is determined by the SPC0 bit and BIDIROE bit in SPI Control Register 2. - $\overline{SS}$ Pin The $\overline{SS}$ pin is the slave select input. Before a data transmission occurs, the $\overline{SS}$ pin of the slave SPI must be low. $\overline{SS}$ must remain low until the transmission is complete. If $\overline{SS}$ goes high, the SPI is forced into idle state. The $\overline{SS}$ input also controls the serial data output pin, if $\overline{SS}$ is high (not selected), the serial data output pin is high impedance, and, if $\overline{SS}$ is low the first bit in the SPI Data Register is driven out of the serial data output pin. Also, if the slave is not selected ( $\overline{SS}$ is high), then the SCK input is ignored and no internal shifting of the SPI shift register takes place. Although the SPI is capable of duplex operation, some SPI peripherals are capable of only receiving SPI data in a slave mode. For these simpler devices, there is no serial data out pin. #### NOTE When peripherals with duplex capability are used, take care not to simultaneously enable two receivers whose serial outputs drive the same system slave's serial data output line. As long as no more than one slave device drives the system slave's serial data output line, it is possible for several slaves to receive the same transmission from a master, although the master would not receive return information from all of the receiving slaves. If the CPHA bit in SPI Control Register 1 is clear, odd numbered edges on the SCK input cause the data at the serial data input pin to be latched. Even numbered edges cause the value previously latched from the serial data input pin to shift into the LSB or MSB of the SPI shift register, depending on the LSBFE bit. If the CPHA bit is set, even numbered edges on the SCK input cause the data at the serial data input pin to be latched. Odd numbered edges cause the value previously latched from the serial data input pin to shift into the LSB or MSB of the SPI shift register, depending on the LSBFE bit. When CPHA is set, the first edge is used to get the first data bit onto the serial data output pin. When CPHA is clear and the $\overline{SS}$ input is low (slave selected), the first bit of the SPI data is driven out of the serial data output pin. After the eighth shift, the transfer is considered complete and the received data is transferred into the SPI Data Register. To indicate transfer is complete, the SPIF flag in the SPI Status Register is set. #### NOTE A change of the bits CPOL, CPHA, SSOE, LSBFE, MODFEN, SPC0 and BIDIROE with SPC0 set in slave mode will corrupt a transmission in progress and has to be avoided. #### Chapter 18 32 Kbyte Flash Module (S12FTS32KV1) Figure 18-22. Example Erase Verify Command Flow #### Chapter 20 96 Kbyte Flash Module (S12FTS96KV1) Note: 0x3A-0x3F correspond to the PPAGE register content Figure 20-4. Flash Memory Map #### Chapter 21 128 Kbyte Flash Module (S12FTS128K1V1) FPHDIS is cleared. The FPROT register is loaded from Flash address 0xFF0D during the reset sequence, indicated by F in Figure 21-8. To change the Flash protection that will be loaded on reset, the upper sector of the Flash array must be unprotected, then the Flash protection byte located at Flash address 0xFF0D must be written to. A protected Flash sector is disabled by FPHDIS and FPLDIS while the size of the protected sector is defined by FPHS[1:0] and FPLS[1:0] in the FPROT register. Trying to alter any of the protected areas will result in a protect violation error and the PVIOL flag will be set in the FSTAT register (see Section 21.3.2.6). A mass erase of the whole Flash array is only possible when protection is fully disabled by setting the FPOPEN, FPLDIS, and FPHDIS bits. An attempt to mass erase a Flash array while protection is enabled will set the PVIOL flag in the FSTAT register. **Table 21-8. FPROT Field Descriptions** | Field | Description | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>FPOPEN | Protection Function for Program or Erase — It is possible using the FPOPEN bit to either select address ranges to be protected using FPHDIS, FPLDIS, FPHS[1:0] and FPLS[1:0] or to select the same ranges to be unprotected. When FPOPEN is set, FPxDIS enables the ranges to be protected, whereby clearing FPxDIS enables protection for the range specified by the corresponding FPxS[1:0] bits. When FPOPEN is cleared, FPxDIS defines unprotected ranges as specified by the corresponding FPxS[1:0] bits. In this case, setting FPxDIS enables protection. Thus the effective polarity of the FPxDIS bits is swapped by the FPOPEN bit as shown in Table 21-9. This function allows the main part of the Flash array to be protected while a small range can remain unprotected for EEPROM emulation. O The FPHDIS and FPLDIS bits define Flash address ranges to be unprotected 1 The FPHDIS and FPLDIS bits define Flash address ranges to be protected | | 6<br>NV6 | Nonvolatile Flag Bit — The NV6 bit should remain in the erased state for future enhancements. | | 5<br>FPHDIS | Flash Protection Higher Address Range Disable — The FPHDIS bit determines whether there is a protected/unprotected area in the higher space of the Flash address map. 0 Protection/unprotection enabled 1 Protection/unprotection disabled | | 4–3<br>FPHS[1:0] | Flash Protection Higher Address Size — The FPHS[1:0] bits determine the size of the protected/unprotected sector as shown in Table 21-10. The FPHS[1:0] bits can only be written to while the FPHDIS bit is set. | | 2<br>FPLDIS | Flash Protection Lower Address Range Disable — The FPLDIS bit determines whether there is a protected/unprotected sector in the lower space of the Flash address map. 0 Protection/unprotection enabled 1 Protection/unprotection disabled | | 1-0<br>FPLS[1:0] | Flash Protection Lower Address Size — The FPLS[1:0] bits determine the size of the protected/unprotected sector as shown in Table 21-11. The FPLS[1:0] bits can only be written to while the FPLDIS bit is set. | ## A.1.7 Operating Conditions This chapter describes the operating conditions of the devices. Unless otherwise noted those conditions apply to all the following data. #### NOTE Instead of specifying ambient temperature all parameters are specified for the more meaningful silicon junction temperature. For power dissipation calculations refer to Section A.1.8, "Power Dissipation and Thermal Characteristics" **Table A-4. Operating Conditions** | Rating | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------|---------------------------------|------|-----|------|------| | I/O, Regulator and Analog Supply Voltage | V <sub>DD5</sub> | 2.97 | 5 | 5.5 | V | | Digital Logic Supply Voltage (1) | V <sub>DD</sub> | 2.35 | 2.5 | 2.75 | V | | PLL Supply Voltage <sup>1</sup> | V <sub>DDPLL</sub> | 2.35 | 2.5 | 2.75 | V | | Voltage Difference V <sub>DDX</sub> to V <sub>DDA</sub> | $\Delta_{VDDX}$ | -0.1 | 0 | 0.1 | V | | Voltage Difference V <sub>SSX</sub> to V <sub>SSR</sub> and V <sub>SSA</sub> | $\Delta_{VSSX}$ | -0.1 | 0 | 0.1 | V | | Bus Frequency | f <sub>bus</sub> <sup>(2)</sup> | 0.25 | _ | 25 | MHz | | Bus Frequency | f <sub>bus</sub> <sup>(3)</sup> | 0.25 | _ | 16 | MHz | | Operating Junction Temperature Range | T <sub>J</sub> | -40 | _ | 140 | °C | <sup>1.</sup> The device contains an internal voltage regulator to generate the logic and PLL supply out of the I/O supply. The operating conditions apply when this regulator is disabled and the device is powered from an external source. Using an external regulator, with the internal voltage regulator disabled, an external LVR must be provided. <sup>2.</sup> Some blocks e.g. ATD (conversion) and NVMs (program/erase) require higher bus frequencies for proper operation. $<sup>{\</sup>it 3. Some blocks e.g. ATD (conversion) and NVMs (program/erase) require higher bus frequencies for proper operation.}\\$ ## A.2.2 ATD Operating Characteristics In 3.3V Range The Table A-11 shows conditions under which the ATD operates. The following constraints exist to obtain full-scale, full range results: $V_{SSA} \le V_{RL} \le V_{IN} \le V_{RH} \le V_{DDA}$ . This constraint exists since the sample buffer amplifier can not drive beyond the power supply levels that it ties to. If the input level goes outside of this range it will effectively be clipped **Table A-11. ATD Operating Characteristics** | Conditions are shown in Table A-4 unless otherwise noted; Supply Voltage 3.3V-10% <= V <sub>DDA</sub> <= 3.3V+10% | | | | | | | | |-------------------------------------------------------------------------------------------------------------------|---|--------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------|--------|-----------------------------------------|--------------| | Num | С | Rating | Symbol | Min | Тур | Max | Unit | | 1 | D | Reference Potential Low High | V <sub>RL</sub><br>V <sub>RH</sub> | V <sub>SSA</sub><br>V <sub>DDA</sub> /2 | _<br>_ | V <sub>DDA</sub> /2<br>V <sub>DDA</sub> | V<br>V | | 2 | С | Differential Reference Voltage | $V_{RH}$ - $V_{RL}$ | 3.0 | 3.3 | 3.6 | V | | 3 | D | ATD Clock Frequency | f <sub>ATDCLK</sub> | 0.5 | _ | 2.0 | MHz | | 4 | D | ATD 10-Bit Conversion Period Clock Cycles <sup>(1)</sup> Conv, Time at 2.0MHz ATD Clock f <sub>ATDCLK</sub> | N <sub>CONV10</sub><br>T <sub>CONV10</sub> | 14<br>7 | | 28<br>14 | Cycles<br>μs | | 5 | D | ATD 8-Bit Conversion Period Clock Cycles <sup>1</sup> Conv, Time at 2.0MHz ATD Clock f <sub>ATDCLK</sub> | N <sub>CONV8</sub><br>T <sub>CONV8</sub> | 12<br>6 | _<br>_ | 26<br>13 | Cycles<br>μs | | 6 | D | Recovery Time (V <sub>DDA</sub> =3.3 Volts) | t <sub>REC</sub> | _ | _ | 20 | μs | | 7 | Р | Reference Supply current | I <sub>REF</sub> | _ | _ | 0.250 | mA | <sup>1.</sup> The minimum time assumes a final sample period of 2 ATD clocks cycles while the maximum time assumes a final sample period of 16 ATD clocks. # A.2.3 Factors Influencing Accuracy Three factors — source resistance, source capacitance and current injection — have an influence on the accuracy of the ATD. #### A.2.3.1 Source Resistance Due to the input pin leakage current as specified in Table A-6 in conjunction with the source resistance there will be a voltage drop from the signal source to the ATD input. The maximum source resistance $R_S$ specifies results in an error of less than 1/2 LSB (2.5 mV) at the maximum leakage current. If device or operating conditions are less than worst case or leakage-induced error is acceptable, larger values of source resistance is allowable. ## A.2.3.2 Source Capacitance When sampling an additional internal capacitor is switched to the input. This can cause a voltage drop due to charge sharing with the external and the pin capacitance. For a maximum sampling error of the input voltage $\leq$ 1LSB, then the external filter capacitor, $C_f \geq$ 1024 \* $(C_{INS} - C_{INN})$ .