

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Obsolete                                                    |
|----------------------------|-------------------------------------------------------------|
| Core Processor             | HCS12                                                       |
| Core Size                  | 16-Bit                                                      |
| Speed                      | 25MHz                                                       |
| Connectivity               | EBI/EMI, SCI, SPI                                           |
| Peripherals                | POR, PWM, WDT                                               |
| Number of I/O              | 60                                                          |
| Program Memory Size        | 16KB (16K x 8)                                              |
| Program Memory Type        | FLASH                                                       |
| EEPROM Size                | -                                                           |
| RAM Size                   | 1K x 8                                                      |
| Voltage - Supply (Vcc/Vdd) | 2.35V ~ 5.5V                                                |
| Data Converters            | A/D 8x10b                                                   |
| Oscillator Type            | Internal                                                    |
| Operating Temperature      | -40°C ~ 125°C (TA)                                          |
| Mounting Type              | Surface Mount                                               |
| Package / Case             | 80-QFP                                                      |
| Supplier Device Package    | 80-QFP (14x14)                                              |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc9s12gc16mfue |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| 16.6 | Interrupts                         | 469 |
|------|------------------------------------|-----|
|      | 16.6.1 LVI — Low-Voltage Interrupt | 469 |

# Chapter 17 16 Kbyte Flash Module (S12FTS16KV1)

| Introduc | tion                                                                                                                                                     |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17.1.1   | Glossary                                                                                                                                                 |
| 17.1.2   | Features                                                                                                                                                 |
| 17.1.3   | Modes of Operation                                                                                                                                       |
| 17.1.4   | Block Diagram                                                                                                                                            |
| External | Signal Description                                                                                                                                       |
| Memory   | Map and Registers                                                                                                                                        |
| 17.3.1   | Module Memory Map                                                                                                                                        |
| 17.3.2   | Register Descriptions                                                                                                                                    |
| Function | al Description                                                                                                                                           |
| 17.4.1   | Flash Command Operations486                                                                                                                              |
| 17.4.2   | Operating Modes                                                                                                                                          |
| 17.4.3   | Flash Module Security                                                                                                                                    |
| 17.4.4   | Flash Reset Sequence    502                                                                                                                              |
| 17.4.5   | Interrupts                                                                                                                                               |
|          | Introduc<br>17.1.1<br>17.1.2<br>17.1.3<br>17.1.4<br>External<br>Memory<br>17.3.1<br>17.3.2<br>Function<br>17.4.1<br>17.4.2<br>17.4.3<br>17.4.4<br>17.4.5 |

# Chapter 18 32 Kbyte Flash Module (S12FTS32KV1)

| 18.1 | Introduc | tion                     |  |
|------|----------|--------------------------|--|
|      | 18.1.1   | Glossary                 |  |
|      | 18.1.2   | Features                 |  |
|      | 18.1.3   | Modes of Operation       |  |
|      | 18.1.4   | Block Diagram            |  |
| 18.2 | External | Signal Description       |  |
| 18.3 | Memory   | Map and Registers        |  |
|      | 18.3.1   | Module Memory Map        |  |
|      | 18.3.2   | Register Descriptions    |  |
| 18.4 | Function | nal Description          |  |
|      | 18.4.1   | Flash Command Operations |  |
|      | 18.4.2   | Operating Modes          |  |
|      | 18.4.3   | Flash Module Security    |  |
|      | 18.4.4   | Flash Reset Sequence     |  |
|      | 18.4.5   | Interrupts               |  |

# Chapter 19

# 64 Kbyte Flash Module (S12FTS64KV4)

| 19.1 | Introduction    | 537 |
|------|-----------------|-----|
|      | 19.1.1 Glossary | 537 |
|      | 19.1.2 Features | 537 |



Chapter 1 MC9S12C and MC9S12GC Device Overview (MC9S12C128)

## 0x00C8–0x00CF SCI (Asynchronous Serial Interface) (continued)

| Address | Name   |        | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|---------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0x00CD  | SCIERS | Read:  | 0     | 0     | 0     | 0     | 0     | BBK13 | TXDIR | RAF   |
|         | 301362 | Write: |       |       |       |       |       |       |       |       |
| 0x00CE  | SCIDRH | Read:  | R8    | Т8    | 0     | 0     | 0     | 0     | 0     | 0     |
|         |        | Write: |       |       |       |       |       |       |       |       |
|         | SCIDDI | Read:  | R7    | R6    | R5    | R4    | R3    | R2    | R1    | R0    |
|         | SCIDAL | Write: | T7    | T6    | T5    | T4    | Т3    | T2    | T1    | Т0    |

#### 0x00D0-0x00D7 Reserved

| Address | Name     |        | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|---------|----------|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| 0x00D0- | Pacaruad | Read:  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| 0x00D7  | neserveu | Write: |       |       |       |       |       |       |       |       |

#### 0x00D8-0x00DF

#### **SPI (Serial Peripheral Interface)**

| Address | Name        |                 | Bit 7 | Bit 6  | Bit 5  | Bit 4 | Bit 3   | Bit 2 | Bit 1 | Bit 0 |
|---------|-------------|-----------------|-------|--------|--------|-------|---------|-------|-------|-------|
| 0x00D8  | SPICR1      | Read:<br>Write: | SPIE  | SPE    | SPTIE  | MSTR  | CPOL    | СРНА  | SSOE  | LSBFE |
| 020000  | SPICBO      | Read:           | 0     | 0      | 0      |       |         | 0     |       | SPCO  |
| 0x00D3  | 0110112     | Write:          |       |        |        |       | DIDINOL |       |       | 51.00 |
| ΩχΩΩΔ   | SPIBB       | Read:           | 0     | SPPB2  | SPPR1  | SPPBO | 0       | SPB2  | SPR1  | SPB0  |
| UXUUDA  | OFIDIT      | Write:          |       | 011112 | orriti |       |         | 0112  | SIM   | 51110 |
|         | SPISR       | Read:           | SPIF  | 0      | SPTEF  | MODF  | 0       | 0     | 0     | 0     |
| UXUUDD  |             | Write:          |       |        |        |       |         |       |       |       |
| 020000  | Percentred  | Read:           | 0     | 0      | 0      | 0     | 0       | 0     | 0     | 0     |
| UXUUDU  | rieserveu   | Write:          |       |        |        |       |         |       |       |       |
| 0x00DD  | SPIDR       | Read:           | Bit7  | 6      | 5      | 4     | 3       | 2     | 1     | Bit0  |
|         |             | vvrite:         |       |        |        |       |         | -     |       |       |
| 0x00DE  | Reserved    | Read:           | 0     | 0      | 0      | 0     | 0       | 0     | 0     | 0     |
|         |             | Write:          |       |        |        |       |         |       |       |       |
| 0x00DF  | Reserved    | Read:           | 0     | 0      | 0      | 0     | 0       | 0     | 0     | 0     |
| UNUUDI  | i lesel veu | Write:          |       |        |        |       |         |       |       |       |



Chapter 1 MC9S12C and MC9S12GC Device Overview (MC9S12C128)



Chapter 2 Port Integration Module (PIM9C32) Block Description

# 2.4 Functional Description

Each pin can act as general purpose I/O. In addition the pin can act as an output from a peripheral module or an input to a peripheral module.

A set of configuration registers is common to all ports. All registers can be written at any time, however a specific configuration might not become active.

Example: Selecting a pull-up resistor. This resistor does not become active while the port is used as a push-pull output.

# 2.4.1 Registers

### 2.4.1.1 I/O Register

This register holds the value driven out to the pin if the port is used as a general purpose I/O. Writing to this register has only an effect on the pin if the port is used as general purpose output. When reading this address, the value of the pins are returned if the data direction register bits are set to 0.

If the data direction register bits are set to 1, the contents of the I/O register is returned. This is independent of any other configuration (Figure 2-46).



Figure 2-46. Illustration of I/O Pin Functionality

#### 2.4.1.2 Input Register

This is a read-only register and always returns the value of the pin (Figure 2-46).

### 2.4.1.3 Data Direction Register

This register defines whether the pin is used as an input or an output. If a peripheral module controls the pin the contents of the data direction register is ignored (Figure 2-46).



Chapter 3 Module Mapping Control (MMCV4) Block Description

vector spaces, expansion windows, and on-chip memory are mapped so that their address ranges do not overlap. The MMC will make only one select signal active at any given time. This activation is based upon the priority outlined in Table 3-15. If two or more blocks share the same address space, only the select signal for the block with the highest priority will become active. An example of this is if the registers and the RAM are mapped to the same space, the registers will have priority over the RAM and the portion of RAM mapped in this shared space will not be accessible. The expansion windows have the lowest priority. This means that registers, vectors, and on-chip memory are always visible to a program regardless of the values in the page select registers.

| Priority | Address Space                                     |
|----------|---------------------------------------------------|
| Highest  | BDM (internal to core) firmware or register space |
|          | Internal register space                           |
|          | RAM memory block                                  |
|          | EEPROM memory block                               |
|          | On-chip FLASH or ROM                              |
| Lowest   | Remaining external space                          |

Table 3-15. Select Signal Priority

In expanded modes, all address space not used by internal resources is by default external memory space. The data registers and data direction registers for ports A and B are removed from the on-chip memory map and become external accesses. If the EME bit in the MODE register (see MEBI block description chapter) is set, the data and data direction registers for port E are also removed from the on-chip memory map and become external accesses.

In special peripheral mode, the first 16 registers associated with bus expansion are removed from the onchip memory map (PORTA, PORTB, DDRA, DDRB, PORTE, DDRE, PEAR, MODE, PUCR, RDRIV, and the EBI reserved registers).

In emulation modes, if the EMK bit in the MODE register (see MEBI block description chapter) is set, the data and data direction registers for port K are removed from the on-chip memory map and become external accesses.

## 3.4.2.2 Emulation Chip Select Signal

When the EMK bit in the MODE register (see MEBI block description chapter) is set, port K bit 7 is used as an active-low emulation chip select signal,  $\overline{\text{ECS}}$ . This signal is active when the system is in emulation mode, the EMK bit is set and the FLASH or ROM space is being addressed subject to the conditions outlined in Section 3.4.3.2, "Extended Address (XAB19:14) and ECS Signal Functionality." When the EMK bit is clear, this pin is used for general purpose I/O.

# 3.4.2.3 External Chip Select Signal

When the EMK bit in the MODE register (see MEBI block description chapter) is set, port K bit 6 is used as an active-low external chip select signal,  $\overline{XCS}$ . This signal is active only when the  $\overline{ECS}$  signal described above is not active and when the system is addressing the external address space. Accesses to



## 4.4.3.2 Special Operating Modes

There are two special operating modes that correspond to normal operating modes. These operating modes are commonly used in factory testing and system development.

#### 4.4.3.2.1 Special Single-Chip Mode

When the MCU is reset in this mode, the background debug mode is enabled and active. The MCU does not fetch the reset vector and execute application code as it would in other modes. Instead the active background mode is in control of CPU execution and BDM firmware is waiting for additional serial commands through the BKGD pin. When a serial command instructs the MCU to return to normal execution, the system will be configured as described below unless the reset states of internal control registers have been changed through background commands after the MCU was reset.

There is no external expansion bus after reset in this mode. Ports A and B are initially simple bidirectional I/O pins that are configured as high-impedance inputs with internal pull resistors disabled; however, writing to the mode select bits in the MODE register (which is allowed in special modes) can change this after reset. All of the Port E pins (except PE4/ECLK) are initially configured as general purpose high-impedance inputs with internal pull resistors enabled. PE4/ECLK is configured as the E clock output in this mode.

The pins associated with Port E bits 6, 5, 3, and 2 cannot be configured for their alternate functions IPIPE1, IPIPE0,  $\overline{\text{LSTRB}}$ , and  $R/\overline{W}$  while the MCU is in single chip modes. In single chip modes, the associated control bits PIPOE, LSTRE and RDWE are reset to zero. Writing the opposite value into these bits in single chip mode does not change the operation of the associated Port E pins.

Port E, bit 4 can be configured for a free-running E clock output by clearing NECLK=0. Typically the only use for an E clock output while the MCU is in single chip modes would be to get a constant speed clock for use in the external application system.

#### 4.4.3.2.2 Special Test Mode

In expanded wide modes, Ports A and B are configured as a 16-bit multiplexed address and data bus and Port E provides bus control and status signals. In special test mode, the write protection of many control bits is lifted so that they can be thoroughly tested without needing to go through reset.

## 4.4.3.3 Test Operating Mode

There is a test operating mode in which an external master, such as an I.C. tester, can control the on-chip peripherals.

#### 4.4.3.3.1 Peripheral Mode

This mode is intended for factory testing of the MCU. In this mode, the CPU is inactive and an external (tester) bus master drives address, data and bus control signals in through Ports A, B and E. In effect, the whole MCU acts as if it was a peripheral under control of an external CPU. This allows faster testing of on-chip memory and peripherals than previous testing methods. Since the mode control register is not accessible in peripheral mode, the only way to change to another mode is to reset the MCU into a different



# Chapter 10 Freescale's Scalable Controller Area Network (S12MSCANV2)

# 10.1 Introduction

Freescale's scalable controller area network (S12MSCANV2) definition is based on the MSCAN12 definition, which is the specific implementation of the MSCAN concept targeted for the M68HC12 microcontroller family.

The module is a communication controller implementing the CAN 2.0A/B protocol as defined in the Bosch specification dated September 1991. For users to fully understand the MSCAN specification, it is recommended that the Bosch specification be read first to familiarize the reader with the terms and concepts contained within this document.

Though not exclusively intended for automotive applications, CAN protocol is designed to meet the specific requirements of a vehicle serial data bus: real-time processing, reliable operation in the EMI environment of a vehicle, cost-effectiveness, and required bandwidth.

MSCAN uses an advanced buffer arrangement resulting in predictable real-time behavior and simplified application software.

## 10.1.1 Glossary

ACK: Acknowledge of CAN message CAN: Controller Area Network CRC: Cyclic Redundancy Code EOF: End of Frame FIFO: First-In-First-Out Memory IFS: Inter-Frame Sequence SOF: Start of Frame CPU bus: CPU related read/write data bus CAN bus: CAN protocol related serial bus oscillator clock: Direct clock from external oscillator bus clock: CPU bus realated clock CAN clock: CAN protocol related clock





#### Table 10-29. IDR1 Register Field Descriptions

| Field          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5<br>ID[2:0] | <b>Standard Format Identifier</b> — The identifiers consist of 11 bits (ID[10:0]) for the standard format. ID10 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. See also ID bits in Table 10-28.                                                                                                        |
| 4<br>RTR       | <ul> <li>Remote Transmission Request — This flag reflects the status of the Remote Transmission Request bit in the CAN frame. In the case of a receive buffer, it indicates the status of the received frame and supports the transmission of an answering frame in software. In the case of a transmit buffer, this flag defines the setting of the RTR bit to be sent.</li> <li>0 Data frame</li> <li>1 Remote frame</li> </ul>                    |
| 3<br>IDE       | <ul> <li>ID Extended — This flag indicates whether the extended or standard identifier format is applied in this buffer. In the case of a receive buffer, the flag is set as received and indicates to the CPU how to process the buffer identifier registers. In the case of a transmit buffer, the flag indicates to the MSCAN what type of identifier to send.</li> <li>0 Standard format (11 bit)</li> <li>1 Extended format (29 bit)</li> </ul> |

Module Base + 0x00X2

|        | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---|---|---|---|---|---|---|---|
| R      |   |   |   |   |   |   |   |   |
| w      |   |   |   |   |   |   |   |   |
| Reset: | х | х | х | х | х | х | х | x |

= Unused; always read 'x'

#### Figure 10-31. Identifier Register 2 — Standard Mapping



#### Chapter 10 Freescale's Scalable Controller Area Network (S12MSCANV2)

- a) the 14 most significant bits of the extended identifier plus the SRR and IDE bits of CAN 2.0B messages or
- b) the 11 bits of the standard identifier, the RTR and IDE bits of CAN 2.0A/B messages. Figure 10-40 shows how the first 32-bit filter bank (CANIDAR0–CANIDA3, CANIDMR0–3CANIDMR) produces filter 0 and 1 hits. Similarly, the second filter bank (CANIDAR4–CANIDAR7, CANIDMR4–CANIDMR7) produces filter 2 and 3 hits.
- Eight identifier acceptance filters, each to be applied to the first 8 bits of the identifier. This mode implements eight independent filters for the first 8 bits of a CAN 2.0A/B compliant standard identifier or a CAN 2.0B compliant extended identifier. Figure 10-41 shows how the first 32-bit filter bank (CANIDAR0–CANIDAR3, CANIDMR0–CANIDMR3) produces filter 0 to 3 hits. Similarly, the second filter bank (CANIDAR4–CANIDAR7, CANIDMR7, CANIDMR7) produces filter 4 to 7 hits.
- Closed filter. No CAN message is copied into the foreground buffer RxFG, and the RXF flag is never set.



Figure 10-39. 32-bit Maskable Identifier Acceptance Filter



# 12.2.4 PWM2 — Pulse Width Modulator Channel 2 Pin

This pin serves as waveform output of PWM channel 2.

## 12.2.5 PWM1 — Pulse Width Modulator Channel 1 Pin

This pin serves as waveform output of PWM channel 1.

### 12.2.6 PWM0 — Pulse Width Modulator Channel 0 Pin

This pin serves as waveform output of PWM channel 0.

# 12.3 Memory Map and Register Definition

This subsection describes in detail all the registers and register bits in the PWM8B6CV1 module.

The special-purpose registers and register bit functions that would not normally be made available to device end users, such as factory test control registers and reserved registers are clearly identified by means of shading the appropriate portions of address maps and register diagrams. Notes explaining the reasons for restricting access to the registers and functions are also explained in the individual register descriptions.

### 12.3.1 Module Memory Map

The following paragraphs describe the content of the registers in the PWM8B6CV1 module. The base address of the PWM8B6CV1 module is determined at the MCU level when the MCU is defined. The register decode map is fixed and begins at the first address of the module address offset. Table 12-1 shows the registers associated with the PWM and their relative offset from the base address. The register detail description follows the order in which they appear in the register map.

Reserved bits within a register will always read as 0 and the write will be unimplemented. Unimplemented functions are indicated by shading the bit.

Table 12-1 shows the memory map for the PWM8B6CV1 module.

#### NOTE

Register address = base address + address offset, where the base address is defined at the MCU level and the address offset is defined at the module level.



| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6<br>CON45 | <ul> <li>Concatenate Channels 4 and 5</li> <li>Channels 4 and 5 are separate 8-bit PWMs.</li> <li>Channels 4 and 5 are concatenated to create one 16-bit PWM channel. Channel 4 becomes the high-order byte and channel 5 becomes the low-order byte. Channel 5 output pin is used as the output for this 16-bit PWM (bit 5 of port PWMP). Channel 5 clock select control bit determines the clock source, channel 5 polarity bit determines the polarity, channel 5 enable bit enables the output and channel 5 center aligned enable bit determines the output mode.</li> </ul>                                                                                                                                                                                                                                                                                                               |
| 5<br>CON23 | <ul> <li>Concatenate Channels 2 and 3</li> <li>Channels 2 and 3 are separate 8-bit PWMs.</li> <li>Channels 2 and 3 are concatenated to create one 16-bit PWM channel. Channel 2 becomes the high-order byte and channel 3 becomes the low-order byte. Channel 3 output pin is used as the output for this 16-bit PWM (bit 3 of port PWMP). Channel 3 clock select control bit determines the clock source, channel 3 polarity bit determines the polarity, channel 3 enable bit enables the output and channel 3 center aligned enable bit determines the output mode.</li> </ul>                                                                                                                                                                                                                                                                                                               |
| 4<br>CON01 | <ul> <li>Concatenate Channels 0 and 1</li> <li>Channels 0 and 1 are separate 8-bit PWMs.</li> <li>Channels 0 and 1 are concatenated to create one 16-bit PWM channel. Channel 0 becomes the high-order byte and channel 1 becomes the low-order byte. Channel 1 output pin is used as the output for this 16-bit PWM (bit 1 of port PWMP). Channel 1 clock select control bit determines the clock source, channel 1 polarity bit determines the polarity, channel 1 enable bit enables the output and channel 1 center aligned enable bit determines the output mode.</li> </ul>                                                                                                                                                                                                                                                                                                               |
| 3<br>PSWAI | <ul> <li>PWM Stops in Wait Mode — Enabling this bit allows for lower power consumption in wait mode by disabling the input clock to the prescaler.</li> <li>0 Allow the clock to the prescaler to continue while in wait mode.</li> <li>1 Stop the input clock to the prescaler whenever the MCU is in wait mode.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2<br>PFRZ  | <ul> <li>PWM Counters Stop in Freeze Mode — In freeze mode, there is an option to disable the input clock to the prescaler by setting the PFRZ bit in the PWMCTL register. If this bit is set, whenever the MCU is in freeze mode the input clock to the prescaler is disabled. This feature is useful during emulation as it allows the PWM function to be suspended. In this way, the counters of the PWM can be stopped while in freeze mode so that after normal program flow is continued, the counters are re-enabled to simulate real-time operations. Because the registers remain accessible in this mode, to re-enable the prescaler clock, either disable the PFRZ bit or exit freeze mode.</li> <li>O Allow PWM to continue while in freeze mode.</li> <li>1 Disable PWM input clock to the prescaler whenever the part is in freeze mode. This is useful for emulation.</li> </ul> |

#### Table 12-9. PWMCTL Field Descriptions



Chapter 13 Serial Communications Interface (S12SCIV2) Block Description

# 13.3.2.2 SCI Control Register 1 (SCICR1)



Read: Anytime

Write: Anytime

| Table 13-2. SCICR1 Field De | scriptions |
|-----------------------------|------------|
|-----------------------------|------------|

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>LOOPS   | <ul> <li>Loop Select Bit — LOOPS enables loop operation. In loop operation, the RXD pin is disconnected from the SCI and the transmitter output is internally connected to the receiver input. Both the transmitter and the receiver must be enabled to use the loop function.See Table 13-3.</li> <li>0 Normal operation enabled</li> <li>1 Loop operation enabled</li> <li>Note: The receiver input is determined by the RSRC bit.</li> </ul>                                                                                                                     |
| 6<br>SCISWAI | <ul> <li>SCI Stop in Wait Mode Bit — SCISWAI disables the SCI in wait mode.</li> <li>SCI enabled in wait mode</li> <li>SCI disabled in wait mode</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5<br>RSRC    | <ul> <li>Receiver Source Bit — When LOOPS = 1, the RSRC bit determines the source for the receiver shift register input.</li> <li>0 Receiver input internally connected to transmitter output</li> <li>1 Receiver input connected externally to transmitter</li> </ul>                                                                                                                                                                                                                                                                                              |
| 4<br>M       | <ul> <li>Data Format Mode Bit — MODE determines whether data characters are eight or nine bits long.</li> <li>One start bit, eight data bits, one stop bit</li> <li>One start bit, nine data bits, one stop bit</li> </ul>                                                                                                                                                                                                                                                                                                                                          |
| 3<br>WAKE    | <ul> <li>Wakeup Condition Bit — WAKE determines which condition wakes up the SCI: a logic 1 (address mark) in the most significant bit position of a received data character or an idle condition on the RXD.</li> <li>0 Idle line wakeup</li> <li>1 Address mark wakeup</li> </ul>                                                                                                                                                                                                                                                                                 |
| 2<br>ILT     | Idle Line Type Bit — ILT determines when the receiver starts counting logic 1s as idle character bits. The counting begins either after the start bit or after the stop bit. If the count begins after the start bit, then a string of logic 1s preceding the stop bit may cause false recognition of an idle character. Beginning the count after the stop bit avoids false idle character recognition, but requires properly synchronized transmissions.<br>0 Idle character bit count begins after start bit<br>1 Idle character bit count begins after stop bit |
| 1<br>PE      | <ul> <li>Parity Enable Bit — PE enables the parity function. When enabled, the parity function inserts a parity bit in the most significant bit position.</li> <li>0 Parity function disabled</li> <li>1 Parity function enabled</li> </ul>                                                                                                                                                                                                                                                                                                                         |
| 0<br>PT      | Parity Type Bit — PT determines whether the SCI generates and checks for even parity or odd parity. With even parity, an even number of 1s clears the parity bit and an odd number of 1s sets the parity bit. With odd parity, an odd number of 1s clears the parity bit and an even number of 1s sets the parity bit.         0       Even parity         1       Odd parity                                                                                                                                                                                       |

Chapter 15 Timer Module (TIM16B8CV1) Block Description



Figure 15-28. Detailed Timer Block Diagram

# 15.4.1 Prescaler

The prescaler divides the bus clock by 1,2,4,8,16,32,64 or 128. The prescaler select bits, PR[2:0], select the prescaler divisor. PR[2:0] are in timer system control register 2 (TSCR2).



# 17.3.2 Register Descriptions

The Flash module contains a set of 16 control and status registers located between module base + 0x0000 and 0x000F. A summary of the Flash module registers is given in Figure 17-3. Detailed descriptions of each register bit are provided.

| Register<br>Name               |         | Bit 7                       | 6         | 5      | 4      | 3     | 2     | 1     | Bit 0 |
|--------------------------------|---------|-----------------------------|-----------|--------|--------|-------|-------|-------|-------|
| 0x0000<br>FCLKDIV              | R<br>W  | FDIVLD                      | PRDIV8    | FDIV5  | FDIV4  | FDIV3 | FDIV2 | FDIV1 | FDIV0 |
| 0x0001                         | R       | KEYEN1                      | KEYEN0    | NV5    | NV4    | NV3   | NV2   | SEC1  | SEC0  |
| FSEC                           | W       |                             |           |        |        |       |       |       |       |
| 0x0002                         | R       | 0                           | 0         | 0      | 0      | 0     | 0     | 0     | 0     |
| (1)                            | W       |                             |           |        |        |       |       |       |       |
| 0x0003                         | R       | 00515                       | 0015      |        | 0      | 0     | 0     | 0     | 0     |
| FCNFG                          | W       | CBEIE                       | CCIE      | KEYACC |        |       |       |       |       |
| 0x0004                         | R       | FPOPEN                      | NV6       | FPHDIS | FPHS1  | FPHS0 | NV2   | NV1   | NV0   |
| FPROT                          | W       |                             |           |        |        |       |       |       |       |
| 0x0005<br>FSTAT                | н<br>W  | CBEIF                       |           | PVIOL  | ACCERR | 0     | BLANK | FAIL  | DONE  |
| 0x0006                         | R       | 0                           |           |        | 0      | 0     |       | 0     |       |
| FCMD                           | W       | -                           | CMDB6     | CMDB5  |        | -     | CMDB2 |       | CMDB0 |
| 0x0007                         | R       | 0                           | 0         | 0      | 0      | 0     | 0     | 0     | 0     |
| RESERVED2 <sup>1</sup>         | W       |                             |           |        |        |       |       |       |       |
| 0x0008                         | R       | 0                           | 0 0 FABHI |        |        |       |       |       |       |
| FADDRHI                        | W       |                             |           |        |        |       |       |       |       |
| 0x0009<br>FADDBLO <sup>1</sup> | н<br>w  |                             |           |        | FAE    | BLO   |       |       |       |
| 0x000A                         | R       |                             |           |        |        |       |       |       |       |
| FDATAHI <sup>1</sup>           | W       |                             |           |        | FD     | HI    |       |       |       |
| 0x000B                         | R       |                             |           |        | FD     | 10    |       |       |       |
| FDATALO'                       | W       |                             |           |        |        |       | -     |       | -     |
|                                | K       | 0                           | 0         | 0      | 0      | 0     | 0     | 0     | 0     |
|                                | vv<br>R | 0                           | 0         | 0      | 0      | 0     | 0     | 0     | 0     |
| RESERVED4 <sup>1</sup>         | w       | 0                           |           | 0      | 0      | 0     | 0     | 0     | 0     |
| 0x000E                         | R       | 0                           | 0         | 0      | 0      | 0     | 0     | 0     | 0     |
| RESERVED5 <sup>1</sup>         | w       |                             |           |        |        |       |       |       |       |
| 0x000F                         | R       | 0                           | 0         | 0      | 0      | 0     | 0     | 0     | 0     |
| RESERVED6 <sup>1</sup>         | W       |                             |           |        |        |       |       |       |       |
|                                |         | = Unimplemented or Reserved |           |        |        |       |       |       |       |

Figure 17-3. Flash Register Summary

1. Intended for factory test purposes only.



#### Chapter 19 64 Kbyte Flash Module (S12FTS64KV4)

- Tbus as the period of the bus clock
- INT(x) as taking the integer part of x (e.g., INT(4.323) = 4),

then FCLKDIV register bits PRDIV8 and FDIV[5:0] are to be set as described in Figure 19-24.

For example, if the oscillator clock frequency is 950 kHz and the bus clock is 10 MHz, FCLKDIV bits FDIV[5:0] should be set to 4 (000100) and bit PRDIV8 set to 0. The resulting FCLK is then 190 kHz. As a result, the Flash algorithm timings are increased over optimum target by:

 $(200 - 190)/200 \times 100 = 5\%$ 

Command execution time will increase proportionally with the period of FCLK.

#### CAUTION

Because of the impact of clock synchronization on the accuracy of the functional timings, programming or erasing the Flash array cannot be performed if the bus clock runs at less than 1 MHz. Programming or erasing the Flash array with an input clock < 150 kHz should be avoided. Setting FCLKDIV to a value such that FCLK < 150 kHz can destroy the Flash array due to overstress. Setting FCLKDIV to a value such that (1/FCLK + Tbus) < 5 $\mu$ s can result in incomplete programming or erasure of the Flash array cells.

If the FCLKDIV register is written, the bit FDIVLD is set automatically. If the FDIVLD bit is 0, the FCLKDIV register has not been written since the last reset. If the FCLKDIV register has not been written to, the Flash command loaded during a command write sequence will not execute and the ACCERR flag in the FSTAT register will set.



#### Chapter 19 64 Kbyte Flash Module (S12FTS64KV4)

#### 19.4.1.3.2 Program Command

The program operation will program a previously erased word in the Flash array using an embedded algorithm.

An example flow to execute the program operation is shown in Figure 19-26. The program command write sequence is as follows:

- 1. Write to a Flash array address to start the command write sequence for the program command. The data written will be programmed to the Flash array address written.
- 2. Write the program command, 0x20, to the FCMD register.
- 3. Clear the CBEIF flag in the FSTAT register by writing a 1 to CBEIF to launch the program command.

If a word to be programmed is in a protected area of the Flash array, the PVIOL flag in the FSTAT register will set and the program command will not launch. Once the program command has successfully launched, the CCIF flag in the FSTAT register will set after the program operation has completed unless a new command write sequence has been buffered. By executing a new program command write sequence on sequential words after the CBEIF flag in the FSTAT register has been set, up to 55% faster programming time per word can be effectively achieved than by waiting for the CCIF flag to set after each program operation.











Chapter 21 128 Kbyte Flash Module (S12FTS128K1V1)

# 21.3.2 Register Descriptions

The Flash module contains a set of 16 control and status registers located between module base + 0x0000 and 0x000F. A summary of the Flash module registers is given in Figure 21-3. Detailed descriptions of each register bit are provided.

| Register<br>Name                 |        | Bit 7  | 6                           | 5      | 4      | 3     | 2      | 1     | Bit 0 |  |  |
|----------------------------------|--------|--------|-----------------------------|--------|--------|-------|--------|-------|-------|--|--|
| 0x0000<br>FCLKDIV                | R<br>W | FDIVLD | PRDIV8                      | FDIV5  | FDIV4  | FDIV3 | FDIV2  | FDIV1 | FDIV0 |  |  |
| 0x0001                           | R      | KEYEN1 | KEYEN0                      | NV5    | NV4    | NV3   | NV2    | SEC1  | SEC0  |  |  |
| FSEC                             | W      |        |                             |        |        |       |        |       |       |  |  |
| 0x0002                           | R      | 0      | 0                           | 0      | 0      | 0     | 0      | 0     | 0     |  |  |
| (1)                              | W      |        |                             |        |        |       |        |       |       |  |  |
| 0x0003                           | R      | CREIE  | COLE                        | KEVACC | 0      | 0     | 0      | 0     | 0     |  |  |
| FCNFG                            | W      |        | COLE                        | RETACC |        |       |        |       |       |  |  |
| 0x0004<br>FPROT                  | R<br>W | FPOPEN | NV6                         | FPHDIS | FPHS1  | FPHS0 | FPLDIS | FPLS1 | FPLS0 |  |  |
| 0x0005                           | R      | CBEIF  | CCIF                        | PVIOL  | ACCERR | 0     | BLANK  | FAIL  | DONE  |  |  |
| FSTAT                            | W      | 0      |                             |        | 0      | 0     |        | 0     |       |  |  |
| 0x0006<br>FCMD                   | н<br>W | 0      | CMDB6                       | CMDB5  | 0      | 0     | CMDB2  | 0     | CMDB0 |  |  |
| 0x0007                           | R      | 0      | 0                           | 0      | 0      | 0     | 0      | 0     | 0     |  |  |
| RESERVED2 <sup>1</sup>           | W      |        |                             |        |        |       |        |       |       |  |  |
| 0x0008<br>FADDRHI <sup>1</sup>   | R<br>W |        | FABHI                       |        |        |       |        |       |       |  |  |
| 0x0009<br>FADDRLO <sup>1</sup>   | R<br>W |        | FABLO                       |        |        |       |        |       |       |  |  |
| 0x000A<br>FDATAHI <sup>1</sup>   | R<br>W |        | FDHI                        |        |        |       |        |       |       |  |  |
| 0x000B<br>FDATALO <sup>1</sup>   | R<br>W |        | FDLO                        |        |        |       |        |       |       |  |  |
| 0x000C                           | R      | 0      | 0                           | 0      | 0      | 0     | 0      | 0     | 0     |  |  |
| RESERVED3 <sup>1</sup>           | W      |        |                             |        |        |       |        |       |       |  |  |
| 0x000D                           | R      | 0      | 0                           | 0      | 0      | 0     | 0      | 0     | 0     |  |  |
| RESERVED4'                       | W      | 0      | 0                           | 0      | 0      | 0     | 0      | 0     | 0     |  |  |
| 0x000E<br>RESERVED5 <sup>1</sup> | н<br>W | 0      | 0                           | 0      | 0      | 0     | 0      | 0     | 0     |  |  |
| 0x000F                           | R      | 0      | 0                           | 0      | 0      | 0     | 0      | 0     | 0     |  |  |
| RESERVED6 <sup>1</sup>           | W      | -      |                             |        |        | -     | -      | -     | -     |  |  |
|                                  |        |        | = Unimplemented or Reserved |        |        |       |        |       |       |  |  |

Figure 21-3. Flash Register Summary

1. Intended for factory test purposes only.



| Conditions are V <sub>DDX</sub> =3.3V +/-10%, Temperature from -40°C to +140°C, unless otherwise noted |   |                                                                                                          |                                      |                        |     |                        |      |  |  |  |
|--------------------------------------------------------------------------------------------------------|---|----------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------|-----|------------------------|------|--|--|--|
| Num                                                                                                    | С | Rating                                                                                                   | Symbol                               | Min                    | Тур | Мах                    | Unit |  |  |  |
| 1                                                                                                      | Р | Input High Voltage                                                                                       | V <sub>IH</sub>                      | 0.65*V <sub>DD5</sub>  |     | _                      | V    |  |  |  |
|                                                                                                        | Т | Input High Voltage                                                                                       | V <sub>IH</sub>                      | —                      |     | V <sub>DD5</sub> + 0.3 | V    |  |  |  |
| 2                                                                                                      | Р | Input Low Voltage                                                                                        | V <sub>IL</sub>                      | —                      |     | 0.35*V <sub>DD5</sub>  | V    |  |  |  |
|                                                                                                        | Т | Input Low Voltage                                                                                        | V <sub>IL</sub>                      | V <sub>SS5</sub> – 0.3 |     | —                      | V    |  |  |  |
| 3                                                                                                      | С | Input Hysteresis                                                                                         | V <sub>HYS</sub>                     | —                      | 250 | _                      | mV   |  |  |  |
| 4                                                                                                      | Р | Input Leakage Current (pins in high ohmic input mode) <sup>(1)</sup><br>$V_{in} = V_{DD5}$ or $V_{SS5}$  | I <sub>.in</sub>                     | -1                     |     | 1                      | μA   |  |  |  |
| 5                                                                                                      | с | Output High Voltage (pins in output mode)<br>Partial Drive $I_{OH} = -0.75$ mA                           | V <sub>OH</sub>                      | V <sub>DD5</sub> – 0.4 | _   | _                      | V    |  |  |  |
| 6                                                                                                      | Р | Output High Voltage (pins in output mode)<br>Full Drive I <sub>OH</sub> = -4mA                           | V <sub>OH</sub>                      | V <sub>DD5</sub> – 0.4 | _   | _                      | V    |  |  |  |
| 7                                                                                                      | с | Output Low Voltage (pins in output mode)<br>Partial Drive I <sub>OL</sub> = +0.9mA                       | V <sub>OL</sub>                      | _                      | _   | 0.4                    | V    |  |  |  |
| 8                                                                                                      | Р | Output Low Voltage (pins in output mode)<br>Full Drive I <sub>OL</sub> = +4.75mA                         | V <sub>OL</sub>                      | _                      | _   | 0.4                    | V    |  |  |  |
| 9                                                                                                      | Ρ | Internal Pull Up Device Current, tested at V <sub>IL</sub> Max.                                          | I <sub>PUL</sub>                     | —                      | -   | -60                    | μA   |  |  |  |
| 10                                                                                                     | С | Internal Pull Up Device Current, tested at V <sub>IH</sub> Min.                                          | I <sub>PUH</sub>                     | -6                     |     | _                      | μA   |  |  |  |
| 11                                                                                                     | Р | Internal Pull Down Device Current, tested at V <sub>IH</sub> Min.                                        | I <sub>PDH</sub>                     | —                      | -   | 60                     | μA   |  |  |  |
| 12                                                                                                     | С | Internal Pull Down Device Current, tested at V <sub>IL</sub> Max.                                        | I <sub>PDL</sub>                     | 6                      | _   | —                      | μA   |  |  |  |
| 11                                                                                                     | D | Input Capacitance                                                                                        | C <sub>in</sub>                      | —                      | 7   | —                      | πΦ   |  |  |  |
| 12                                                                                                     | т | Injection current <sup>(2)</sup><br>Single Pin limit<br>Total Device Limit. Sum of all injected currents | I <sub>ICS</sub><br>I <sub>ICP</sub> | -2.5<br>-25            | _   | 2.5<br>25              | μΑ   |  |  |  |
| 13                                                                                                     | Р | Port P, J Interrupt Input Pulse filtered <sup>(3)</sup>                                                  | t <sub>PIGN</sub>                    | —                      | _   | 3                      | μs   |  |  |  |
| 14                                                                                                     | Р | Port P, J Interrupt Input Pulse passed <sup>3</sup>                                                      | t <sub>PVAL</sub>                    | 10                     | _   | _                      | μs   |  |  |  |

#### Table A-7. 3.3V I/O Characteristics

1. Maximum leakage current occurs at maximum operating temperature. Current decreases by approximately one-half for each 8 C to 12 C in the temperature range from 50 C to 125 C

2. Refer to Section A.1.4, "Current Injection", for more details

3. Parameter only applies in STOP or Pseudo STOP mode.

# A.1.10 Supply Currents

This section describes the current consumption characteristics of the device as well as the conditions for the measurements.

### A.1.10.1 Measurement Conditions

All measurements are without output loads. Unless otherwise noted the currents are measured in single chip mode, internal voltage regulator enabled and at 25MHz bus frequency using a 4MHz oscillator.