



Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 4MHz                                                                      |
| Connectivity               | -                                                                         |
| Peripherals                | POR, WDT                                                                  |
| Number of I/O              | 5                                                                         |
| Program Memory Size        | 768B (512 x 12)                                                           |
| Program Memory Type        | OTP                                                                       |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 25 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                 |
| Data Converters            | -                                                                         |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                           |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 8-DIP (0.300", 7.62mm)                                                    |
| Supplier Device Package    | 8-PDIP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic12c508a-04-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC12C5XX

NOTES:

# 4.0 MEMORY ORGANIZATION

PIC12C5XX memory is organized into program memory and data memory. For devices with more than 512 bytes of program memory, a paging scheme is used. Program memory pages are accessed using one STA-TUS register bit. For the PIC12C509, PIC12C509A, PICCR509A and PIC12CE519 with a data memory register file of more than 32 registers, a banking scheme is used. Data memory banks are accessed using the File Select Register (FSR).

### 4.1 Program Memory Organization

The PIC12C5XX devices have a 12-bit Program Counter (PC) capable of addressing a 2K x 12 program memory space.

Only the first 512 x 12 (0000h-01FFh) for the PIC12C508. PIC12C508A and PIC12CE518 and 1K x 12 (0000h-03FFh) for the PIC12C509, PIC12C509A. PIC12CR509A, and PIC12CE519 are physically implemented. Refer to Figure 4-1. Accessing a location above these boundaries will cause a wraparound within the first 512 x 12 space (PIC12C508, PIC12C508A and PIC12CE518) or 1K x 12 space (PIC12C509, PIC12C509A, PIC12CR509A and PIC12CE519). The effective reset vector is at 000h, (see Figure 4-1). Location 01FFh (PIC12C508, PIC12C508A and PIC12CE518) or location 03FFh (PIC12C509, PIC12C509A, PIC12CR509A and PIC12CE519) contains the internal clock oscillator calibration value. This value should never be overwritten.

### FIGURE 4-1: PROGRAM MEMORY MAP AND STACK



### 4.3 STATUS Register

This register contains the arithmetic status of the ALU, the RESET status, and the page preselect bit for program memories larger than 512 words.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged).

It is recommended, therefore, that only BCF, BSF and MOVWF instructions be used to alter the STATUS register because these instructions do not affect the Z, DC or C bits from the STATUS register. For other instructions, which do affect STATUS bits, see Instruction Set Summary.

### FIGURE 4-4: STATUS REGISTER (ADDRESS:03h)

| R/W-0  | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                       | R/W-0                                                                                | R-1                                                                          | R-1                                                     | R/W-x                                           | R/W-x              | R/W-x                                          |                                                    |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------|--------------------|------------------------------------------------|----------------------------------------------------|
| GPWUF  | —                                                                                                                                                                                                                                                                                                                                                                                                                                           | PA0                                                                                  | TO                                                                           | PD                                                      | Z                                               | DC                 | С                                              | R = Readable bit                                   |
| bit7   | 6                                                                                                                                                                                                                                                                                                                                                                                                                                           | 5                                                                                    | 4                                                                            | 3                                                       | 2                                               | 1                  | bit0                                           | W = Writable bit<br>- n = Value at POR reset       |
| bit 7: | <b>GPWUF</b> : G<br>1 = Reset o<br>0 = After po                                                                                                                                                                                                                                                                                                                                                                                             | PIO reset<br>due to wake<br>ower up or                                               | bit<br>e-up from S<br>other reset                                            | LEEP on pi                                              | in change                                       |                    |                                                |                                                    |
| bit 6: | Unimplem                                                                                                                                                                                                                                                                                                                                                                                                                                    | ented                                                                                |                                                                              |                                                         |                                                 |                    |                                                |                                                    |
| bit 5: | PA0: Progr<br>1 = Page 1<br>0 = Page 0<br>Each page<br>Using the F<br>page prese                                                                                                                                                                                                                                                                                                                                                            | am page p<br>(200h - 3F<br>(000h - 1F<br>is 512 byte<br>PA0 bit as a<br>elect is not | reselect bit<br>Fh) - PIC1<br>Fh) - PIC1<br>es.<br>a general pu<br>recommend | s<br>2C509, PIC<br>2C5XX<br>urpose read<br>ded since th | 12C509A, Pl<br>/write bit in d<br>is may affect | C12CR509           | A and PIC12<br>th do not use<br>mpatibility wi | 2CE519<br>e it for program<br>ith future products. |
| bit 4: | $\overline{\mathbf{TO}}$ : Time-or<br>1 = After po<br>0 = A WDT                                                                                                                                                                                                                                                                                                                                                                             | out bit<br>ower-up, C<br>time-out c                                                  | LRWDT instr                                                                  | ruction, or S                                           | LEEP instruc                                    | tion               |                                                |                                                    |
| bit 3: | <b>PD</b> : Power-<br>1 = After po<br>0 = By exect                                                                                                                                                                                                                                                                                                                                                                                          | -down bit<br>ower-up or<br>cution of th                                              | by the CLR<br>e SLEEP in                                                     | WDT instruc<br>struction                                | tion                                            |                    |                                                |                                                    |
| bit 2: | <b>Z</b> : Zero bit<br>1 = The result of an arithmetic or logic operation is zero<br>0 = The result of an arithmetic or logic operation is not zero                                                                                                                                                                                                                                                                                         |                                                                                      |                                                                              |                                                         |                                                 |                    |                                                |                                                    |
| bit 1: | DC: Digit carry/borrow bit (for ADDWF and SUBWF instructions)<br>ADDWF<br>1 = A carry from the 4th low order bit of the result occurred<br>0 = A carry from the 4th low order bit of the result did not occur<br>SUBWF<br>1 = A borrow from the 4th low order bit of the result did not occur<br>0 = A borrow from the 4th low order bit of the result did not occur<br>0 = A borrow from the 4th low order bit of the result did not occur |                                                                                      |                                                                              |                                                         |                                                 |                    |                                                |                                                    |
| bit 0: | <b>C</b> : Carry/bo<br><b>ADDWF</b><br>1 = A carry<br>0 = A carry                                                                                                                                                                                                                                                                                                                                                                           | orrow bit (for<br>r occurred<br>r did not oc                                         | or addwf, s<br>cur                                                           | UBWF and R<br>SUBWF<br>1 = A bor<br>0 = A bor           | RF, RLF insti<br>row did not c<br>row occurred  | ructions)<br>occur | <b>RRF or R</b><br>Load bit w                  | LF<br>/ith LSB or MSB, respectively                |

### 4.8 Indirect Data Addressing; INDF and FSR Registers

The INDF register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR register (FSR is a *pointer*). This is indirect addressing.

### EXAMPLE 4-1: INDIRECT ADDRESSING

- Register file 07 contains the value 10h
- · Register file 08 contains the value 0Ah
- · Load the value 07 into the FSR register
- A read of the INDF register will return the value of 10h
- Increment the value of the FSR register by one (FSR = 08)
- A read of the INDR register now will return the value of 0Ah.

Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF register indirectly results in a no-operation (although STATUS bits may be affected).

A simple program to clear RAM locations 10h-1Fh using indirect addressing is shown in Example 4-2.

### EXAMPLE 4-2: HOW TO CLEAR RAM USING INDIRECT ADDRESSING

|          | movlw | 0x10  | ;initialize pointer  |
|----------|-------|-------|----------------------|
|          | movwf | FSR   | ; to RAM             |
| NEXT     | clrf  | INDF  | ;clear INDF register |
|          | incf  | FSR,F | ;inc pointer         |
|          | btfsc | FSR,4 | ;all done?           |
|          | goto  | NEXT  | ;NO, clear next      |
| CONTINUE |       |       |                      |
|          | :     |       | ;YES, continue       |

The FSR is a 5-bit wide register. It is used in conjunction with the INDF register to indirectly address the data memory area.

The FSR<4:0> bits are used to select data memory addresses 00h to 1Fh.

**PIC12C508/PIC12C508A/PIC12CE518:** Does not use banking. FSR<7:5> are unimplemented and read as '1's.

### PIC12C509/PIC12C509A/PIC12CR509A/

**PIC12CE519:** Uses FSR<5>. Selects between bank 0 and bank 1. FSR<7:6> is unimplemented, read as '1'.

### FIGURE 4-9: DIRECT/INDIRECT ADDRESSING



### 6.1 Using Timer0 with an External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

### 6.1.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 6-4). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4ToSC (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

### 6.1.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 6-4 shows the delay from the external clock edge to the timer incrementing.

#### 6.1.3 OPTION REGISTER EFFECT ON GP2 TRIS

If the option register is set to read TIMER0 from the pin, the port is forced to an input regardless of the TRIS register setting.



### FIGURE 6-4: TIMER0 TIMING WITH EXTERNAL CLOCK

## FIGURE 7-3: DATA TRANSFER SEQUENCE ON THE SERIAL BUS





## 7.2 Device Addressing

After generating a START condition, the bus master transmits a control byte consisting of a slave address and a Read/Write bit that indicates what type of operation is to be performed. The slave address consists of a 4-bit device code (1010) followed by three don't care bits.

The last bit of the control byte determines the operation to be performed. When set to a one a read operation is selected, and when set to a zero a write operation is selected. (Figure 7-5). The bus is monitored for its corresponding slave address all the time. It generates an acknowledge bit if the slave address was true and it is not in a programming mode.

### FIGURE 7-5: CONTROL BYTE FORMAT



#### 8.2.3 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT

Either a prepackaged oscillator or a simple oscillator circuit with TTL gates can be used as an external crystal oscillator circuit. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used: one with parallel resonance, or one with series resonance.

Figure 8-4 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180-degree phase shift that a parallel oscillator requires. The 4.7 k $\Omega$  resistor provides the negative feedback for stability. The 10 k $\Omega$  potentiometers bias the 74AS04 in the linear region. This circuit could be used for external oscillator designs.

### FIGURE 8-4: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT



Figure 8-5 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180-degree phase shift in a series resonant oscillator circuit. The 330  $\Omega$  resistors provide the negative feedback to bias the inverters in their linear region.

### FIGURE 8-5: EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT



### 8.2.4 EXTERNAL RC OSCILLATOR

For timing insensitive applications, the RC device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (Rext) and capacitor (Cext) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low Cext values. The user also needs to take into account variation due to tolerance of external R and C components used.

Figure 8-6 shows how the R/C combination is connected to the PIC12C5XX. For Rext values below 2.2 k $\Omega$ , the oscillator operation may become unstable, or stop completely. For very high Rext values (e.g., 1 M $\Omega$ ) the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend keeping Rext between 3 k $\Omega$  and 100 k $\Omega$ .

Although the oscillator will operate with no external capacitor (Cext = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

The Electrical Specifications sections show RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more).

Also, see the Electrical Specifications sections for variation of oscillator frequency due to VDD for given Rext/Cext values as well as frequency variation due to operating temperature for given R, C, and VDD values.

# FIGURE 8-6: EXTERNAL RC OSCILLATOR MODE



# PIC12C5XX

| OPTION                             | Load OF                                                           | TION Re | gister |  |  |
|------------------------------------|-------------------------------------------------------------------|---------|--------|--|--|
| Syntax:                            | [ label ]                                                         | OPTION  | l      |  |  |
| Operands:                          | None                                                              |         |        |  |  |
| Operation:                         | $(W) \to OPTION$                                                  |         |        |  |  |
| Status Affected:                   | None                                                              |         |        |  |  |
| Encoding:                          | 0000                                                              | 0000    | 0010   |  |  |
| Description:                       | The content of the W register is loaded into the OPTION register. |         |        |  |  |
| Words:                             | 1                                                                 |         |        |  |  |
| Cycles:                            | 1                                                                 |         |        |  |  |
| Example                            | OPTION                                                            |         |        |  |  |
| Before Instru                      | ction                                                             |         |        |  |  |
| W                                  | = 0x07                                                            |         |        |  |  |
| After Instruction<br>OPTION = 0x07 |                                                                   |         |        |  |  |

| RETLW                | Return with                                                                                                                                                                         | Literal in W                                                           |  |  |  |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--|--|--|
| Syntax:              | [label] RE                                                                                                                                                                          | ETLW k                                                                 |  |  |  |
| Operands:            | $0 \le k \le 255$                                                                                                                                                                   |                                                                        |  |  |  |
| Operation:           | $\begin{array}{l} k \rightarrow (W);\\ TOS \rightarrow PC \end{array}$                                                                                                              |                                                                        |  |  |  |
| Status Affected:     | None                                                                                                                                                                                |                                                                        |  |  |  |
| Encoding:            | 1000 kł                                                                                                                                                                             | kk kkkk                                                                |  |  |  |
| Description:         | The W register is loaded with the eight<br>bit literal 'k'. The program counter is<br>loaded from the top of the stack (the<br>return address). This is a two cycle<br>instruction. |                                                                        |  |  |  |
| Words:               | 1                                                                                                                                                                                   |                                                                        |  |  |  |
| Cycles:              | 2                                                                                                                                                                                   |                                                                        |  |  |  |
| Example:             | CALL TABLE                                                                                                                                                                          | ;W contains<br>;table offset<br>;value.<br>;W now has table<br>;value. |  |  |  |
| TABLE                | ADDWF PC<br>RETLW k1<br>RETLW k2<br>•<br>•<br>RETLW kn                                                                                                                              | ;W = offset<br>;Begin table<br>;<br>;<br>; End of table                |  |  |  |
| Before Instru<br>W = | uction<br>0x07                                                                                                                                                                      |                                                                        |  |  |  |
| After Instruc<br>W = | tion<br>value of k8                                                                                                                                                                 |                                                                        |  |  |  |

| RLF                                                                                                                                                                       | Rotate Left f through Carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:                                                                                                                                                                   | [label] RLF f,d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Operands:                                                                                                                                                                 | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in \ [0,1] \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Operation:                                                                                                                                                                | See description below                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| Status Affected:                                                                                                                                                          | С                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Encoding:                                                                                                                                                                 | 0011 01df ffff                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Description:                                                                                                                                                              | The contents of register 'f' are rotated<br>one bit to the left through the Carry<br>Flag. If 'd' is 0 the result is placed in the<br>W register. If 'd' is 1 the result is stored<br>back in register 'f'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Words:                                                                                                                                                                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Cycles:                                                                                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Example:                                                                                                                                                                  | RLF REG1,0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| Before Instru<br>REG1<br>C<br>After Instruc                                                                                                                               | uction<br>= 1110 0110<br>= 0<br>tion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| REG1<br>W                                                                                                                                                                 | = 1110 0110<br>= 1100 1100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| C                                                                                                                                                                         | = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| RRF                                                                                                                                                                       | Rotate Right f through Carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| RRF<br>Syntax:                                                                                                                                                            | Rotate Right f through Carry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| <b>RRF</b><br>Syntax:<br>Operands:                                                                                                                                        | Rotate Right f through Carry[ label ]RRFf,d $0 \le f \le 31$ d $\in [0,1]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| RRF<br>Syntax:<br>Operands:<br>Operation:                                                                                                                                 | Rotate Right f through Carry[ label ]RRFf,d $0 \le f \le 31$ d ∈[0,1]See description below                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| RRF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:                                                                                                             | Rotate Right f through Carry $[label]$ RRF f,d $0 \le f \le 31$ $d \in [0,1]$ See description belowC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| RRF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:                                                                                                | Rotate Right f through Carry[ label ]RRF f,d $0 \le f \le 31$ $d \in [0,1]$ See description belowC001100dfffff                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| RRF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:                                                                                | Rotate Right f through Carry         [ label ]       RRF f,d $0 \le f \le 31$ $d \in [0,1]$ See description below       C $0011$ $00df$ ffff         The contents of register 'f' are rotated one bit to the right through the Carry       Flag. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| RRF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:                                                                                | Rotate Right f through Carry[ label ]RRF f,d $0 \le f \le 31$ $d \in [0,1]$ See description belowC001100dffffThe contents of register 'f' are rotated<br>one bit to the right through the CarryFlag. If 'd' is 0 the result is placed in the<br>W register. If 'd' is 1 the result is placed<br>back in register 'f'.CC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| RRF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:                                                                      | Rotate Right f through Carry[ label ]RRF f,d $0 \le f \le 31$ $d \in [0,1]$ See description belowC $0011$ $00df$ fffffffThe contents of register 'f' are rotatedone bit to the right through the CarryFlag. If 'd' is 0 the result is placed in theW register. If 'd' is 1 the result is placedback in register 'f'. $c$                                                                                                                                                                                                                                                                                |  |  |  |  |
| RRF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:                                                           | Rotate Right f through Carry[ label ]RRF f,d $0 \le f \le 31$ $d \in [0,1]$ See description belowC $0011$ $00df$ $ffff$ The contents of register 'f' are rotated one bit to the right through the CarryFlag. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'I1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| RRF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Example:                                               | Rotate Right f through Carry[ label ]RRF f,d $0 \le f \le 31$ $d \in [0,1]$ See description belowC $0011$ $00df$ $ffff$ The contents of register 'f' are rotated<br>one bit to the right through the Carry<br>Flag. If 'd' is 0 the result is placed in the<br>W register. If 'd' is 1 the result is placed in the<br>W register 'f' $f' = C$ $f' = $ |  |  |  |  |
| RRF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Description:<br>Words:<br>Cycles:<br>Example:<br>Before Instru<br>REG1<br>C | Rotate Right f through Carry[ label ]RRF f,d $0 \le f \le 31$ $d \in [0,1]$ See description below $C$ $0011$ $00df$ $ffff$ The contents of register 'f' are rotated one bit to the right through the CarryFlag. If 'd' is 0 the result is placed in the W register. If 'd' is 1 the result is placed back in register 'f'. $c \longrightarrow register 'f'$ 1111111111110                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |

# PIC12C5XX

NOTES:

# **10.0 DEVELOPMENT SUPPORT**

### 10.1 <u>Development Tools</u>

The PICmicro<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools:

- MPLAB<sup>™</sup>-ICE Real-Time In-Circuit Emulator
- ICEPIC<sup>™</sup> Low-Cost PIC16C5X and PIC16CXXX In-Circuit Emulator
- PRO MATE<sup>®</sup> II Universal Programmer
- PICSTART<sup>®</sup> Plus Entry-Level Prototype Programmer
- SIMICE
- PICDEM-1 Low-Cost Demonstration Board
- PICDEM-2 Low-Cost Demonstration Board
- PICDEM-3 Low-Cost Demonstration Board
- MPASM Assembler
- MPLAB<sup>™</sup> SIM Software Simulator
- MPLAB-C17 (C Compiler)
- Fuzzy Logic Development System (*fuzzy*TECH<sup>®</sup>–MP)
- KEELOQ<sup>®</sup> Evaluation Kits and Programmer

### 10.2 MPLAB-ICE: High Performance Universal In-Circuit Emulator with MPLAB IDE

The MPLAB-ICE Universal In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PICmicro<sup>®</sup> microcontrollers (MCUs). MPLAB-ICE is supplied with the MPLAB Integrated Development Environment (IDE), which allows editing, "make" and download, and source debugging from a single environment.

Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the MPLAB-ICE allows expansion to support all new Microchip microcontrollers.

The MPLAB-ICE Emulator System has been designed as a real-time emulation system with advanced features that are generally found on more expensive development tools. The PC compatible 386 (and higher) machine platform and Microsoft Windows<sup>®</sup> 3.x or Windows 95 environment were chosen to best make these features available to you, the end user.

MPLAB-ICE is available in two versions. MPLAB-ICE 1000 is a basic, low-cost emulator system with simple trace capabilities. It shares processor modules with the MPLAB-ICE 2000. This is a full-featured emulator system with enhanced trace, trigger, and data monitoring features. Both systems will operate across the entire operating speed range of the PICmicro<sup>®</sup> MCU.

### 10.3 ICEPIC: Low-Cost PICmicro<sup>®</sup> In-Circuit Emulator

ICEPIC is a low-cost in-circuit emulator solution for the Microchip PIC12CXXX, PIC16C5X and PIC16CXXX families of 8-bit OTP microcontrollers.

ICEPIC is designed to operate on PC-compatible machines ranging from 386 through Pentium<sup>™</sup> based machines under Windows 3.x, Windows 95, or Windows NT environment. ICEPIC features real time, non-intrusive emulation.

### 10.4 PRO MATE II: Universal Programmer

The PRO MATE II Universal Programmer is a full-featured programmer capable of operating in stand-alone mode as well as PC-hosted mode. PRO MATE II is CE compliant.

The PRO MATE II has programmable VDD and VPP supplies which allows it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for displaying error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In standalone mode the PRO MATE II can read, verify or program PIC12CXXX, PIC14C000, PIC16C5X, PIC16CXXX and PIC17CXX devices. It can also set configuration and code-protect bits in this mode.

### 10.5 <u>PICSTART Plus Entry Level</u> <u>Development System</u>

The PICSTART programmer is an easy-to-use, lowcost prototype programmer. It connects to the PC via one of the COM (RS-232) ports. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. PICSTART Plus is not recommended for production programming.

PICSTART Plus supports all PIC12CXXX, PIC14C000, PIC16C5X, PIC16CXXX and PIC17CXX devices with up to 40 pins. Larger pin count devices such as the PIC16C923, PIC16C924 and PIC17C756 may be supported with an adapter socket. PICSTART Plus is CE compliant.

# PIC12C5XX

NOTES:

### TABLE 11-4: TIMING REQUIREMENTS - PIC12C508/C509

| $\begin{array}{ c c c c c } \mbox{AC Characteristics} & \mbox{Standard Operating Conditions (unless otherwise Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \ (com -40^{\circ}C \leq TA \leq +85^{\circ}C \ (induce -40^{\circ}C \leq TA \leq +125^{\circ}C \ (excore Operating Voltage VDD range is described in Section of the section$ |          |                                                                       | s otherwise sp<br>+70°C (commer<br>+85°C (industria<br>+125°C (extend<br>d in Section 11. | <b>ecified)</b><br>cial)<br>al)<br>led)<br>1 | I    |       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------|------|-------|
| Parameter<br>No.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Sym      | Characteristic                                                        | Min                                                                                       | Typ <sup>(1)</sup>                           | Мах  | Units |
| 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | TosH2ioV | OSC1↑ (Q1 cycle) to Port out valid <sup>(3)</sup>                     | —                                                                                         | -                                            | 100* | ns    |
| 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | TosH2iol | OSC1 <sup>↑</sup> (Q2 cycle) to Port input invalid (I/O in hold time) | TBD                                                                                       | _                                            | —    | ns    |
| 19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | TioV2osH | Port input valid to OSC1 <sup>↑</sup><br>(I/O in setup time)          | TBD                                                                                       | _                                            | —    | ns    |
| 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | TioR     | Port output rise time <sup>(2, 3)</sup>                               | _                                                                                         | 10                                           | 25** | ns    |
| 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | TioF     | Port output fall time <sup>(2, 3)</sup>                               | —                                                                                         | 10                                           | 25** | ns    |

\* These parameters are characterized but not tested.

\*\* These parameters are design targets and are not tested. No characterization data available at this time.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

- 2: Measurements are taken in EXTRC mode.
- 3: See Figure 11-1 for loading conditions.

### FIGURE 11-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING - PIC12C508/C509



## FIGURE 11-5: TIMER0 CLOCK TIMINGS - PIC12C508/C509



### TABLE 11-7: TIMER0 CLOCK REQUIREMENTS - PIC12C508/C509

| AC Characteristics Standar<br>Operatin<br>Operatin |      |                    | Standard Operatin<br>Operating Tempera<br>Operating Voltage V | ture 0°C ≤<br>-40°C ≤<br>-40°C ≤<br>/DD range is des | unless<br>≦ TA ≤ +<br>≦ TA ≤ +<br>≦ TA ≤ +<br>≤ TA ≤ + | other<br>70°C (<br>85°C (<br>125°C<br>in Sec | wise s<br>comme<br>(industr<br>(exten<br>ction 11 | pecified)<br>arcial)<br>ial)<br>ded)<br>.1.                    |
|----------------------------------------------------|------|--------------------|---------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------|----------------------------------------------|---------------------------------------------------|----------------------------------------------------------------|
| Parameter<br>No.                                   | Sym  | Characteristic     | •                                                             | Min                                                  | Тур <sup>(1)</sup>                                     | Мах                                          | Units                                             | Conditions                                                     |
| 40                                                 | Tt0H | T0CKI High Pulse V | Vidth - No Prescaler                                          | 0.5 TCY + 20*                                        | —                                                      | _                                            | ns                                                |                                                                |
|                                                    |      |                    | - With Prescaler                                              | 10*                                                  | —                                                      |                                              | ns                                                |                                                                |
| 41                                                 | Tt0L | T0CKI Low Pulse W  | /idth - No Prescaler                                          | 0.5 TCY + 20*                                        | _                                                      |                                              | ns                                                |                                                                |
|                                                    |      |                    | - With Prescaler                                              | 10*                                                  | _                                                      | -                                            | ns                                                |                                                                |
| 42                                                 | Tt0P | T0CKI Period       |                                                               | 20 or <u>Tcy + 40</u> *<br>N                         | —                                                      |                                              | ns                                                | Whichever is greater.<br>N = Prescale Value<br>(1, 2, 4,, 256) |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

### 13.5 <u>Timing Parameter Symbology and Load Conditions - PIC12C508A, PIC12C509A,</u> PIC12CR509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCR509A, PIC12LCE518 and PIC12LCE519

The timing parameter symbols have been created following one of the following formats:

| 1. TPPSZPPS | 1. | Тр | pS2 | ppS |
|-------------|----|----|-----|-----|
|-------------|----|----|-----|-----|

2. TppS

| 2. Tpp3 |                                         |     |                |
|---------|-----------------------------------------|-----|----------------|
| т       |                                         |     |                |
| F       | Frequency                               | Т   | Time           |
| Lowerc  | ase subscripts (pp) and their meanings: |     |                |
| рр      |                                         |     |                |
| 2       | to                                      | mc  | MCLR           |
| ck      | CLKOUT                                  | osc | oscillator     |
| су      | cycle time                              | os  | OSC1           |
| drt     | device reset timer                      | t0  | TOCKI          |
| io      | I/O port                                | wdt | watchdog timer |
| Upperc  | ase letters and their meanings:         |     |                |
| S       |                                         |     |                |
| F       | Fall                                    | Р   | Period         |
| Н       | High                                    | R   | Rise           |
| I       | Invalid (Hi-impedance)                  | V   | Valid          |
| L       | Low                                     | Z   | Hi-impedance   |

# FIGURE 13-1: LOAD CONDITIONS - PIC12C508A/C509A, PIC12CE518/519, PIC12LC508A/509A, PIC12LCE518/519, PIC12LCR509A







# TABLE 13-4: TIMING REQUIREMENTS - PIC12C508A, PIC12C509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCF509A, PIC12LCE518 and PIC12LCE519

| AC Characteristics       Standard Operating Conditions (unless other Operating Temperature         0°C ≤ TA ≤ +70°C       -40°C ≤ TA ≤ +70°C         -40°C ≤ TA ≤ +85°C       -40°C ≤ TA ≤ +125°C         Operating Voltage VDD range is described in Sec |          |                                                                       | s otherwise sp<br>+70°C (commer<br>+85°C (industria<br>+125°C (extend<br>d in Section 13. | <b>ecified</b> )<br>rcial)<br>al)<br>led)<br>1 | )    |       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------|------|-------|
| Parameter<br>No.                                                                                                                                                                                                                                          | Sym      | Characteristic                                                        | Min                                                                                       | Typ <sup>(1)</sup>                             | Мах  | Units |
| 17                                                                                                                                                                                                                                                        | TosH2ioV | OSC1↑ (Q1 cycle) to Port out valid <sup>(3)</sup>                     | _                                                                                         | —                                              | 100* | ns    |
| 18                                                                                                                                                                                                                                                        | TosH2iol | OSC1 <sup>↑</sup> (Q2 cycle) to Port input invalid (I/O in hold time) | TBD                                                                                       | —                                              | _    | ns    |
| 19                                                                                                                                                                                                                                                        | TioV2osH | Port input valid to OSC1 <sup>↑</sup><br>(I/O in setup time)          | TBD                                                                                       | —                                              | —    | ns    |
| 20                                                                                                                                                                                                                                                        | TioR     | Port output rise time <sup>(2, 3)</sup>                               | —                                                                                         | 10                                             | 25** | ns    |
| 21                                                                                                                                                                                                                                                        | TioF     | Port output fall time <sup>(2, 3)</sup>                               | —                                                                                         | 10                                             | 25** | ns    |

\* These parameters are characterized but not tested.

\*\* These parameters are design targets and are not tested. No characterization data available at this time.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

2: Measurements are taken in EXTRC mode.

3: See Figure 13-1 for loading conditions.

### TABLE 13-6: DRT (DEVICE RESET TIMER PERIOD) - PIC12C508A, PIC12C509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCR509A, PIC12LCE518 and PIC12LCE519

| Oscillator Configuration | POR Reset                      | Subsequent Resets               |
|--------------------------|--------------------------------|---------------------------------|
| IntRC & ExtRC            | 18 ms (typical) <sup>(1)</sup> | 300 µs (typical) <sup>(1)</sup> |
| XT & LP                  | 18 ms (typical) <sup>(1)</sup> | 18 ms (typical) <sup>(1)</sup>  |

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

### FIGURE 13-5: TIMER0 CLOCK TIMINGS - PIC12C508A, PIC12C509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCR509A, PIC12LCE518 and PIC12LCE519



### TABLE 13-7: TIMER0 CLOCK REQUIREMENTS - PIC12C508A, PIC12C509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCR509A, PIC12LCE518 and PIC12LCE519

| AC Characteristics |      |                    | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                              |     |       |            |                                                                |  |
|--------------------|------|--------------------|------------------------------------------------------|------------------------------|-----|-------|------------|----------------------------------------------------------------|--|
| Parameter<br>No.   | Sym  | Characteristic     | Min                                                  | Тур <sup>(1)</sup>           | Max | Units | Conditions |                                                                |  |
| 40                 | Tt0H | T0CKI High Pulse V | 0.5 TCY + 20*                                        | —                            | _   | ns    |            |                                                                |  |
|                    |      |                    | - With Prescaler                                     | 10*                          | —   |       | ns         |                                                                |  |
| 41                 | Tt0L | T0CKI Low Pulse W  | Vidth - No Prescaler                                 | 0.5 Tcy + 20*                | —   |       | ns         |                                                                |  |
|                    |      |                    | - With Prescaler                                     | 10*                          | —   |       | ns         |                                                                |  |
| 42                 | Tt0P | T0CKI Period       |                                                      | 20 or <u>Tcy + 40</u> *<br>N | _   | _     | ns         | Whichever is greater.<br>N = Prescale Value<br>(1, 2, 4,, 256) |  |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.



FIGURE 14-6: SHORT DRT PERIOD VS. VDD



FIGURE 14-7: IOH vs. VOH, VDD = 2.5 V



FIGURE 14-8: IOH vs. VOH, VDD = 3.5 V



## Package Type: K04-057 8-Lead Plastic Small Outline (SN) - Narrow, 150 mil





| Units                   |    | INCHES* |       | MILLIMETERS |      |      |      |
|-------------------------|----|---------|-------|-------------|------|------|------|
| Dimension Limits        |    | MIN     | NOM   | MAX         | MIN  | NOM  | MAX  |
| Pitch                   | р  |         | 0.050 |             |      | 1.27 |      |
| Number of Pins          | n  |         | 8     |             |      | 8    |      |
| Overall Pack. Height    | А  | 0.054   | 0.061 | 0.069       | 1.37 | 1.56 | 1.75 |
| Shoulder Height         | A1 | 0.027   | 0.035 | 0.044       | 0.69 | 0.90 | 1.11 |
| Standoff                | A2 | 0.004   | 0.007 | 0.010       | 0.10 | 0.18 | 0.25 |
| Molded Package Length   | D‡ | 0.189   | 0.193 | 0.196       | 4.80 | 4.89 | 4.98 |
| Molded Package Width    | E‡ | 0.150   | 0.154 | 0.157       | 3.81 | 3.90 | 3.99 |
| Outside Dimension       | E1 | 0.229   | 0.237 | 0.244       | 5.82 | 6.01 | 6.20 |
| Chamfer Distance        | Х  | 0.010   | 0.015 | 0.020       | 0.25 | 0.38 | 0.51 |
| Shoulder Radius         | R1 | 0.005   | 0.005 | 0.010       | 0.13 | 0.13 | 0.25 |
| Gull Wing Radius        | R2 | 0.005   | 0.005 | 0.010       | 0.13 | 0.13 | 0.25 |
| Foot Length             | L  | 0.011   | 0.016 | 0.021       | 0.28 | 0.41 | 0.53 |
| Foot Angle              | φ  | 0       | 4     | 8           | 0    | 4    | 8    |
| Radius Centerline       | L1 | 0.000   | 0.005 | 0.010       | 0.00 | 0.13 | 0.25 |
| Lead Thickness          | С  | 0.008   | 0.009 | 0.010       | 0.19 | 0.22 | 0.25 |
| Lower Lead Width        | Bţ | 0.014   | 0.017 | 0.020       | 0.36 | 0.43 | 0.51 |
| Mold Draft Angle Top    | α  | 0       | 12    | 15          | 0    | 12   | 15   |
| Mold Draft Angle Bottom | β  | 0       | 12    | 15          | 0    | 12   | 15   |

\* Controlling Parameter.

- <sup>†</sup> Dimension "B" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B."
- <sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E."



Package Type: K04-056 8-Lead Plastic Small Outline (SM) - Medium, 208 mil

| Units                   |                |       | INCHES* |       | MILLIMETERS |      |      |  |
|-------------------------|----------------|-------|---------|-------|-------------|------|------|--|
| Dimension Limits        |                | MIN   | NOM     | MAX   | MIN         | NOM  | MAX  |  |
| Pitch                   | р              |       | 0.050   |       |             | 1.27 |      |  |
| Number of Pins          | n              |       | 8       |       |             | 8    |      |  |
| Overall Pack. Height    | A              | 0.070 | 0.074   | 0.079 | 1.78        | 1.89 | 2.00 |  |
| Shoulder Height         | A1             | 0.037 | 0.042   | 0.048 | 0.94        | 1.08 | 1.21 |  |
| Standoff                | A2             | 0.002 | 0.005   | 0.009 | 0.05        | 0.14 | 0.22 |  |
| Molded Package Length   | D‡             | 0.200 | 0.205   | 0.210 | 5.08        | 5.21 | 5.33 |  |
| Molded Package Width    | E‡             | 0.203 | 0.208   | 0.213 | 5.16        | 5.28 | 5.41 |  |
| Outside Dimension       | E1             | 0.300 | 0.313   | 0.325 | 7.62        | 7.94 | 8.26 |  |
| Shoulder Radius         | R1             | 0.005 | 0.005   | 0.010 | 0.13        | 0.13 | 0.25 |  |
| Gull Wing Radius        | R2             | 0.005 | 0.005   | 0.010 | 0.13        | 0.13 | 0.25 |  |
| Foot Length             | L              | 0.011 | 0.016   | 0.021 | 0.28        | 0.41 | 0.53 |  |
| Foot Angle              | φ              | 0     | 4       | 8     | 0           | 4    | 8    |  |
| Radius Centerline       | L1             | 0.010 | 0.015   | 0.020 | 0.25        | 0.38 | 0.51 |  |
| Lead Thickness          | с              | 0.008 | 0.009   | 0.010 | 0.19        | 0.22 | 0.25 |  |
| Lower Lead Width        | B <sup>†</sup> | 0.014 | 0.017   | 0.020 | 0.36        | 0.43 | 0.51 |  |
| Mold Draft Angle Top    | α              | 0     | 12      | 15    | 0           | 12   | 15   |  |
| Mold Draft Angle Bottom | β              | 0     | 12      | 15    | 0           | 12   | 15   |  |

\* Controlling Parameter.

<sup>†</sup> Dimension "B" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B."

<sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E."

# **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (602) 786-7578.

Please list the following information, and use this outline to provide us with your comments about this Data Sheet.

| To:                                           | Technical Publications Manager Total Pages Sent                                            |  |  |  |  |  |  |
|-----------------------------------------------|--------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| RE:                                           | Reader Response                                                                            |  |  |  |  |  |  |
| Fror                                          | n: Name                                                                                    |  |  |  |  |  |  |
|                                               | Company                                                                                    |  |  |  |  |  |  |
|                                               | Address                                                                                    |  |  |  |  |  |  |
|                                               | City / State / ZIP / Country                                                               |  |  |  |  |  |  |
|                                               | Telephone: () FAX: ()                                                                      |  |  |  |  |  |  |
| Application (optional):                       |                                                                                            |  |  |  |  |  |  |
| Would you like a reply?YN                     |                                                                                            |  |  |  |  |  |  |
| Device: PIC12C5XX Literature Number: DS40139E |                                                                                            |  |  |  |  |  |  |
| Que                                           | estions:                                                                                   |  |  |  |  |  |  |
| 1.                                            | 1. What are the best features of this document?                                            |  |  |  |  |  |  |
|                                               |                                                                                            |  |  |  |  |  |  |
|                                               |                                                                                            |  |  |  |  |  |  |
| 2.                                            | . How does this document meet your hardware and software development needs?                |  |  |  |  |  |  |
|                                               |                                                                                            |  |  |  |  |  |  |
| з                                             | Do you find the organization of this data sheet easy to follow? If not why?                |  |  |  |  |  |  |
| 0.                                            |                                                                                            |  |  |  |  |  |  |
|                                               |                                                                                            |  |  |  |  |  |  |
| 4.                                            | What additions to the data sheet do you think would enhance the structure and subject?     |  |  |  |  |  |  |
|                                               |                                                                                            |  |  |  |  |  |  |
|                                               |                                                                                            |  |  |  |  |  |  |
| 5.                                            | What deletions from the data sheet could be made without affecting the overall usefulness? |  |  |  |  |  |  |
|                                               |                                                                                            |  |  |  |  |  |  |
| 6.                                            | Is there any incorrect or misleading information (what and where)?                         |  |  |  |  |  |  |
|                                               |                                                                                            |  |  |  |  |  |  |
|                                               |                                                                                            |  |  |  |  |  |  |
| 7.                                            | How would you improve this document?                                                       |  |  |  |  |  |  |
|                                               |                                                                                            |  |  |  |  |  |  |
| 8                                             | How would you improve our software, systems, and silicon products?                         |  |  |  |  |  |  |
| 0.                                            |                                                                                            |  |  |  |  |  |  |