



Welcome to E-XFL.COM

# What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

# Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | -                                                                          |
| Peripherals                | POR, WDT                                                                   |
| Number of I/O              | 5                                                                          |
| Program Memory Size        | 768B (512 x 12)                                                            |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 25 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                  |
| Data Converters            | -                                                                          |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Through Hole                                                               |
| Package / Case             | 8-DIP (0.300", 7.62mm)                                                     |
| Supplier Device Package    | 8-PDIP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic12c508a-04i-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong







# FIGURE 6-2: TIMER0 TIMING: INTERNAL CLOCK/NO PRESCALE

# FIGURE 6-3: TIMER0 TIMING: INTERNAL CLOCK/PRESCALE 1:2



# TABLE 6-1: REGISTERS ASSOCIATED WITH TIMER0

| Address | Name   | Bit 7    | Bit 6      | Bit 5     | Bit 4    | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-On<br>Reset | Value on<br>All Other<br>Resets |
|---------|--------|----------|------------|-----------|----------|-------|-------|-------|-------|-------------------------------|---------------------------------|
| 01h     | TMR0   | Timer0 - | 8-bit real | -time clo | ck/count | ter   |       |       |       | xxxx xxxx                     | uuuu uuuu                       |
| N/A     | OPTION | GPWU     | GPPU       | TOCS      | T0SE     | PSA   | PS2   | PS1   | PS0   | 1111 1111                     | 1111 1111                       |
| N/A     | TRIS   | _        | —          | GP5       | GP4      | GP3   | GP2   | GP1   | GP0   | 11 1111                       | 11 1111                         |

Legend: Shaded cells not used by Timer0, - = unimplemented, x = unknown, u = unchanged,

#### 7.0.2 SERIAL CLOCK

This SCL input is used to synchronize the data transfer from and to the device.

### 7.1 BUS CHARACTERISTICS

The following **bus protocol** is to be used with the EEPROM data memory.

• Data transfer may be initiated only when the bus is not busy.

During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is HIGH will be interpreted as a START or STOP condition.

Accordingly, the following bus conditions have been defined (Figure 7-3).

7.1.1 BUS NOT BUSY (A)

Both data and clock lines remain HIGH.

7.1.2 START DATA TRANSFER (B)

A HIGH to LOW transition of the SDA line while the clock (SCL) is HIGH determines a START condition. All commands must be preceded by a START condition.

#### 7.1.3 STOP DATA TRANSFER (C)

A LOW to HIGH transition of the SDA line while the clock (SCL) is HIGH determines a STOP condition. All operations must be ended with a STOP condition.

### 7.1.4 DATA VALID (D)

The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the HIGH period of the clock signal.

The data on the line must be changed during the LOW period of the clock signal. There is one bit of data per clock pulse.

Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of the data bytes transferred between the START and STOP conditions is determined by the master device and is theoretically unlimited.

#### 7.1.5 ACKNOWLEDGE

Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse which is associated with this acknowledge bit.

Note: Acknowledge bits are not generated if an internal programming cycle is in progress.

The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line HIGH to enable the master to generate the STOP condition (Figure 7-4).

# 7.5 READ OPERATIONS

Read operations are initiated in the same way as write operations with the exception that the  $R/\overline{W}$  bit of the slave address is set to one. There are three basic types of read operations: current address read, random read, and sequential read.

#### 7.5.1 CURRENT ADDRESS READ

It contains an address counter that maintains the address of the last word accessed, internally incremented by one. Therefore, if the previous read access was to address n, the next current address read operation would access data from address n + 1. Upon receipt of the slave address with the R/W bit set to one, the device issues an acknowledge and transmits the eight bit data word. The master will not acknowledge the transfer but does generate a stop condition and the device discontinues transmission (Figure 7-8).

#### 7.5.2 RANDOM READ

Random read operations allow the master to access any memory location in a random manner. To perform this type of read operation, first the word address must be set. This is done by sending the word address to the device as part of a write operation. After the word address is sent, the master generates a start condition following the acknowledge. This terminates the write operation, but not before the internal address pointer is set. Then the master issues the control byte again but with the  $R/\overline{W}$  bit set to a one. It will then issue an acknowledge and transmits the eight bit data word. The master will not acknowledge the transfer but does generate a stop condition and the device discontinues transmission (Figure 7-9). After this command, the internal address counter will point to the address location following the one that was just read.

#### 7.5.3 SEQUENTIAL READ

Sequential reads are initiated in the same way as a random read except that after the device transmits the first data byte, the master issues an acknowledge as opposed to a stop condition in a random read. This directs the device to transmit the next sequentially addressed 8-bit word (Figure 7-10).

To provide sequential reads, it contains an internal address pointer which is incremented by one at the completion of each read operation. This address pointer allows the entire memory contents to be serially read during one operation.



#### FIGURE 7-9: RANDOM READ



# FIGURE 7-10: SEQUENTIAL READ



# FIGURE 8-11: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): SLOW VDD RISE TIME



#### 8.5 Device Reset Timer (DRT)

In the PIC12C5XX, DRT runs from RESET and varies based on oscillator selection (see Table 8-5.)

The DRT operates on an internal RC oscillator. The processor is kept in RESET as long as the DRT is active. The DRT delay allows VDD to rise above VDD min., and for the oscillator to stabilize.

Oscillator circuits based on crystals or ceramic resonators require a certain time after power-up to establish a stable oscillation. The on-chip DRT keeps the device in a RESET condition for approximately 18 ms after MCLR has reached a logic high (VIHMCLR) level. Thus, programming GP3/MCLR/VPP as MCLR and using an external RC network connected to the MCLR input is not required in most cases, allowing for savings in cost-sensitive and/or space restricted applications, as well as allowing the use of the GP3/MCLR/VPP pin as a general purpose input.

The Device Reset time delay will vary from chip to chip due to VDD, temperature, and process variation. See AC parameters for details.

The DRT will also be triggered upon a Watchdog Timer time-out. This is particularly important for applications using the WDT to wake from SLEEP mode automatically.

# 8.6 Watchdog Timer (WDT)

The Watchdog Timer (WDT) is a free running on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the external RC oscillator of the GP5/OSC1/CLKIN pin and the internal 4 MHz oscillator. That means that the WDT will run even if the main processor clock has been stopped, for example, by execution of a SLEEP instruction. During normal operation or SLEEP, a WDT reset or wake-up reset generates a device RESET.

The  $\overline{TO}$  bit (STATUS<4>) will be cleared upon a Watchdog Timer reset.

The WDT can be permanently disabled by programming the configuration bit WDTE as a '0' (Section 8.1). Refer to the PIC12C5XX Programming Specifications to determine how to access the configuration word.

TABLE 8-5: DRT (DEVICE RESET TIMER PERIOD)

| Oscillator<br>Configuration | POR Reset       | Subsequent<br>Resets |
|-----------------------------|-----------------|----------------------|
| IntRC &<br>ExtRC            | 18 ms (typical) | 300 µs (typical)     |
| XT & LP                     | 18 ms (typical) | 18 ms (typical)      |

### 8.7 <u>Time-Out Sequence, Power Down,</u> and Wake-up from SLEEP Status Bits (TO/PD/GPWUF)

The  $\overline{\text{TO}}$ ,  $\overline{\text{PD}}$ , and GPWUF bits in the STATUS register can be tested to determine if a RESET condition has been caused by a power-up condition, a  $\overline{\text{MCLR}}$  or Watchdog Timer (WDT) reset.

| TABLE 8-7: | TO/PD/GPWUF STATUS |
|------------|--------------------|
|            | AFTER RESET        |

| GPWUF | то | PD | RESET caused by        |
|-------|----|----|------------------------|
| 0     | 0  | 0  | WDT wake-up from       |
|       |    |    | SLEEP                  |
| 0     | 0  | u  | WDT time-out (not from |
|       |    |    | SLEEP)                 |
| 0     | 1  | 0  | MCLR wake-up from      |
|       |    |    | SLEEP                  |
| 0     | 1  | 1  | Power-up               |
| 0     | u  | u  | MCLR not during SLEEP  |
| 1     | 1  | 0  | Wake-up from SLEEP on  |
|       |    |    | pin change             |

Legend: u = unchanged

Note 1: The TO, PD, and GPWUF bits maintain their status (u) until a reset occurs. A lowpulse on the MCLR input does not change the TO, PD, and GPWUF status bits.

# 8.8 Reset on Brown-Out

A brown-out is a condition where device power (VDD) dips below its minimum value, but not to zero, and then recovers. The device should be reset in the event of a brown-out.

To reset PIC12C5XX devices when a brown-out occurs, external brown-out protection circuits may be built, as shown in Figure 8-13 , Figure 8-14 and Figure 8-15

#### FIGURE 8-13: BROWN-OUT PROTECTION CIRCUIT 1



# FIGURE 8-14: BROWN-OUT PROTECTION CIRCUIT 2



This brown-out circuit is less expensive, although less accurate. Transistor Q1 turns off when VDD is below a certain level such that:

$$V_{DD} \bullet \frac{R1}{R1 + R2} = 0.7V$$

\*Refer to Figure 8-7 and Table 11-1 for internal weak pull-up on MCLR.

# FIGURE 8-15: BROWN-OUT PROTECTION CIRCUIT 3



This brown-out protection circuit employs Microchip Technology's MCP809 microcontroller supervisor. The MCP8XX and MCP1XX family of supervisors provide push-pull and open collector outputs with both high and low active reset pins. There are 7 different trip point selections to accomodate 5V and 3V systems.

# 9.0 INSTRUCTION SET SUMMARY

Each PIC12C5XX instruction is a 12-bit word divided into an OPCODE, which specifies the instruction type, and one or more operands which further specify the operation of the instruction. The PIC12C5XX instruction set summary in Table 9-2 groups the instructions into byte-oriented, bit-oriented, and literal and control operations. Table 9-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator is used to specify which one of the 32 file registers is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an 8 or 9-bit constant or literal value.

### TABLE 9-1: OPCODE FIELD DESCRIPTIONS

| Field         | Description                                                                                                                                                                    |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f             | Register file address (0x00 to 0x7F)                                                                                                                                           |
| W             | Working register (accumulator)                                                                                                                                                 |
| b             | Bit address within an 8-bit file register                                                                                                                                      |
| k             | Literal field, constant data or label                                                                                                                                          |
| x             | Don't care location (= 0 or 1)<br>The assembler will generate code with $x = 0$ . It is<br>the recommended form of use for compatibility<br>with all Microchip software tools. |
| d             | Destination select;<br>d = 0 (store result in W)<br>d = 1 (store result in file register 'f')<br>Default is d = 1                                                              |
| label         | Label name                                                                                                                                                                     |
| TOS           | Top of Stack                                                                                                                                                                   |
| PC            | Program Counter                                                                                                                                                                |
| WDT           | Watchdog Timer Counter                                                                                                                                                         |
| TO            | Time-Out bit                                                                                                                                                                   |
| PD            | Power-Down bit                                                                                                                                                                 |
| dest          | Destination, either the W register or the specified register file location                                                                                                     |
| []            | Options                                                                                                                                                                        |
| ()            | Contents                                                                                                                                                                       |
| $\rightarrow$ | Assigned to                                                                                                                                                                    |
| < >           | Register bit field                                                                                                                                                             |
| ∈             | In the set of                                                                                                                                                                  |
| italics       | User defined term (font is courier)                                                                                                                                            |

All instructions are executed within a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1 µs. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2 µs.

Figure 9-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number:

0xhhh

where 'h' signifies a hexadecimal digit.

## FIGURE 9-1: GENERAL FORMAT FOR INSTRUCTIONS

| B                                     | Byte-oriented file register operations                                                |         |       |                 |   |  |  |  |  |
|---------------------------------------|---------------------------------------------------------------------------------------|---------|-------|-----------------|---|--|--|--|--|
|                                       | 11                                                                                    | 65      | 4     |                 | 0 |  |  |  |  |
|                                       | OPCODE                                                                                | d       |       | f (FILE #)      |   |  |  |  |  |
|                                       | d = 0 for destination W<br>d = 1 for destination f<br>f = 5-bit file register address |         |       |                 |   |  |  |  |  |
| Bit-oriented file register operations |                                                                                       |         |       |                 |   |  |  |  |  |
|                                       | 11                                                                                    | 87      | 5     | 4               | 0 |  |  |  |  |
|                                       | OPCODE                                                                                | b (Bl   | T #)  | f (FILE #)      |   |  |  |  |  |
|                                       | b = 3-bit bit address<br>f = 5-bit file register address                              |         |       |                 |   |  |  |  |  |
| Li                                    | teral and control o                                                                   | peratio | ns (e | except GOTO)    |   |  |  |  |  |
|                                       | 11                                                                                    | 8       | 7     |                 | 0 |  |  |  |  |
|                                       | OPCODE                                                                                |         |       | k (literal)     |   |  |  |  |  |
| k = 8-bit immediate value             |                                                                                       |         |       |                 |   |  |  |  |  |
| Li                                    | teral and control o                                                                   | peratio | ns -  | GOTO instructio | n |  |  |  |  |
|                                       | 11                                                                                    | 9       | 8     |                 | 0 |  |  |  |  |
|                                       | OPCODE                                                                                |         |       | k (literal)     |   |  |  |  |  |

k = 9-bit immediate value

#### 10.6 <u>SIMICE Entry-Level Hardware</u> <u>Simulator</u>

SIMICE is an entry-level hardware development system designed to operate in a PC-based environment with Microchip's simulator MPLAB<sup>™</sup>-SIM. Both SIM-ICE and MPLAB-SIM run under Microchip Technology's MPLAB Integrated Development Environment (IDE) software. Specifically, SIMICE provides hardware simulation for Microchip's PIC12C5XX, PIC12CE5XX, and PIC16C5X families of PICmicro® 8-bit microcontrollers. SIMICE works in conjunction with MPLAB-SIM to provide non-real-time I/O port emulation. SIMICE enables a developer to run simulator code for driving the target system. In addition, the target system can provide input to the simulator code. This capability allows for simple and interactive debugging without having to manually generate MPLAB-SIM stimulus files. SIMICE is a valuable debugging tool for entrylevel system development.

# 10.7 <u>PICDEM-1 Low-Cost PICmicro®</u> <u>Demonstration Board</u>

The PICDEM-1 is a simple board which demonstrates the capabilities of several of Microchip's microcontrollers. The microcontrollers supported are: PIC16C5X (PIC16C54 to PIC16C58A), PIC16C61, PIC16C62X, PIC16C71, PIC16C8X, PIC17C42, PIC17C43 and PIC17C44. All necessary hardware and software is included to run basic demo programs. The users can program the sample microcontrollers provided with the PICDEM-1 board, on a PRO MATE II or PICSTART-Plus programmer, and easily test firmware. The user can also connect the PICDEM-1 board to the MPLAB-ICE emulator and download the firmware to the emulator for testing. Additional prototype area is available for the user to build some additional hardware and connect it to the microcontroller socket(s). Some of the features include an RS-232 interface, a potentiometer for simulated analog input, push-button switches and eight LEDs connected to PORTB.

# 10.8 PICDEM-2 Low-Cost PIC16CXX Demonstration Board

The PICDEM-2 is a simple demonstration board that supports the PIC16C62, PIC16C64, PIC16C65, PIC16C73 and PIC16C74 microcontrollers. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-2 board, on a PRO MATE II programmer or PICSTART-Plus, and easily test firmware. The MPLAB-ICE emulator may also be used with the PICDEM-2 board to test firmware. Additional prototype area has been provided to the user for adding additional hardware and connecting it to the microcontroller socket(s). Some of the features include a RS-232 interface, push-button switches, a potentiometer for simulated analog input, a Serial EEPROM to demonstrate usage of the I<sup>2</sup>C bus and separate headers for connection to an LCD module and a keypad.

# 10.9 PICDEM-3 Low-Cost PIC16CXXX Demonstration Board

The PICDEM-3 is a simple demonstration board that supports the PIC16C923 and PIC16C924 in the PLCC package. It will also support future 44-pin PLCC microcontrollers with a LCD Module. All the necessary hardware and software is included to run the basic demonstration programs. The user can program the sample microcontrollers provided with the PICDEM-3 board, on a PRO MATE II programmer or PICSTART Plus with an adapter socket, and easily test firmware. The MPLAB-ICE emulator may also be used with the PICDEM-3 board to test firmware. Additional prototype area has been provided to the user for adding hardware and connecting it to the microcontroller socket(s). Some of the features include an RS-232 interface, push-button switches, a potentiometer for simulated analog input, a thermistor and separate headers for connection to an external LCD module and a keypad. Also provided on the PICDEM-3 board is an LCD panel, with 4 commons and 12 seqments, that is capable of displaying time, temperature and day of the week. The PICDEM-3 provides an additional RS-232 interface and Windows 3.1 software for showing the demultiplexed LCD signals on a PC. A simple serial interface allows the user to construct a hardware demultiplexer for the LCD signals.

# TABLE 11-3: CALIBRATED INTERNAL RC FREQUENCIES - PIC12C508/C509

| AC Chara         | cteristics | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |        |                    |        |       |            |  |
|------------------|------------|------------------------------------------------------|--------|--------------------|--------|-------|------------|--|
|                  |            | Operating Voltage VDD range is des                   | cribed | in Sectio          | n 10.1 |       |            |  |
| Parameter<br>No. | Sym        | Characteristic                                       | Min*   | Typ <sup>(1)</sup> | Max*   | Units | Conditions |  |
|                  |            | Internal Calibrated RC Frequency                     | 3.58   | 4.00               | 4.32   | MHz   | VDD = 5.0V |  |
|                  |            | Internal Calibrated RC Frequency                     | 3.50   | -                  | 4.26   | MHz   | VDD = 2.5V |  |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.



# FIGURE 11-3: I/O TIMING - PIC12C508/C509

# 13.1 DC CHARACTERISTICS:

### PIC12C508A/509A (Commercial, Industrial, Extended) PIC12CE518/519 (Commercial, Industrial, Extended) PIC12CR509A (Commercial, Industrial, Extended)

|               | DC Characteristics<br>Power Supply Pins                                    |       | Standa<br>Operat | ard Oper<br>ting Temp | ating C<br>perature | ondition<br>0°<br>-40°<br>-40° | s (unless otherwise specified)<br>$C \le TA \le +70^{\circ}C$ (commercial)<br>$C \le TA \le +85^{\circ}C$ (industrial)<br>$C \le TA \le +125^{\circ}C$ (extended) |
|---------------|----------------------------------------------------------------------------|-------|------------------|-----------------------|---------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parm<br>No.   | Characteristic                                                             | Sym   | Min              | Typ <sup>(1)</sup>    | Max                 | Units                          | Conditions                                                                                                                                                        |
| D001          | Supply Voltage                                                             | Vdd   | 3.0              |                       | 5.5                 | V                              | Fosc = DC to 4 MHz (Commercial/<br>Industrial, Extended)                                                                                                          |
| D002          | RAM Data Retention<br>Voltage <sup>(2)</sup>                               | Vdr   |                  | 1.5*                  |                     | V                              | Device in SLEEP mode                                                                                                                                              |
| D003          | VDD Start Voltage to ensure<br>Power-on Reset                              | VPOR  |                  | Vss                   |                     | V                              | See section on Power-on Reset for details                                                                                                                         |
| D004          | VDD Rise Rate to ensure<br>Power-on Reset                                  | SVDD  | 0.05*            |                       |                     | V/ms                           | See section on Power-on Reset for details                                                                                                                         |
| D010          | Supply Current <sup>(3)</sup>                                              | IDD   |                  | 0.8                   | 1.4                 | mA                             | XT and EXTRC options (Note 4)<br>Fosc = 4 MHz, VDD = 5.5V                                                                                                         |
| D010C         |                                                                            |       | -                | 0.8                   | 1.4                 | mA                             | INTRC Option<br>FOSC = 4  MHz VDD = 5.5V                                                                                                                          |
| D010A         |                                                                            |       | —                | 19                    | 27                  | μA                             | LP OPTION, Commercial Temperature<br>$E_{OSC} = 32 \text{ kHz}$ Vpp = 3 0V WDT disabled                                                                           |
|               |                                                                            |       | —                | 19                    | 35                  | μA                             | LP OPTION, Industrial Temperature<br>EOSC = $32 \text{ kHz}$ , VDD = $3 \text{ OV}$ WDT disabled                                                                  |
|               |                                                                            |       | _                | 30                    | 55                  | μA                             | LP OPTION, Extended Temperature<br>FOSC = $32 \text{ kHz}$ , VDD = $3.0 \text{V}$ , WDT disabled                                                                  |
| D020          | Power-Down Current <sup>(5)</sup>                                          | IPD   | —                | 0.25                  | 4                   | μA                             | VDD = 3.0V, Commercial WDT disabled                                                                                                                               |
| D021<br>D021B |                                                                            |       | _                | 2                     | 5<br>12             | μΑ<br>μΑ                       | VDD = 3.0V, industrial WDT disabled VDD = 3.0V, Extended WDT disabled                                                                                             |
| D022          | Power-Down Current                                                         | ΔIWDT | _                | 2.2                   | 5                   | μA                             | VDD = 3.0V, Commercial                                                                                                                                            |
|               |                                                                            |       | _                | 4                     | ь<br>11             | μΑ<br>μΑ                       | VDD = 3.0V, industrial $VDD = 3.0V$ , Extended                                                                                                                    |
|               | Supply Current <sup>(3)</sup><br>During read/write to<br>EEPROM peripheral | ΔIEE  | —                | 0.1                   | 0.2                 | mA                             | FOSC = 4 MHz, Vdd = 5.5V,<br>SCL = 400kHz                                                                                                                         |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

3: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern, and temperature also have an impact on the current consumption.

- a) The test conditions for all IDD measurements in active operation mode are:
- OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to
- Vss, T0CKI = VDD,  $\overline{MCLR}$  = VDD; WDT enabled/disabled as specified.
- b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode.
- 4: Does not include current through Rext. The current through the resistor can be estimated by the formula: IR = VDD/2Rext (mA) with Rext in kOhm.
- 5: The power down current in SLEEP mode does not depend on the oscillator type. Power down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or VSS.

# PIC12C5XX

# 13.3 DC CHARACTERISTICS:

# PIC12C508A/509A (Commercial, Industrial, Extended) PIC12C518/519 (Commercial, Industrial, Extended) PIC12CR509A (Commercial, Industrial, Extended)

|       |                                                        | Standa                                                                   | rd Operatii | ng Co  | nditions   | (unles    | s otherwise specified)                             |  |  |  |  |
|-------|--------------------------------------------------------|--------------------------------------------------------------------------|-------------|--------|------------|-----------|----------------------------------------------------|--|--|--|--|
|       |                                                        | Operating temperature $0^{\circ}C \le TA \le +70^{\circ}C$ (commercial)  |             |        |            |           |                                                    |  |  |  |  |
| DC CH | ARACTERISTICS                                          | $-40^{\circ}\text{C} \le 1\text{A} \le +85^{\circ}\text{C}$ (industrial) |             |        |            |           |                                                    |  |  |  |  |
|       |                                                        | $-40^{\circ}\text{U} \le I\text{A} \le +125^{\circ}\text{U}$ (extended)  |             |        |            |           |                                                    |  |  |  |  |
|       |                                                        | Section                                                                  | 13.2        | VDD Ia | inge as u  | escribe   | a in DC spec Section 13.1 and                      |  |  |  |  |
| Param | Param Characteristic Sym Min Typt Max Units Conditions |                                                                          |             |        |            |           |                                                    |  |  |  |  |
| No.   |                                                        | •,                                                                       |             | .,,,,, |            | •         |                                                    |  |  |  |  |
|       | Input Low Voltage                                      |                                                                          |             |        |            |           |                                                    |  |  |  |  |
|       | I/O ports                                              | VIL                                                                      |             |        |            |           |                                                    |  |  |  |  |
| D030  | with TTL buffer                                        |                                                                          | Vss         | -      | 0.8V       | V         | For $4.5V \le VDD \le 5.5V$                        |  |  |  |  |
|       |                                                        |                                                                          | Vss         | -      | 0.15Vdd    | V         | otherwise                                          |  |  |  |  |
| D031  | with Schmitt Trigger buffer                            |                                                                          | Vss         | -      | 0.2Vdd     | V         |                                                    |  |  |  |  |
| D032  | MCLR, GP2/T0CKI (in EXTRC mode)                        |                                                                          | Vss         | -      | 0.2VDD     | V         |                                                    |  |  |  |  |
| D033  | OSC1 (in EXTRC mode)                                   |                                                                          | Vss         | -      | 0.2VDD     |           | Note 1                                             |  |  |  |  |
| D033  | OSC1 (in XT and LP)                                    |                                                                          | Vss         | -      | 0.3Vdd     | V         | Note 1                                             |  |  |  |  |
|       | Input High Voltage                                     |                                                                          |             |        |            |           |                                                    |  |  |  |  |
|       | I/O ports                                              | Vih                                                                      |             | -      |            |           |                                                    |  |  |  |  |
| D040  | with TTL buffer                                        |                                                                          | 0.25VDD +   | -      | Vdd        | V         | $4.5V \le VDD \le 5.5V$                            |  |  |  |  |
| D0404 |                                                        |                                                                          | 0.8V        |        |            |           | - 41                                               |  |  |  |  |
| D040A | with Sohmitt Trigger buffer                            |                                                                          | 2.00        | -      | VDD        | V         | otherwise                                          |  |  |  |  |
| D041  |                                                        |                                                                          |             | -      | VDD        | v         | For entire vob range                               |  |  |  |  |
| D042  | OSC1 (XT and LD)                                       |                                                                          |             | -      | VDD        | v         | Note 1                                             |  |  |  |  |
| D042A | OSC1 (AT and LF)                                       |                                                                          |             | -      | VDD        | v         | note i                                             |  |  |  |  |
| D043  | GPIQ weak pull-up current (Note 4)                     | IDUD                                                                     | 30          | 250    | 400        | ν<br>11 Δ |                                                    |  |  |  |  |
| 0010  | MCLR pull-up current                                   | IF OK                                                                    | -           | 200    | 30         | μΑ        | VDD = 5V, $VPIN = V33$                             |  |  |  |  |
|       | Input Leakage Current (Notes 2, 3)                     |                                                                          |             |        | 00         | μπ        | VDD = 3V, VI IIV = V33                             |  |  |  |  |
| D060  | I/O ports                                              | lu l                                                                     | -           | -      | +1         | μА        | Vss < VPIN < Voo Pin at hi-                        |  |  |  |  |
| 2000  | " e ponte                                              |                                                                          |             |        | <u> </u>   | p         | impedance                                          |  |  |  |  |
| D061  | тоскі                                                  |                                                                          | -           | -      | <u>+</u> 5 | μA        | $Vss \le VPIN \le VDD$                             |  |  |  |  |
| D063  | OSC1                                                   |                                                                          | -           | -      | +5         | μΑ        | $Vss \leq VPIN \leq VDD$ , XT and LP osc           |  |  |  |  |
|       |                                                        |                                                                          |             |        |            | -         | configuration                                      |  |  |  |  |
|       | Output Low Voltage                                     |                                                                          |             |        |            |           |                                                    |  |  |  |  |
| D080  | I/O ports                                              | Vol                                                                      | -           | -      | 0.6        | V         | IOL = 8.5 mA, VDD = 4.5V,                          |  |  |  |  |
| _     |                                                        |                                                                          |             |        |            |           | –40°C to +85°C                                     |  |  |  |  |
| D080A |                                                        |                                                                          | -           | -      | 0.6        | V         | IOL = 7.0  mA, VDD = 4.5 V,                        |  |  |  |  |
|       |                                                        |                                                                          |             |        |            |           | -40°C to +125°C                                    |  |  |  |  |
| Dooo  | Output High Voltage                                    | Mau                                                                      |             |        |            | V         |                                                    |  |  |  |  |
| D090  | I/O ports (Note 3)                                     | VOH                                                                      | VDD - 0.7   | -      | -          | v         | 10H = -3.0  IIIA,  VDD = 4.5  V,<br>-40°C to +85°C |  |  |  |  |
|       |                                                        |                                                                          | Vpp - 0.7   | -      | _          | V         | -40  C (0.400  C)                                  |  |  |  |  |
| DOSON |                                                        |                                                                          | 100 0.7     |        |            | v         | -40°C to +125°C                                    |  |  |  |  |
|       | Capacitive Loading Specs on                            |                                                                          |             |        |            |           |                                                    |  |  |  |  |
|       | Output Pins                                            |                                                                          |             |        |            |           |                                                    |  |  |  |  |
| D100  | OSC2 pin                                               | COSC2                                                                    | -           | -      | 15         | pF        | In XT and LP modes when exter-                     |  |  |  |  |
|       |                                                        | _                                                                        |             |        |            |           | nal clock is used to drive OSC1.                   |  |  |  |  |
| D101  | All I/O pins                                           | Cio                                                                      | -           | -      | 50         | pF        |                                                    |  |  |  |  |

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: In EXTRC oscillator configuration, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC12C5XX be driven with external clock in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as coming out of the pin.

4: This spec. applies when GP3/MCLR is configured as MCLR. The leakage current of the MCLR circuit is higher than the standard I/O logic.

# TABLE 13-1: PULL-UP RESISTOR RANGES\* - PIC12C508A, PIC12C509A, PIC12CR509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCR509A, PIC12LCE518 and PIC12LCE519

| VDD (Volts) | Temperature (°C) | Min  | Тур  | Max                                    | Units |
|-------------|------------------|------|------|----------------------------------------|-------|
|             |                  | GP0  | /GP1 |                                        |       |
| 2.5         | -40              | 38K  | 42K  | 63K                                    | Ω     |
|             | 25               | 42K  | 48K  | 63K                                    | Ω     |
|             | 85               | 42K  | 49K  | 63K                                    | Ω     |
|             | 125              | 50K  | 55K  | Typ         Max         U           '1 | Ω     |
| 5.5         | -40              | 15K  | 17K  | 20K                                    | Ω     |
|             | 25               | 18K  | 20K  | 23K                                    | Ω     |
|             | 85               | 19K  | 22K  | 25K                                    | Ω     |
|             | 125              | 22K  | 24K  | 28K                                    | Ω     |
|             |                  | G    | P3   |                                        |       |
| 2.5         | -40              | 285K | 346K | 417K                                   | Ω     |
|             | 25               | 343K | 414K | 532K                                   | Ω     |
|             | 85               | 368K | 457K | 532K                                   | Ω     |
|             | 125              | 431K | 504K | 593K                                   | Ω     |
| 5.5         | -40              | 247K | 292K | 360K                                   | Ω     |
|             | 25               | 288K | 341K | 437K                                   | Ω     |
|             | 85               | 306K | 371K | 448K                                   | Ω     |
|             | 125              | 351K | 407K | 500K                                   | Ω     |

\* These parameters are characterized but not tested.





# TABLE 13-4: TIMING REQUIREMENTS - PIC12C508A, PIC12C509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCF509A, PIC12LCE518 and PIC12LCE519

| AC Charac        | cteristics | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ (commercial)} \\ & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ (industrial)} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ (extended)} \\ \mbox{Operating Voltage VDD range is described in Section 13.1} \end{array}$ |     |                    |      |       |  |  |  |
|------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|------|-------|--|--|--|
| Parameter<br>No. | Sym        | Characteristic                                                                                                                                                                                                                                                                                                                                                                                    | Min | Typ <sup>(1)</sup> | Мах  | Units |  |  |  |
| 17               | TosH2ioV   | OSC1↑ (Q1 cycle) to Port out valid <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                 | _   | —                  | 100* | ns    |  |  |  |
| 18               | TosH2iol   | OSC1 <sup>↑</sup> (Q2 cycle) to Port input invalid (I/O in hold time)                                                                                                                                                                                                                                                                                                                             | TBD | —                  | _    | ns    |  |  |  |
| 19               | TioV2osH   | Port input valid to OSC1 <sup>↑</sup><br>(I/O in setup time)                                                                                                                                                                                                                                                                                                                                      | TBD | —                  | —    | ns    |  |  |  |
| 20               | TioR       | Port output rise time <sup>(2, 3)</sup>                                                                                                                                                                                                                                                                                                                                                           | —   | 10                 | 25** | ns    |  |  |  |
| 21               | TioF       | Port output fall time <sup>(2, 3)</sup>                                                                                                                                                                                                                                                                                                                                                           | —   | 10                 | 25** | ns    |  |  |  |

\* These parameters are characterized but not tested.

\*\* These parameters are design targets and are not tested. No characterization data available at this time.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

2: Measurements are taken in EXTRC mode.

3: See Figure 13-1 for loading conditions.



#### FIGURE 13-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING -PIC12C508A, PIC12C509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCR509A, PIC12LCE518 and PIC12LCE519

# TABLE 13-5: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC12C508A, PIC12C509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCR509A, PIC12LCE518 and PIC12LCE519

| AC Characteristics |      | $ \begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ (commercial)} \\ & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ (industrial)} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ (extended)} \\ \mbox{Operating Voltage VDD range is described in Section 13.1} \\ \end{array} $ |       |                    |       |       |                        |  |
|--------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------|-------|-------|------------------------|--|
| Parameter<br>No.   | Sym  | Characteristic                                                                                                                                                                                                                                                                                                                                                                                         | Min   | Typ <sup>(1)</sup> | Max   | Units | Conditions             |  |
| 30                 | TmcL | MCLR Pulse Width (low)                                                                                                                                                                                                                                                                                                                                                                                 | 2000* |                    |       | ns    | VDD = 5 V              |  |
| 31                 | Twdt | Watchdog Timer Time-out Period<br>(No Prescaler)                                                                                                                                                                                                                                                                                                                                                       | 9*    | 18*                | 30*   | ms    | VDD = 5 V (Commercial) |  |
| 32                 | TDRT | Device Reset Timer Period <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                               | 9*    | 18*                | 30*   | ms    | VDD = 5 V (Commercial) |  |
| 34                 | Tioz | I/O Hi-impedance from MCLR Low                                                                                                                                                                                                                                                                                                                                                                         | —     | —                  | 2000* | ns    |                        |  |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 2: See Table 13-6.

| Oscillator  | Frequency | VDD =3.0V | VDD = 5.5V |
|-------------|-----------|-----------|------------|
| External RC | 4 MHz     | 240 µA*   | 800 µA*    |
| Internal RC | 4 MHz     | 320 µA    | 800 µA     |
| ХТ          | 4 MHz     | 300 µA    | 800 µA     |
| LP          | 32 KHz    | 19 µA     | 50 µA      |

# TABLE 14-1: DYNAMIC IDD (TYPICAL) - WDT ENABLED, 25°C

\*Does not include current through external R&C.

# FIGURE 14-3: TYPICAL IDD VS. VDD (WDT DIS, 25°C, FREQUENCY



# FIGURE 14-4: TYPICAL IDD VS. FREQUENCY (WDT DIS, 25°C, VDD = 5.5V)





FIGURE 14-6: SHORT DRT PERIOD VS. VDD



FIGURE 14-7: IOH vs. VOH, VDD = 2.5 V



FIGURE 14-8: IOH vs. VOH, VDD = 3.5 V



# **15.0 PACKAGING INFORMATION**

# 15.1 Package Marking Information

# 8-Lead PDIP (300 mil)



# 8-Lead SOIC (150 mil)



## 8-Lead SOIC (208 mil)

| xxxxxxx |
|---------|
| XXXXXXX |
| AABBCDE |
| Э)      |

# Example 12C508A 04I/PSAZ \$\$ 9825

# Example



# Example



# 8-Lead Windowed Ceramic Side Brazed (300 mil)



# Example



| Legend | : MMM                                                                             | Microchip part number information                         |  |  |  |  |
|--------|-----------------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|--|
| Ū      | XXX                                                                               | Customer specific information*                            |  |  |  |  |
|        | AA                                                                                | Year code (last 2 digits of calendar year)                |  |  |  |  |
|        | BB                                                                                | Week code (week of January 1 is week '01')                |  |  |  |  |
|        | С                                                                                 | Facility code of the plant at which wafer is manufactured |  |  |  |  |
|        |                                                                                   | O = Outside Vendor                                        |  |  |  |  |
|        |                                                                                   | C = 5" Line                                               |  |  |  |  |
|        |                                                                                   | S = 6" Line                                               |  |  |  |  |
|        |                                                                                   | H = 8" Line                                               |  |  |  |  |
|        | D                                                                                 | Mask revision number                                      |  |  |  |  |
|        | E                                                                                 | Assembly code of the plant or country of origin in which  |  |  |  |  |
|        |                                                                                   | part was assembled                                        |  |  |  |  |
| Note:  | : In the event the full Microchip part number cannot be marked on one line, i     |                                                           |  |  |  |  |
|        | be carried over to the next line thus limiting the number of available characters |                                                           |  |  |  |  |
|        | for customer specific information.                                                |                                                           |  |  |  |  |

\* Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask rev#, and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.



Package Type: K04-056 8-Lead Plastic Small Outline (SM) - Medium, 208 mil

| Units                   |                | INCHES* |       |       | MILLIMETERS |      |      |
|-------------------------|----------------|---------|-------|-------|-------------|------|------|
| Dimension Limits        |                | MIN     | NOM   | MAX   | MIN         | NOM  | MAX  |
| Pitch                   | р              |         | 0.050 |       |             | 1.27 |      |
| Number of Pins          | n              |         | 8     |       |             | 8    |      |
| Overall Pack. Height    | A              | 0.070   | 0.074 | 0.079 | 1.78        | 1.89 | 2.00 |
| Shoulder Height         | A1             | 0.037   | 0.042 | 0.048 | 0.94        | 1.08 | 1.21 |
| Standoff                | A2             | 0.002   | 0.005 | 0.009 | 0.05        | 0.14 | 0.22 |
| Molded Package Length   | D‡             | 0.200   | 0.205 | 0.210 | 5.08        | 5.21 | 5.33 |
| Molded Package Width    | E‡             | 0.203   | 0.208 | 0.213 | 5.16        | 5.28 | 5.41 |
| Outside Dimension       | E1             | 0.300   | 0.313 | 0.325 | 7.62        | 7.94 | 8.26 |
| Shoulder Radius         | R1             | 0.005   | 0.005 | 0.010 | 0.13        | 0.13 | 0.25 |
| Gull Wing Radius        | R2             | 0.005   | 0.005 | 0.010 | 0.13        | 0.13 | 0.25 |
| Foot Length             | L              | 0.011   | 0.016 | 0.021 | 0.28        | 0.41 | 0.53 |
| Foot Angle              | φ              | 0       | 4     | 8     | 0           | 4    | 8    |
| Radius Centerline       | L1             | 0.010   | 0.015 | 0.020 | 0.25        | 0.38 | 0.51 |
| Lead Thickness          | с              | 0.008   | 0.009 | 0.010 | 0.19        | 0.22 | 0.25 |
| Lower Lead Width        | B <sup>†</sup> | 0.014   | 0.017 | 0.020 | 0.36        | 0.43 | 0.51 |
| Mold Draft Angle Top    | α              | 0       | 12    | 15    | 0           | 12   | 15   |
| Mold Draft Angle Bottom | β              | 0       | 12    | 15    | 0           | 12   | 15   |

\* Controlling Parameter.

<sup>†</sup> Dimension "B" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B."

<sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E."

Е w D 2 n 1 U t А A1 ı. A2 с B1р eВ В

| Package Type: | K04-084 8-Lead Ceramic Side Brazed Dual In-line with Window (JW) – 300 | mil |
|---------------|------------------------------------------------------------------------|-----|
|---------------|------------------------------------------------------------------------|-----|

| Units                        |    | INCHES* |       |       | MILLIMETERS |       |       |
|------------------------------|----|---------|-------|-------|-------------|-------|-------|
| Dimension Limits             |    | MIN     | NOM   | MAX   | MIN         | NOM   | MAX   |
| PCB Row Spacing              |    |         | 0.300 |       |             | 7.62  |       |
| Number of Pins               | n  |         | 8     |       |             | 8     |       |
| Pitch                        | р  | 0.098   | 0.100 | 0.102 | 2.49        | 2.54  | 2.59  |
| Lower Lead Width             | В  | 0.016   | 0.018 | 0.020 | 0.41        | 0.46  | 0.51  |
| Upper Lead Width             | B1 | 0.050   | 0.055 | 0.060 | 1.27        | 1.40  | 1.52  |
| Lead Thickness               | с  | 0.008   | 0.010 | 0.012 | 0.20        | 0.25  | 0.30  |
| Top to Seating Plane         | A  | 0.145   | 0.165 | 0.185 | 3.68        | 4.19  | 4.70  |
| Top of Body to Seating Plane | A1 | 0.103   | 0.123 | 0.143 | 2.62        | 3.12  | 3.63  |
| Base to Seating Plane        | A2 | 0.025   | 0.035 | 0.045 | 0.64        | 0.89  | 1.14  |
| Tip to Seating Plane         | L  | 0.130   | 0.140 | 0.150 | 3.30        | 3.56  | 3.81  |
| Package Length               | D  | 0.510   | 0.520 | 0.530 | 12.95       | 13.21 | 13.46 |
| Package Width                | E  | 0.280   | 0.290 | 0.300 | 7.11        | 7.37  | 7.62  |
| Overall Row Spacing          | eB | 0.310   | 0.338 | 0.365 | 7.87        | 8.57  | 9.27  |
| Window Diameter              | W  | 0.161   | 0.166 | 0.171 | 4.09        | 4.22  | 4.34  |
| Lid Length                   | Т  | 0.440   | 0.450 | 0.460 | 11.18       | 11.43 | 11.68 |
| Lid Width                    | U  | 0.260   | 0.270 | 0.280 | 6.60        | 6.86  | 7.11  |

\* Controlling Parameter.