

Welcome to E-XFL.COM

## What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

-XF

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                          |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 4MHz                                                                         |
| Connectivity               | -                                                                            |
| Peripherals                | POR, WDT                                                                     |
| Number of I/O              | 5                                                                            |
| Program Memory Size        | 768B (512 x 12)                                                              |
| Program Memory Type        | ОТР                                                                          |
| EEPROM Size                | -                                                                            |
| RAM Size                   | 25 x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                    |
| Data Converters            | -                                                                            |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 8-SOIC (0.154", 3.90mm Width)                                                |
| Supplier Device Package    | 8-SOIC                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic12c508at-04e-sn |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### TABLE OF CONTENTS

| 1.0   | General Description                                                                   | 4   |
|-------|---------------------------------------------------------------------------------------|-----|
| 2.0   | PIC12C5XX Device Varieties                                                            | 7   |
| 3.0   | Architectural Overview                                                                | 9   |
| 4.0   | Memory Organization                                                                   | 13  |
| 5.0   | I/O Port                                                                              | 21  |
| 6.0   | Timer0 Module and TMR0 Register                                                       | 25  |
| 7.0   | EEPROM Peripheral Operation                                                           | 29  |
| 8.0   | Special Features of the CPU                                                           | 35  |
| 9.0   | Instruction Set Summary                                                               | 47  |
| 10.0  | Development Support                                                                   | 59  |
| 11.0  | Electrical Characteristics - PIC12C508/PIC12C509                                      | 65  |
| 12.0  | DC and AC Characteristics - PIC12C508/PIC12C509                                       | 75  |
| 13.0  | Electrical Characteristics PIC12C508A/PIC12C509A/PIC12LC508A/PIC12LC509A/PIC12CR509A/ |     |
|       | PIC12CE518/PIC12CE519/                                                                |     |
|       | PIC12LCE518/PIC12LCE519/PIC12LCR509A                                                  | 79  |
| 14.0  | DC and AC Characteristics                                                             |     |
|       | PIC12C508A/PIC12C509A/PIC12LC508A/PIC12LC509A/PIC12CE518/PIC12CE519/PIC12CR509A/      |     |
|       | PIC12LCE518/PIC12LCE519/ PIC12LCR509A                                                 | 93  |
| 15.0  | Packaging Information                                                                 | 99  |
| Index | ۲                                                                                     | 105 |
| PIC1  | 2C5XX Product Identification System                                                   | 109 |
| Sales | and Support:                                                                          | 109 |

#### To Our Valued Customers

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number. e.g., DS30000A is version A of document DS30000.

#### Errata

An errata sheet may exist for current devices, describing minor operational differences (from the data sheet) and recommended workarounds. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- · Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (602) 786-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Corrections to this Data Sheet**

We constantly strive to improve the quality of all our products and documentation. We have spent a great deal of time to ensure that this document is correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please:

- Fill out and mail in the reader response form in the back of this data sheet.
- E-mail us at webmaster@microchip.com.

We appreciate your assistance in making this a better document.

|             |                                               | PIC12C508(A)           | PIC12C509(A)           | PIC12CR509A        | PIC12CE518             | PIC12CE519             | PIC12C671              | PIC12C672              | PIC12CE673       | PIC12CE674       |
|-------------|-----------------------------------------------|------------------------|------------------------|--------------------|------------------------|------------------------|------------------------|------------------------|------------------|------------------|
| Clock       | Maximum<br>Frequency<br>of Operation<br>(MHz) | 4                      | 4                      | 4                  | 4                      | 4                      | 10                     | 10                     | 10               | 10               |
| Memory      | EPROM<br>Program<br>Memory                    | 512 x 12               | 1024 x 12              | 1024 x 12<br>(ROM) | 512 x 12               | 1024 x 12              | 1024 x 14              | 2048 x 14              | 1024 x 14        | 2048 x 14        |
|             | RAM Data<br>Memory<br>(bytes)                 | 25                     | 41                     | 41                 | 25                     | 41                     | 128                    | 128                    | 128              | 128              |
|             | EEPROM<br>Data Memory<br>(bytes)              | _                      | _                      | _                  | 16                     | 16                     | _                      | —                      | 16               | 16               |
| Peripherals | Timer<br>Module(s)                            | TMR0                   | TMR0                   | TMR0               | TMR0                   | TMR0                   | TMR0                   | TMR0                   | TMR0             | TMR0             |
|             | A/D Con-<br>verter (8-bit)<br>Channels        | _                      | _                      | _                  | _                      | _                      | 4                      | 4                      | 4                | 4                |
|             | Wake-up<br>from SLEEP<br>on pin<br>change     | Yes                    | Yes                    | Yes                | Yes                    | Yes                    | Yes                    | Yes                    | Yes              | Yes              |
|             | Interrupt<br>Sources                          | —                      | —                      | -                  |                        |                        | 4                      | 4                      | 4                | 4                |
| Features    | I/O Pins                                      | 5                      | 5                      | 5                  | 5                      | 5                      | 5                      | 5                      | 5                | 5                |
|             | Input Pins                                    | 1                      | 1                      | 1                  | 1                      | 1                      | 1                      | 1                      | 1                | 1                |
|             | Internal<br>Pull-ups                          | Yes                    | Yes                    | Yes                | Yes                    | Yes                    | Yes                    | Yes                    | Yes              | Yes              |
|             | In-Circuit<br>Serial<br>Programming           | Yes                    | Yes                    | _                  | Yes                    | Yes                    | Yes                    | Yes                    | Yes              | Yes              |
|             | Number of<br>Instructions                     | 33                     | 33                     | 33                 | 33                     | 33                     | 35                     | 35                     | 35               | 35               |
|             | Packages                                      | 8-pin DIP,<br>JW, SOIC | 8-pin DIP,<br>JW, SOIC | 8-pin DIP,<br>SOIC | 8-pin DIP,<br>JW, SOIC | 8-pin DIP,<br>JW, SOIC | 8-pin DIP,<br>JW, SOIC | 8-pin DIP,<br>JW, SOIC | 8-pin DIP,<br>JW | 8-pin DIP,<br>JW |

# TABLE 1-1: PIC12CXXX & PIC12CEXXX FAMILY OF DEVICES

All PIC12CXXX & PIC12CEXXX devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability.

All PIC12CXXX & PIC12CEXXX devices use serial programming with data pin GP0 and clock pin GP1.

# 2.0 PIC12C5XX DEVICE VARIETIES

A variety of packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in this section. When placing orders, please use the PIC12C5XX Product Identification System at the back of this data sheet to specify the correct part number.

## 2.1 UV Erasable Devices

The UV erasable version, offered in ceramic side brazed package, is optimal for prototype development and pilot programs.

The UV erasable version can be erased and reprogrammed to any of the configuration modes.

Note: Please note that erasing the device will also erase the pre-programmed internal calibration value for the internal oscillator. The calibration value must be saved prior to erasing the part.

Microchip's PICSTART<sup>®</sup> PLUS and PRO MATE<sup>®</sup> programmers all support programming of the PIC12C5XX. Third party programmers also are available; refer to the *Microchip Third Party Guide* for a list of sources.

#### 2.2 <u>One-Time-Programmable (OTP)</u> <u>Devices</u>

The availability of OTP devices is especially useful for customers who need the flexibility for frequent code updates or small volume applications.

The OTP devices, packaged in plastic packages permit the user to program them once. In addition to the program memory, the configuration bits must also be programmed.

#### 2.3 <u>Quick-Turnaround-Production (QTP)</u> <u>Devices</u>

Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who choose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices but with all EPROM locations and fuse options already programmed by the factory. Certain code and prototype verification procedures do apply before production shipments are available. Please contact your local Microchip Technology sales office for more details.

## 2.4 <u>Serialized Quick-Turnaround</u> <u>Production (SQTP<sup>SM</sup>) Devices</u>

Microchip offers a unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number which can serve as an entry-code, password or ID number.

# 2.5 Read Only Memory (ROM) Device

Microchip offers masked ROM to give the customer a low cost option for high volume, mature products.

#### 3.1 Clocking Scheme/Instruction Cycle

The clock input (OSC1/CLKIN pin) is internally divided by four to generate four non-overlapping quadrature clocks namely Q1, Q2, Q3 and Q4. Internally, the program counter is incremented every Q1, and the instruction is fetched from program memory and latched into instruction register in Q4. It is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow is shown in Figure 3-2 and Example 3-1.

#### 3.2 Instruction Flow/Pipelining

An Instruction Cycle consists of four Q cycles (Q1, Q2, Q3 and Q4). The instruction fetch and execute are pipelined such that fetch takes one instruction cycle while decode and execute takes another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the program counter to change (e.g., GOTO) then two cycles are required to complete the instruction (Example 3-1).

A fetch cycle begins with the program counter (PC) incrementing in Q1.

In the execution cycle, the fetched instruction is latched into the Instruction Register (IR) in cycle Q1. This instruction is then decoded and executed during the Q2, Q3, and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write).

## FIGURE 3-2: CLOCK/INSTRUCTION CYCLE



#### EXAMPLE 3-1: INSTRUCTION PIPELINE FLOW



# 4.0 MEMORY ORGANIZATION

PIC12C5XX memory is organized into program memory and data memory. For devices with more than 512 bytes of program memory, a paging scheme is used. Program memory pages are accessed using one STA-TUS register bit. For the PIC12C509, PIC12C509A, PICCR509A and PIC12CE519 with a data memory register file of more than 32 registers, a banking scheme is used. Data memory banks are accessed using the File Select Register (FSR).

#### 4.1 Program Memory Organization

The PIC12C5XX devices have a 12-bit Program Counter (PC) capable of addressing a 2K x 12 program memory space.

Only the first 512 x 12 (0000h-01FFh) for the PIC12C508. PIC12C508A and PIC12CE518 and 1K x 12 (0000h-03FFh) for the PIC12C509, PIC12C509A. PIC12CR509A, and PIC12CE519 are physically implemented. Refer to Figure 4-1. Accessing a location above these boundaries will cause a wraparound within the first 512 x 12 space (PIC12C508, PIC12C508A and PIC12CE518) or 1K x 12 space (PIC12C509, PIC12C509A, PIC12CR509A and PIC12CE519). The effective reset vector is at 000h, (see Figure 4-1). Location 01FFh (PIC12C508, PIC12C508A and PIC12CE518) or location 03FFh (PIC12C509, PIC12C509A, PIC12CR509A and PIC12CE519) contains the internal clock oscillator calibration value. This value should never be overwritten.

#### FIGURE 4-1: PROGRAM MEMORY MAP AND STACK



# 5.0 I/O PORT

As with any other register, the I/O register can be written and read under program control. However, read instructions (e.g., MOVF GPIO, W) always read the I/O pins independent of the pin's input/output modes. On RESET, all I/O ports are defined as input (inputs are at hi-impedance) since the I/O control registers are all set. See Section 7.0 for SCL and SDA description for PIC12CE5XX.

## 5.1 <u>GPIO</u>

GPIO is an 8-bit I/O register. Only the low order 6 bits are used (GP5:GP0). Bits 7 and 6 are unimplemented and read as '0's. Please note that GP3 is an input only pin. The configuration word can set several I/O's to alternate functions. When acting as alternate functions the pins will read as '0' during port read. Pins GP0, GP1, and GP3 can be configured with weak pull-ups and also with wake-up on change. The wake-up on change and weak pull-up functions are not pin selectable. If pin 4 is configured as MCLR, weak pullup is always on and wake-up on change for this pin is not enabled.

## 5.2 TRIS Register

The output driver control register is loaded with the contents of the W register by executing the TRIS f instruction. A '1' from a TRIS register bit puts the corresponding output driver in a hi-impedance mode. A '0' puts the contents of the output data latch on the selected pins, enabling the output buffer. The exceptions are GP3 which is input only and GP2 which may be controlled by the option register, see Figure 4-5.

| Note: | A read of the ports reads the pins, not the    |
|-------|------------------------------------------------|
|       | output data latches. That is, if an output     |
|       | driver on a pin is enabled and driven high,    |
|       | but the external system is holding it low, a   |
|       | read of the port will indicate that the pin is |
|       | low.                                           |

The TRIS registers are "write-only" and are set (output drivers disabled) upon RESET.

## 5.3 I/O Interfacing

The equivalent circuit for an I/O port pin is shown in Figure 5-1. All port pins, except GP3 which is input only, may be used for both input and output operations. For input operations these ports are non-latching. Any input must be present until read by an input instruction (e.g., MOVF GPIO, W). The outputs are latched and remain unchanged until the output latch is rewritten. To use a port pin as output, the corresponding direction control bit in TRIS must be cleared (= 0). For use as an input, the corresponding TRIS bit must be set. Any I/O pin (except GP3) can be programmed individually as input or output.



## FIGURE 5-1: EQUIVALENT CIRCUIT FOR A SINGLE I/O PIN

### FIGURE 8-11: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): SLOW VDD RISE TIME



#### 8.5 Device Reset Timer (DRT)

In the PIC12C5XX, DRT runs from RESET and varies based on oscillator selection (see Table 8-5.)

The DRT operates on an internal RC oscillator. The processor is kept in RESET as long as the DRT is active. The DRT delay allows VDD to rise above VDD min., and for the oscillator to stabilize.

Oscillator circuits based on crystals or ceramic resonators require a certain time after power-up to establish a stable oscillation. The on-chip DRT keeps the device in a RESET condition for approximately 18 ms after MCLR has reached a logic high (VIHMCLR) level. Thus, programming GP3/MCLR/VPP as MCLR and using an external RC network connected to the MCLR input is not required in most cases, allowing for savings in cost-sensitive and/or space restricted applications, as well as allowing the use of the GP3/MCLR/VPP pin as a general purpose input.

The Device Reset time delay will vary from chip to chip due to VDD, temperature, and process variation. See AC parameters for details.

The DRT will also be triggered upon a Watchdog Timer time-out. This is particularly important for applications using the WDT to wake from SLEEP mode automatically.

#### 8.6 Watchdog Timer (WDT)

The Watchdog Timer (WDT) is a free running on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the external RC oscillator of the GP5/OSC1/CLKIN pin and the internal 4 MHz oscillator. That means that the WDT will run even if the main processor clock has been stopped, for example, by execution of a SLEEP instruction. During normal operation or SLEEP, a WDT reset or wake-up reset generates a device RESET.

The  $\overline{TO}$  bit (STATUS<4>) will be cleared upon a Watchdog Timer reset.

The WDT can be permanently disabled by programming the configuration bit WDTE as a '0' (Section 8.1). Refer to the PIC12C5XX Programming Specifications to determine how to access the configuration word.

TABLE 8-5: DRT (DEVICE RESET TIMER PERIOD)

| Oscillator<br>Configuration | POR Reset       | Subsequent<br>Resets |  |
|-----------------------------|-----------------|----------------------|--|
| IntRC &<br>ExtRC            | 18 ms (typical) | 300 µs (typical)     |  |
| XT & LP                     | 18 ms (typical) | 18 ms (typical)      |  |

#### 8.6.1 WDT PERIOD

The WDT has a nominal time-out period of 18 ms, (with no prescaler). If a longer time-out period is desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT (under software control) by writing to the OPTION register. Thus, a time-out period of a nominal 2.3 seconds can be realized. These periods vary with temperature, VDD and part-to-part process variations (see DC specs).

Under worst case conditions (VDD = Min., Temperature = Max., max. WDT prescaler), it may take several seconds before a WDT time-out occurs.

#### 8.6.2 WDT PROGRAMMING CONSIDERATIONS

The CLRWDT instruction clears the WDT and the postscaler, if assigned to the WDT, and prevents it from timing out and generating a device RESET.

The SLEEP instruction resets the WDT and the postscaler, if assigned to the WDT. This gives the maximum SLEEP time before a WDT wake-up reset.



#### FIGURE 8-12: WATCHDOG TIMER BLOCK DIAGRAM

TABLE 8-6: SUMMARY OF REGISTERS ASSOCIATED WITH THE WATCHDOG TIMER

| Address | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-On<br>Reset | Value on<br>All Other<br>Resets |
|---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------------------------------|---------------------------------|
| N/A     | OPTION | GPWU  | GPPU  | TOCS  | T0SE  | PSA   | PS2   | PS1   | PS0   | 1111 1111                     | 1111 1111                       |

Legend: Shaded boxes = Not used by Watchdog Timer, - = unimplemented, read as '0', u = unchanged

# 9.0 INSTRUCTION SET SUMMARY

Each PIC12C5XX instruction is a 12-bit word divided into an OPCODE, which specifies the instruction type, and one or more operands which further specify the operation of the instruction. The PIC12C5XX instruction set summary in Table 9-2 groups the instructions into byte-oriented, bit-oriented, and literal and control operations. Table 9-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator is used to specify which one of the 32 file registers is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an 8 or 9-bit constant or literal value.

#### TABLE 9-1: OPCODE FIELD DESCRIPTIONS

| Field         | Description                                                                                                                                                                    |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f             | Register file address (0x00 to 0x7F)                                                                                                                                           |
| W             | Working register (accumulator)                                                                                                                                                 |
| b             | Bit address within an 8-bit file register                                                                                                                                      |
| k             | Literal field, constant data or label                                                                                                                                          |
| x             | Don't care location (= 0 or 1)<br>The assembler will generate code with $x = 0$ . It is<br>the recommended form of use for compatibility<br>with all Microchip software tools. |
| d             | Destination select;<br>d = 0 (store result in W)<br>d = 1 (store result in file register 'f')<br>Default is d = 1                                                              |
| label         | Label name                                                                                                                                                                     |
| TOS           | Top of Stack                                                                                                                                                                   |
| PC            | Program Counter                                                                                                                                                                |
| WDT           | Watchdog Timer Counter                                                                                                                                                         |
| TO            | Time-Out bit                                                                                                                                                                   |
| PD            | Power-Down bit                                                                                                                                                                 |
| dest          | Destination, either the W register or the specified register file location                                                                                                     |
| []            | Options                                                                                                                                                                        |
| ()            | Contents                                                                                                                                                                       |
| $\rightarrow$ | Assigned to                                                                                                                                                                    |
| < >           | Register bit field                                                                                                                                                             |
| ∈             | In the set of                                                                                                                                                                  |
| italics       | User defined term (font is courier)                                                                                                                                            |

All instructions are executed within a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1 µs. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2 µs.

Figure 9-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number:

0xhhh

where 'h' signifies a hexadecimal digit.

#### FIGURE 9-1: GENERAL FORMAT FOR INSTRUCTIONS

| Byte-oriented file register operations |                                                                |                                |       |                 |   |  |  |  |
|----------------------------------------|----------------------------------------------------------------|--------------------------------|-------|-----------------|---|--|--|--|
|                                        | 11                                                             | 65                             | 4     |                 | 0 |  |  |  |
|                                        | OPCODE                                                         | d                              |       | f (FILE #)      |   |  |  |  |
|                                        | d = 0 for destina<br>d = 1 for destina<br>f = 5-bit file regis | ition W<br>ition f<br>ster ade | dress | 6               |   |  |  |  |
| Bi                                     | t-oriented file regis                                          | ter ope                        | ratio | ns              |   |  |  |  |
|                                        | 11                                                             | 87                             | 5     | 4               | 0 |  |  |  |
|                                        | OPCODE                                                         | b (Bl                          | T #)  | f (FILE #)      |   |  |  |  |
|                                        | b = 3-bit bit add<br>f = 5-bit file regi                       | ress<br>ster ad                | ldres | s               |   |  |  |  |
| Li                                     | teral and control o                                            | peratio                        | ns (e | except GOTO)    |   |  |  |  |
|                                        | 11                                                             | 8                              | 7     |                 | 0 |  |  |  |
|                                        | OPCODE                                                         |                                |       | k (literal)     |   |  |  |  |
| k = 8-bit immediate value              |                                                                |                                |       |                 |   |  |  |  |
| Li                                     | teral and control o                                            | peratio                        | ns -  | GOTO instructio | n |  |  |  |
|                                        | 11                                                             | 9                              | 8     |                 | 0 |  |  |  |
|                                        | OPCODE                                                         |                                |       | k (literal)     |   |  |  |  |

k = 9-bit immediate value

| ADDWF                          | Add W a                                                                                                                                                                    | ind f                |      |  |  |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|--|--|
| Syntax:                        | [label]A                                                                                                                                                                   | DDWF                 | f,d  |  |  |
| Operands:                      | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in \ [0,1] \end{array}$                                                                                                           |                      |      |  |  |
| Operation:                     | (W) + (f)                                                                                                                                                                  | $\rightarrow$ (dest) |      |  |  |
| Status Affected:               | C, DC, Z                                                                                                                                                                   |                      |      |  |  |
| Encoding:                      | 0001                                                                                                                                                                       | 11df                 | ffff |  |  |
| Description:                   | Add the contents of the W register and<br>register 'f'. If 'd' is 0 the result is stored<br>in the W register. If 'd' is '1' the result is<br>stored back in register 'f'. |                      |      |  |  |
| Words:                         | 1                                                                                                                                                                          |                      |      |  |  |
| Cycles:                        | 1                                                                                                                                                                          |                      |      |  |  |
| Example:                       | ADDWF                                                                                                                                                                      | FSR, 0               |      |  |  |
| Before Instru<br>W =<br>FSR =  | ction<br>0x17<br>0xC2                                                                                                                                                      |                      |      |  |  |
| After Instruct<br>W =<br>FSR = | ion<br>0xD9<br>0xC2                                                                                                                                                        |                      |      |  |  |

| ANDWF                          | AND V                                                           | V with f                                                           |                                                             |                                            |  |  |
|--------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------|--|--|
| Syntax:                        | [ label ]                                                       | ANDWF                                                              | f,d                                                         |                                            |  |  |
| Operands:                      | $\begin{array}{l} 0 \leq f \leq 3 \\ d \in \ [0,1] \end{array}$ | 31<br>.]                                                           |                                                             |                                            |  |  |
| Operation:                     | (W) .AND. (f) $\rightarrow$ (dest)                              |                                                                    |                                                             |                                            |  |  |
| Status Affected:               | Z                                                               |                                                                    |                                                             |                                            |  |  |
| Encoding:                      | 0001                                                            | 01df                                                               | ffff                                                        |                                            |  |  |
| Description:                   | The con<br>AND'ed<br>result is<br>'1' the re                    | tents of the N<br>with register<br>stored in the<br>sult is stored | W register a<br>ff. If 'd' is (<br>W register<br>back in re | are<br>) the<br>: If 'd' is<br>gister 'f'. |  |  |
| Words:                         | 1                                                               |                                                                    |                                                             |                                            |  |  |
| Cycles:                        | 1                                                               |                                                                    |                                                             |                                            |  |  |
| Example:                       | ANDWF                                                           | FSR,                                                               | 1                                                           |                                            |  |  |
| Before Instru<br>W =<br>FSR =  | ction<br>0x17<br>0xC2                                           |                                                                    |                                                             |                                            |  |  |
| After Instruct<br>W =<br>FSR = | ion<br>0x17<br>0x02                                             |                                                                    |                                                             |                                            |  |  |

| ANDLW                 | W And literal with W                 |                                             |                                            |                          |  |  |  |
|-----------------------|--------------------------------------|---------------------------------------------|--------------------------------------------|--------------------------|--|--|--|
| Syntax:               | [ <i>label</i> ] ANDLW k             |                                             |                                            |                          |  |  |  |
| Operands:             | $0 \le k \le 255$                    |                                             |                                            |                          |  |  |  |
| Operation:            | (W).AND. (k) $\rightarrow$ (W)       |                                             |                                            |                          |  |  |  |
| Status Affected:      | Z                                    |                                             |                                            |                          |  |  |  |
| Encoding:             | 1110                                 | kkkk                                        | kkkk                                       |                          |  |  |  |
| Description:          | The conte<br>AND'ed w<br>result is p | ents of the<br>rith the eigl<br>laced in th | W register<br>ht-bit litera<br>e W registe | are<br>I 'k'. The<br>er. |  |  |  |
| Words:                | 1                                    |                                             |                                            |                          |  |  |  |
| Cycles:               | 1                                    |                                             |                                            |                          |  |  |  |
| Example:              | ANDLW                                | 0x5F                                        |                                            |                          |  |  |  |
| Before Instru<br>W =  | iction<br>0xA3                       |                                             |                                            |                          |  |  |  |
| After Instruct<br>W = | tion<br>0x03                         |                                             |                                            |                          |  |  |  |

| BCF                                   | Bit Clear                                                          | f             |          |   |  |
|---------------------------------------|--------------------------------------------------------------------|---------------|----------|---|--|
| Syntax:                               | [label]                                                            | BCF f,b       | )        |   |  |
| Operands:                             | $\begin{array}{l} 0 \leq f \leq 31 \\ 0 \leq b \leq 7 \end{array}$ |               |          |   |  |
| Operation:                            | $0 \rightarrow (f < b >)$                                          |               |          |   |  |
| Status Affected:                      | None                                                               |               |          |   |  |
| Encoding:                             | 0100                                                               | bbbf          | ffff     |   |  |
| Description:                          | Bit 'b' in re                                                      | gister 'f' is | cleared. | - |  |
| Words:                                | 1                                                                  |               |          |   |  |
| Cycles:                               | 1                                                                  |               |          |   |  |
| Example:                              | BCF                                                                | FLAG_REC      | 5, 7     |   |  |
| Before Instruction<br>FLAG_REG = 0xC7 |                                                                    |               |          |   |  |
| After Instruct<br>FLAG_RE             | ion<br>EG = 0x47                                                   |               |          |   |  |

| COMF                        | Complement f                                                                                                                                                         |  |  |  |  |  |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:                     | [label] COMF f,d                                                                                                                                                     |  |  |  |  |  |
| Operands:                   | 0 ≤ f ≤ 31<br>d ∈ [0,1]                                                                                                                                              |  |  |  |  |  |
| Operation:                  | $(\overline{f}) \rightarrow (dest)$                                                                                                                                  |  |  |  |  |  |
| Status Affected:            | Z                                                                                                                                                                    |  |  |  |  |  |
| Encoding:                   | 0010 01df ffff                                                                                                                                                       |  |  |  |  |  |
| Description:                | The contents of register 'f' are comple-<br>mented. If 'd' is 0 the result is stored in<br>the W register. If 'd' is 1 the result is<br>stored back in register 'f'. |  |  |  |  |  |
| Words:                      | 1                                                                                                                                                                    |  |  |  |  |  |
| Cycles:                     | 1                                                                                                                                                                    |  |  |  |  |  |
| Example:                    | COMF REG1,0                                                                                                                                                          |  |  |  |  |  |
| Before Instru<br>REG1       | uction<br>= 0x13                                                                                                                                                     |  |  |  |  |  |
| After Instruct<br>REG1<br>W | ion<br>= 0x13<br>= 0xEC                                                                                                                                              |  |  |  |  |  |

| DECF                                                    | Decrement f                                                                                                                        |  |  |  |  |  |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:                                                 | [label] DECF f,d                                                                                                                   |  |  |  |  |  |
| Operands:                                               | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in \left[0,1\right] \end{array}$                                                          |  |  |  |  |  |
| Operation:                                              | $(f)-1 \rightarrow (dest)$                                                                                                         |  |  |  |  |  |
| Status Affected:                                        | Z                                                                                                                                  |  |  |  |  |  |
| Encoding:                                               | 0000 11df ffff                                                                                                                     |  |  |  |  |  |
| Description:                                            | Decrement register 'f'. If 'd' is 0 the result is stored in the W register. If 'd' is 1 the result is stored back in register 'f'. |  |  |  |  |  |
| Words:                                                  | 1                                                                                                                                  |  |  |  |  |  |
| Cycles:                                                 | 1                                                                                                                                  |  |  |  |  |  |
| Example:                                                | decf cnt, 1                                                                                                                        |  |  |  |  |  |
| Before Instru<br>CNT<br>Z<br>After Instruct<br>CNT<br>Z | $ \begin{array}{rcl} \text{ction} \\ = & 0x01 \\ = & 0 \\ \text{ion} \\ = & 0x00 \\ = & 1 \end{array} $                            |  |  |  |  |  |

| DECFSZ                                                | Decrement f, Skip if 0                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:                                               | [label] DECFSZ f,d                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Operands:                                             | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in \ [0,1] \end{array}$                                                                                                                                                                                                                                                                    |  |  |  |  |
| Operation:                                            | (f) $- 1 \rightarrow d$ ; skip if result = 0                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Status Affected:                                      | None                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Encoding:                                             | 0010 11df ffff                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| Description:                                          | The contents of register 'f' are decre-<br>mented. If 'd' is 0 the result is placed in<br>the W register. If 'd' is 1 the result is<br>placed back in register 'f'.<br>If the result is 0, the next instruction,<br>which is already fetched, is discarded<br>and an NOP is executed instead mak-<br>ion it a two cycle instruction |  |  |  |  |
| Words:                                                | 1                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Cycles:                                               | 1(2)                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Example:                                              | HERE DECFSZ CNT, 1<br>GOTO LOOP<br>CONTINUE •<br>•                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Before Instru                                         | ction                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| PC                                                    | = address (HERE)                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| After Instruct<br>CNT<br>if CNT<br>PC<br>if CNT<br>PC | <pre>ion = CNT - 1; = 0, = address (CONTINUE); ≠ 0, = address (HERE+1)</pre>                                                                                                                                                                                                                                                        |  |  |  |  |
| GOTO                                                  | Unconditional Branch                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Syntax:                                               | [ <i>label</i> ] GOTO k                                                                                                                                                                                                                                                                                                             |  |  |  |  |

| Syntax:                | [ label ]                                                          | GOTO                                                               | k                                                         |                                           |  |
|------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------|--|
| Operands:              | $0 \le k \le 5$                                                    | 11                                                                 |                                                           |                                           |  |
| Operation:             | $k \rightarrow PC < 8:0>;$<br>STATUS<6:5> $\rightarrow PC < 10:9>$ |                                                                    |                                                           |                                           |  |
| Status Affected:       | None                                                               |                                                                    |                                                           |                                           |  |
| Encoding:              | 101k                                                               | kkkk                                                               | kkkk                                                      |                                           |  |
| Description:           | GOTO is an<br>9-bit imme<br>bits <8:0><br>loaded fro<br>two cycle  | n uncondit<br>ediate valu<br>. The uppe<br>m STATUS<br>instruction | ional brand<br>e is loaded<br>er bits of Pe<br>S<6:5>. GO | ch. The<br>l into PC<br>C are<br>vTO is a |  |
| Words:                 | 1                                                                  |                                                                    |                                                           |                                           |  |
| Cycles:                | 2                                                                  |                                                                    |                                                           |                                           |  |
| Example:               | GOTO THI                                                           | ERE                                                                |                                                           |                                           |  |
| After Instruct<br>PC = | ion<br>address                                                     | (THERE)                                                            |                                                           |                                           |  |

| INCF                                               | Increment f                                                                                                                                                         |  |  |  |  |  |
|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:                                            | [label] INCF f,d                                                                                                                                                    |  |  |  |  |  |
| Operands:                                          | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in \left[0,1\right] \end{array}$                                                                                           |  |  |  |  |  |
| Operation:                                         | (f) + 1 $\rightarrow$ (dest)                                                                                                                                        |  |  |  |  |  |
| Status Affected:                                   | Z                                                                                                                                                                   |  |  |  |  |  |
| Encoding:                                          | 0010 10df ffff                                                                                                                                                      |  |  |  |  |  |
| Description:                                       | The contents of register 'f' are incre-<br>mented. If 'd' is 0 the result is placed in<br>the W register. If 'd' is 1 the result is<br>placed back in register 'f'. |  |  |  |  |  |
| Words:                                             | 1                                                                                                                                                                   |  |  |  |  |  |
| Cycles:                                            | 1                                                                                                                                                                   |  |  |  |  |  |
| Example:                                           | INCF CNT, 1                                                                                                                                                         |  |  |  |  |  |
| Before Instru<br>CNT<br>Z<br>After Instruct<br>CNT | iction<br>= 0xFF<br>= 0<br>tion<br>= 0x00                                                                                                                           |  |  |  |  |  |
| Z<br>INCFSZ                                        | = 1<br>Increment f, Skip if 0                                                                                                                                       |  |  |  |  |  |
| Syntax:                                            | [label] INCFSZ f,d                                                                                                                                                  |  |  |  |  |  |
| Operands:                                          | $0 \le f \le 31$                                                                                                                                                    |  |  |  |  |  |

| Syntax:                                               | [ label ]                                                                                                       | INCFSZ                                                                                                                      | f,d                                                                                                              |                                                                       |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| Operands:                                             | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in \left[0,1\right] \end{array}$                                       |                                                                                                                             |                                                                                                                  |                                                                       |
| Operation:                                            | (f) + 1 $\rightarrow$                                                                                           | (dest), sł                                                                                                                  | kip if resu                                                                                                      | lt = 0                                                                |
| Status Affected:                                      | None                                                                                                            |                                                                                                                             |                                                                                                                  |                                                                       |
| Encoding:                                             | 0011                                                                                                            | 11df                                                                                                                        | ffff                                                                                                             |                                                                       |
| Description:                                          | The conte<br>mented. If<br>the W regi<br>placed bac<br>If the resultion, which<br>carded and<br>instead mation. | nts of regis<br>'d' is 0 the<br>ster. If 'd' i<br>ck in regist<br>It is 0, ther<br>n is already<br>d an NOP<br>aking it a t | ster 'f' are<br>result is p<br>s 1 the res<br>er 'f'.<br>h the next i<br>/ fetched,<br>is execute<br>wo cycle in | incre-<br>laced in<br>sult is<br>instruc-<br>is dis-<br>ed<br>nstruc- |
| Words:                                                | 1                                                                                                               |                                                                                                                             |                                                                                                                  |                                                                       |
| Cycles:                                               | 1(2)                                                                                                            |                                                                                                                             |                                                                                                                  |                                                                       |
| Example:                                              | HERE<br>CONTINUE                                                                                                | INCFSZ<br>GOTO<br>-                                                                                                         | CN<br>LOOI                                                                                                       | r, 1<br>?                                                             |
| Defere Instru                                         | otion                                                                                                           | •                                                                                                                           |                                                                                                                  |                                                                       |
| PC                                                    | = addre                                                                                                         | ess (HER)                                                                                                                   | Ε)                                                                                                               |                                                                       |
| After Instruct<br>CNT<br>if CNT<br>PC<br>if CNT<br>PC | tion<br>= CNT<br>= 0,<br>= addre<br>≠ 0,<br>= addre                                                             | + 1;<br>ess (CON                                                                                                            | <pre>FINUE); ( +1)</pre>                                                                                         |                                                                       |

| IORLW                       | Inclusive OR literal with W                                                                                            |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------|
| Syntax:                     | [ <i>label</i> ] IORLW k                                                                                               |
| Operands:                   | $0 \le k \le 255$                                                                                                      |
| Operation:                  | (W) .OR. (k) $\rightarrow$ (W)                                                                                         |
| Status Affected:            | Z                                                                                                                      |
| Encoding:                   | 1101 kkkk kkkk                                                                                                         |
| Description:                | The contents of the W register are<br>OR'ed with the eight bit literal 'k'. The<br>result is placed in the W register. |
| Words:                      | 1                                                                                                                      |
| Cycles:                     | 1                                                                                                                      |
| Example:                    | IORLW 0x35                                                                                                             |
| Before Instru<br>W =        | uction<br>0x9A                                                                                                         |
| After Instruc<br>W =<br>Z = | tion<br>0xBF<br>0                                                                                                      |

| IORWF        |                                         | Inclusive OR W with f             |                                          |                                                          |                                                          |                                |
|--------------|-----------------------------------------|-----------------------------------|------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|--------------------------------|
| Syntax:      |                                         | [ lab                             | oel]                                     | IORWF                                                    | f,d                                                      |                                |
| Operand      | ls:                                     | 0 ≤ 1<br>d ∈                      | f ≤ 31<br>[0,1]                          |                                                          |                                                          |                                |
| Operatio     | n:                                      | (W).                              | OR.                                      | $(f) \rightarrow (de)$                                   | st)                                                      |                                |
| Status A     | ffected:                                | Ζ                                 |                                          |                                                          |                                                          |                                |
| Encodin      | g:                                      | 00                                | 01                                       | 00df                                                     | ffff                                                     |                                |
| Descript     | ion:                                    | Inclu<br>ter 'f<br>the \<br>place | isive C<br>'. If 'd'<br>N regi<br>ed bao | OR the W<br>is 0 the re<br>ster. If 'd' i<br>ck in regis | register wi<br>esult is pla-<br>is 1 the res<br>ter 'f'. | th regis-<br>ced in<br>sult is |
| Words:       |                                         | 1                                 |                                          |                                                          |                                                          |                                |
| Cycles:      |                                         | 1                                 |                                          |                                                          |                                                          |                                |
| Example      | <b>:</b> :                              | IOR                               | WF                                       |                                                          | RESULT,                                                  | 0                              |
| Befo<br>Afte | Pre Instru<br>RESULT<br>W<br>r Instruct | ction<br>=<br>=<br>ion            | 0x13<br>0x91                             |                                                          |                                                          |                                |
|              | W<br>Z                                  | =<br>=                            | 0x93<br>0                                |                                                          |                                                          |                                |

NOTES:







FIGURE 12-8: IOL vs. VOL, VDD = 5.5 V



## 13.2 DC CHARACTERISTICS:

#### PIC12LC508A/509A (Commercial, Industrial) PIC12LCE518/519 (Commercial, Industrial) PIC12LCR509A (Commercial, Industrial)

|               | DC Characteristics<br>Power Supply Pins       |               | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \ (commercial) \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \ (industrial) \end{array}$ |                    |        |          |                                                                              |
|---------------|-----------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|----------|------------------------------------------------------------------------------|
| Parm<br>No.   | Characteristic                                | Sym           | Min                                                                                                                                                                                                                                              | Typ <sup>(1)</sup> | Max    | Units    | Conditions                                                                   |
| D001          | Supply Voltage                                | Vdd           | 2.5                                                                                                                                                                                                                                              |                    | 5.5    | V        | Fosc = DC to 4 MHz (Commercial/<br>Industrial)                               |
| D002          | RAM Data Retention<br>Voltage <sup>(2)</sup>  | Vdr           |                                                                                                                                                                                                                                                  | 1.5*               |        | V        | Device in SLEEP mode                                                         |
| D003          | VDD Start Voltage to ensure<br>Power-on Reset | VPOR          |                                                                                                                                                                                                                                                  | Vss                |        | V        | See section on Power-on Reset for details                                    |
| D004          | VDD Rise Rate to ensure<br>Power-on Reset     | SVDD          | 0.05*                                                                                                                                                                                                                                            |                    |        | V/ms     | See section on Power-on Reset for details                                    |
| D010          | Supply Current <sup>(3)</sup>                 | IDD           | —                                                                                                                                                                                                                                                | 0.4                | 0.8    | mA       | XT and EXTRC options (Note 4)<br>Fosc = 4 MHz, VDD = 2.5V                    |
| D010C         |                                               |               | —                                                                                                                                                                                                                                                | 0.4                | 0.8    | mA       | INTRC Option<br>Fosc = 4 MHz, VDD = 2.5V                                     |
| D010A         |                                               |               | —                                                                                                                                                                                                                                                | 15                 | 23     | μA       | LP OPTION, Commercial Temperature<br>FOSC = 32 kHz, VDD = 2.5V, WDT disabled |
|               |                                               |               | _                                                                                                                                                                                                                                                | 15                 | 31     | μA       | LP OPTION, Industrial Temperature<br>Fosc = 32 kHz, VDD = 2.5V, WDT disabled |
| D020          | Power-Down Current <sup>(5)</sup>             | IPD           |                                                                                                                                                                                                                                                  |                    | _      | _        |                                                                              |
| D021<br>D021B |                                               |               |                                                                                                                                                                                                                                                  | 0.2<br>0.2         | 3<br>4 | μΑ<br>μΑ | VDD = 2.5V, Commercial<br>VDD = 2.5V, Industrial                             |
|               |                                               | $\Delta$ IWDT | —                                                                                                                                                                                                                                                | 2.0<br>2.0         | 4<br>5 | mA<br>mA | VDD = 2.5V, Commercial<br>VDD = 2.5V, Industrial                             |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

- 2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
- 3: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern, and temperature also have an impact on the current consumption.
  - a) The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to Vss, TOCKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.
  - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode.
- 4: Does not include current through Rext. The current through the resistor can be estimated by the formula: IR = VDD/2Rext (mA) with Rext in kOhm.
- 5: The power down current in SLEEP mode does not depend on the oscillator type. Power down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss.

#### TABLE 13-6: DRT (DEVICE RESET TIMER PERIOD) - PIC12C508A, PIC12C509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCR509A, PIC12LCE518 and PIC12LCE519

| Oscillator Configuration | POR Reset                      | Subsequent Resets               |
|--------------------------|--------------------------------|---------------------------------|
| IntRC & ExtRC            | 18 ms (typical) <sup>(1)</sup> | 300 µs (typical) <sup>(1)</sup> |
| XT & LP                  | 18 ms (typical) <sup>(1)</sup> | 18 ms (typical) <sup>(1)</sup>  |

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### FIGURE 13-5: TIMER0 CLOCK TIMINGS - PIC12C508A, PIC12C509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCR509A, PIC12LCE518 and PIC12LCE519



#### TABLE 13-7: TIMER0 CLOCK REQUIREMENTS - PIC12C508A, PIC12C509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCR509A, PIC12LCE518 and PIC12LCE519

| AC               | Charao | cteristics         | $\begin{array}{l} \mbox{ing Conditions (unless otherwise specified)} \\ \mbox{ature} & 0^\circ C \leq TA \leq +70^\circ C \ (commercial) \\ & -40^\circ C \leq TA \leq +85^\circ C \ (industrial) \\ & -40^\circ C \leq TA \leq +125^\circ C \ (extended) \\ \mbox{VDD range is described in Section 13.1.} \end{array}$ |                              |                    |     |       |                                                                |
|------------------|--------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------|-----|-------|----------------------------------------------------------------|
| Parameter<br>No. | Sym    | Characteristic     |                                                                                                                                                                                                                                                                                                                          | Min                          | Тур <sup>(1)</sup> | Max | Units | Conditions                                                     |
| 40               | Tt0H   | T0CKI High Pulse V | Vidth - No Prescaler                                                                                                                                                                                                                                                                                                     | 0.5 TCY + 20*                | —                  | _   | ns    |                                                                |
|                  |        |                    | - With Prescaler                                                                                                                                                                                                                                                                                                         | 10*                          | —                  |     | ns    |                                                                |
| 41               | Tt0L   | T0CKI Low Pulse W  | Vidth - No Prescaler                                                                                                                                                                                                                                                                                                     | 0.5 Tcy + 20*                | —                  |     | ns    |                                                                |
|                  |        |                    | - With Prescaler                                                                                                                                                                                                                                                                                                         | 10*                          | —                  |     | ns    |                                                                |
| 42               | Tt0P   | T0CKI Period       |                                                                                                                                                                                                                                                                                                                          | 20 or <u>Tcy + 40</u> *<br>N | _                  | _   | ns    | Whichever is greater.<br>N = Prescale Value<br>(1, 2, 4,, 256) |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

NOTES:

# **15.0 PACKAGING INFORMATION**

## 15.1 Package Marking Information

## 8-Lead PDIP (300 mil)



## 8-Lead SOIC (150 mil)



#### 8-Lead SOIC (208 mil)

| xxxxxxx |
|---------|
| XXXXXXX |
| AABBCDE |
| Э)      |

# Example 12C508A 04I/PSAZ \$\$ 9825

## Example



## Example



## 8-Lead Windowed Ceramic Side Brazed (300 mil)



#### Example



| Legend | : MMM                                                                             | Microchip part number information                         |  |  |  |  |  |
|--------|-----------------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|--|--|
| Ū      | XXX                                                                               | Customer specific information*                            |  |  |  |  |  |
|        | AA                                                                                | Year code (last 2 digits of calendar year)                |  |  |  |  |  |
|        | BB                                                                                | Week code (week of January 1 is week '01')                |  |  |  |  |  |
|        | С                                                                                 | Facility code of the plant at which wafer is manufactured |  |  |  |  |  |
|        |                                                                                   | O = Outside Vendor                                        |  |  |  |  |  |
|        |                                                                                   | C = 5" Line                                               |  |  |  |  |  |
|        |                                                                                   | S = 6" Line                                               |  |  |  |  |  |
|        |                                                                                   | H = 8" Line                                               |  |  |  |  |  |
|        | D                                                                                 | Mask revision number                                      |  |  |  |  |  |
|        | E                                                                                 | Assembly code of the plant or country of origin in which  |  |  |  |  |  |
|        |                                                                                   | part was assembled                                        |  |  |  |  |  |
| Note:  | In the event the full Microchip part number cannot be marked on one line,         |                                                           |  |  |  |  |  |
|        | be carried over to the next line thus limiting the number of available characters |                                                           |  |  |  |  |  |
|        | for customer specific information.                                                |                                                           |  |  |  |  |  |

\* Standard OTP marking consists of Microchip part number, year code, week code, facility code, mask rev#, and assembly code. For OTP marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.

# Package Type: K04-018 8-Lead Plastic Dual In-line (P) - 300 mil



| Units                        |                 | INCHES* |       |       | MILLIMETERS |      |      |
|------------------------------|-----------------|---------|-------|-------|-------------|------|------|
| Dimension Limits             |                 | MIN     | NOM   | MAX   | MIN         | NOM  | MAX  |
| PCB Row Spacing              |                 |         | 0.300 |       |             | 7.62 |      |
| Number of Pins               | n               |         | 8     |       |             | 8    |      |
| Pitch                        | р               |         | 0.100 |       |             | 2.54 |      |
| Lower Lead Width             | В               | 0.014   | 0.018 | 0.022 | 0.36        | 0.46 | 0.56 |
| Upper Lead Width             | B1 <sup>†</sup> | 0.055   | 0.060 | 0.065 | 1.40        | 1.52 | 1.65 |
| Shoulder Radius              | R               | 0.000   | 0.005 | 0.010 | 0.00        | 0.13 | 0.25 |
| Lead Thickness               | с               | 0.006   | 0.012 | 0.015 | 0.20        | 0.29 | 0.38 |
| Top to Seating Plane         | A               | 0.140   | 0.150 | 0.160 | 3.56        | 3.81 | 4.06 |
| Top of Lead to Seating Plane | A1              | 0.060   | 0.080 | 0.100 | 1.52        | 2.03 | 2.54 |
| Base to Seating Plane        | A2              | 0.005   | 0.020 | 0.035 | 0.13        | 0.51 | 0.89 |
| Tip to Seating Plane         | L               | 0.120   | 0.130 | 0.140 | 3.05        | 3.30 | 3.56 |
| Package Length               | D‡              | 0.355   | 0.370 | 0.385 | 9.02        | 9.40 | 9.78 |
| Molded Package Width         | E‡              | 0.245   | 0.250 | 0.260 | 6.22        | 6.35 | 6.60 |
| Radius to Radius Width       | E1              | 0.267   | 0.280 | 0.292 | 6.78        | 7.10 | 7.42 |
| Overall Row Spacing eB       |                 | 0.310   | 0.342 | 0.380 | 7.87        | 8.67 | 9.65 |
| Mold Draft Angle Top         | α               | 5       | 10    | 15    | 5           | 10   | 15   |
| Mold Draft Angle Bottom      | β               | 5       | 10    | 15    | 5           | 10   | 15   |

\* Controlling Parameter.

- <sup>†</sup> Dimension "B1" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B1."
- <sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E."

NOTES: