



Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

# Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | -                                                                          |
| Peripherals                | POR, WDT                                                                   |
| Number of I/O              | 5                                                                          |
| Program Memory Size        | 1.5KB (1K x 12)                                                            |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 41 × 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                |
| Data Converters            | -                                                                          |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 8-SOIC (0.209", 5.30mm Width)                                              |
| Supplier Device Package    | 8-SOIJ                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic12c509-04i-sm |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC12C5XX family can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC12C5XX uses a Harvard architecture in which program and data are accessed on separate buses. This improves bandwidth over traditional von Neumann architecture where program and data are fetched on the same bus. Separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. Instruction opcodes are 12-bits wide making it possible to have all single word instructions. A 12-bit wide program memory access bus fetches a 12-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (33) execute in a single cycle (1µs @ 4MHz) except for program branches.

The table below lists program memory (EPROM), data memory (RAM), ROM memory, and non-volatile (EEPROM) for each device.

|             |                  | Memory         |             |                |  |  |  |  |  |  |  |  |
|-------------|------------------|----------------|-------------|----------------|--|--|--|--|--|--|--|--|
| Device      | EPROM<br>Program | ROM<br>Program | RAM<br>Data | EEPROM<br>Data |  |  |  |  |  |  |  |  |
| PIC12C508   | 512 x 12         |                | 25          |                |  |  |  |  |  |  |  |  |
| PIC12C509   | 1024 x 12        |                | 41          |                |  |  |  |  |  |  |  |  |
| PIC12C508A  | 512 x 12         |                | 25          |                |  |  |  |  |  |  |  |  |
| PIC12C509A  | 1024 x 12        |                | 41          |                |  |  |  |  |  |  |  |  |
| PIC12CR509A |                  | 1024 x 12      | 41          |                |  |  |  |  |  |  |  |  |
| PIC12CE518  | 512 x 12         |                | 25 x 8      | 16 x 8         |  |  |  |  |  |  |  |  |
| PIC12CE519  | 1024 x 12        |                | 41 x 8      | 16 x 8         |  |  |  |  |  |  |  |  |

The PIC12C5XX can directly or indirectly address its register files and data memory. All special function registers including the program counter are mapped in the data memory. The PIC12C5XX has a highly orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any addressing mode. This symmetrical nature and lack of 'special optimal situations' make programming with the PIC12C5XX simple yet efficient. In addition, the learning curve is reduced significantly.

The PIC12C5XX device contains an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8-bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, typically one operand is the W (working) register. The other operand is either a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the STATUS register. The C and DC bits operate as a borrow and digit borrow out bit, respectively, in subtraction. See the SUBWF and ADDWF instructions for examples.

A simplified block diagram is shown in Figure 3-1, with the corresponding device pins described in Table 3-1.

| Name           | DIP<br>Pin # | SOIC<br>Pin # | I/O/P<br>Type | Buffer<br>Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------|--------------|---------------|---------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GP0            | 7            | 7             | I/O           | TTL/ST         | Bi-directional I/O port/ serial programming data. Can<br>be software programmed for internal weak pull-up and<br>wake-up from SLEEP on pin change. This buffer is a<br>Schmitt Trigger input when used in serial programming<br>mode.                                                                                                                                                                                                               |
| GP1            | 6            | 6             | I/O           | TTL/ST         | Bi-directional I/O port/ serial programming clock. Can<br>be software programmed for internal weak pull-up and<br>wake-up from SLEEP on pin change. This buffer is a<br>Schmitt Trigger input when used in serial programming<br>mode.                                                                                                                                                                                                              |
| GP2/T0CKI      | 5            | 5             | I/O           | ST             | Bi-directional I/O port. Can be configured as T0CKI.                                                                                                                                                                                                                                                                                                                                                                                                |
| GP3/MCLR/Vpp   | 4            | 4             | 1             | TTL/ST         | Input port/master clear (reset) input/programming volt-<br>age input. When configured as MCLR, this pin is an<br>active low reset to the device. Voltage on MCLR/VPP<br>must not exceed VDD during normal device operation<br>or the device will enter programming mode. Can be<br>software programmed for internal weak pull-up and<br>wake-up from SLEEP on pin change. Weak pull-up<br>always on if configured as MCLR. ST when in MCLR<br>mode. |
| GP4/OSC2       | 3            | 3             | I/O           | TTL            | Bi-directional I/O port/oscillator crystal output. Con-<br>nections to crystal or resonator in crystal oscillator<br>mode (XT and LP modes only, GPIO in other modes).                                                                                                                                                                                                                                                                              |
| GP5/OSC1/CLKIN | 2            | 2             | I/O           | TTL/ST         | Bidirectional IO port/oscillator crystal input/external<br>clock source input (GPIO in Internal RC mode only,<br>OSC1 in all other oscillator modes). TTL input when<br>GPIO, ST input in external RC oscillator mode.                                                                                                                                                                                                                              |
| VDD            | 1            | 1             | Р             | _              | Positive supply for logic and I/O pins                                                                                                                                                                                                                                                                                                                                                                                                              |
| Vss            | 8            | 8             | Р             | _              | Ground reference for logic and I/O pins                                                                                                                                                                                                                                                                                                                                                                                                             |

| TABLE 3-1: | PIC12C5XX | PINOUT | DESCRIPTION |
|------------|-----------|--------|-------------|
|            |           |        |             |

Legend: I = input, O = output, I/O = input/output, P = power, — = not used, TTL = TTL input, ST = Schmitt Trigger input

# 6.0 TIMER0 MODULE AND TMR0 REGISTER

The Timer0 module has the following features:

- 8-bit timer/counter register, TMR0
- Readable and writable
- 8-bit software programmable prescaler
- Internal or external clock select
- Edge select for external clock

Figure 6-1 is a simplified block diagram of the Timer0 module.

Timer mode is selected by clearing the T0CS bit (OPTION<5>). In timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 register is written, the increment is inhibited for the following two instruction cycles (Figure 6-2 and Figure 6-3). The user can work around this by writing an adjusted value to the TMR0 register.

Counter mode is selected by setting the T0CS bit (OPTION<5>). In this mode, Timer0 will increment either on every rising or falling edge of pin T0CKI. The T0SE bit (OPTION<4>) determines the source edge. Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 6.1.

The prescaler may be used by either the Timer0 module or the Watchdog Timer, but not both. The prescaler assignment is controlled in software by the control bit PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4,..., 1:256 are selectable. Section 6.2 details the operation of the prescaler.

A summary of registers associated with the Timer0 module is found in Table 6-1.



#### FIGURE 6-1: TIMER0 BLOCK DIAGRAM



#### FIGURE 6-2: TIMER0 TIMING: INTERNAL CLOCK/NO PRESCALE

### FIGURE 6-3: TIMER0 TIMING: INTERNAL CLOCK/PRESCALE 1:2



#### TABLE 6-1: REGISTERS ASSOCIATED WITH TIMER0

| Address | Name   | Bit 7    | Bit 6      | Bit 5     | Bit 4    | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>Power-On<br>Reset | Value on<br>All Other<br>Resets |
|---------|--------|----------|------------|-----------|----------|-------|-------|-------|-------|-------------------------------|---------------------------------|
| 01h     | TMR0   | Timer0 - | 8-bit real | -time clo | ck/count | ter   |       |       |       | xxxx xxxx                     | uuuu uuuu                       |
| N/A     | OPTION | GPWU     | GPPU       | TOCS      | T0SE     | PSA   | PS2   | PS1   | PS0   | 1111 1111                     | 1111 1111                       |
| N/A     | TRIS   | _        | —          | GP5       | GP4      | GP3   | GP2   | GP1   | GP0   | 11 1111                       | 11 1111                         |

Legend: Shaded cells not used by Timer0, - = unimplemented, x = unknown, u = unchanged,

### 7.0 EEPROM PERIPHERAL OPERATION

# This section applies to PIC12CE518 and PIC12CE519 only.

The PIC12CE518 and PIC12CE519 each have 16 bytes of EEPROM data memory. The EEPROM memory has an endurance of 1,000,000 erase/write cycles and a data retention of greater than 40 years. The EEPROM data memory supports a bi-directional 2-wire bus and data transmission protocol. These two-wires are serial data (SDA) and serial clock (SCL), that are mapped to bit6 and bit7, respectively, of the GPIO register (SFR 06h). Unlike the GP0-GP5 that are connected to the internal EEPROM peripheral. For most applications, all that is required is calls to the following functions:

; Byte\_Write: Byte write routine Inputs: EEPROM Address EEADDR : ; EEPROM Data EEDATA Outputs: Return 01 in W if OK, else ; return 00 in W ; ; Read\_Current: Read EEPROM at address currently held by EE device. Inputs: NONE ; Outputs: EEPROM Data EEDATA ; Return 01 in W if OK, else ; return 00 in W ; ; Read\_Random: Read EEPROM byte at supplied address Inputs: EEPROM Address : FFADDR ; Outputs: EEPROM Data EEDATA Return 01 in W if OK, ; else return 00 in W

The code for these functions is available on our website www.microchip.com. The code will be accessed by either including the source code FL51XINC.ASM or by linking FLASH5IX.ASM.

It is very important to check the return codes when using these calls, and retry the operation if unsuccessful. Unsuccessful return codes occur when the EE data memory is busy with the previous write, which can take up to 4 mS.

#### 7.0.1 SERIAL DATA

SDA is a bi-directional pin used to transfer addresses and data into and data out of the device.

For normal data transfer SDA is allowed to change only during SCL low. Changes during SCL high are reserved for indicating the START and STOP conditions.

The EEPROM interface is a 2-wire bus protocol consisting of data (SDA) and a clock (SCL). Although these lines are mapped into the GPIO register, they are not accessible as external pins; only to the internal EEPROM peripheral. SDA and SCL operation is also slightly different than GPO-GP5 as listed below. Namely, to avoid code overhead in modifying the TRIS register, both SDA and SCL are always outputs. To read data from the EEPROM peripheral requires outputting a '1' on SDA placing it in high-Z state, where only the internal 100K pull-up is active on the SDA line.

SDA:

Built-in 100K (typical) pull-up to VDD Open-drain (pull-down only) Always an output Outputs a '1' on reset

SCL: Full CMOS output Always an output Outputs a '1' on reset

The following example requires:

- · Code Space: 77 words
- RAM Space: 5 bytes (4 are overlayable)
- Stack Levels:1 (The call to the function itself. The functions do not call any lower level functions.)
- Timing:
  - WRITE\_BYTE takes 328 cycles
  - READ\_CURRENT takes 212 cycles
  - READ\_RANDOM takes 416 cycles.
- IO Pins: 0 (No external IO pins are used)

This code must reside in the lower half of a page. The code achieves it's small size without additional calls through the use of a sequencing table. The table is a list of procedures that must be called in order. The table uses an ADDWF PCL,F instruction, effectively a computed goto, to sequence to the next procedure. However the ADDWF PCL,F instruction yields an 8 bit address, forcing the code to reside in the first 256 addresses of a page.

<sup>© 1999</sup> Microchip Technology Inc.

### 8.0 SPECIAL FEATURES OF THE CPU

What sets a microcontroller apart from other processors are special circuits to deal with the needs of real-time applications. The PIC12C5XX family of microcontrollers has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection. These features are:

- · Oscillator selection
- Reset
  - Power-On Reset (POR)
  - Device Reset Timer (DRT)
  - Wake-up from SLEEP on pin change
- Watchdog Timer (WDT)
- SLEEP
- Code protection
- · ID locations
- · In-circuit Serial Programming

The PIC12C5XX has a Watchdog Timer which can be shut off only through configuration bit WDTE. It runs off of its own RC oscillator for added reliability. If using XT or LP selectable oscillator options, there is always an 18 ms (nominal) delay provided by the Device Reset Timer (DRT), intended to keep the chip in reset until the crystal oscillator is stable. If using INTRC or EXTRC there is an 18 ms delay only on VDD power-up. With this timer on-chip, most applications need no external reset circuitry.

The SLEEP mode is designed to offer a very low current power-down mode. The user can wake-up from SLEEP through a change on input pins or through a Watchdog Timer time-out. Several oscillator options are also made available to allow the part to fit the application, including an internal 4 MHz oscillator. The EXTRC oscillator option saves system cost while the LP crystal option saves power. A set of configuration bits are used to select various options.

#### 8.1 Configuration Bits

The PIC12C5XX configuration word consists of 12 bits. Configuration bits can be programmed to select various device configurations. Two bits are for the selection of the oscillator type, one bit is the Watchdog Timer enable bit, and one bit is the MCLR enable bit.

#### FIGURE 8-1: CONFIGURATION WORD FOR PIC12C5XX

| _         | _                                                                                                                                                                                                            | _                              | _                              | _                      | _                   | _                     | MCI RE                    | CP                   | WDTE                  | FOSC1             | FOSC0 | Register:                | CONFIG |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|------------------------|---------------------|-----------------------|---------------------------|----------------------|-----------------------|-------------------|-------|--------------------------|--------|
| bit11     | 10                                                                                                                                                                                                           | 9                              | 8                              | 7                      | 6                   | 5                     | 4                         | 3                    | 2                     | 1                 | bit0  | Address <sup>(1)</sup> : | FFFh   |
| bit 11-5: | Unim                                                                                                                                                                                                         | plement                        | ed                             |                        |                     |                       |                           |                      |                       |                   |       |                          |        |
| bit 4:    | $ \begin{array}{l} \mathbf{MCLR} \\ 1 = \overline{\mathbf{M0}} \\ 0 = \overline{\mathbf{M0}} \end{array} $                                                                                                   | RE: MCL<br>CLR pin<br>CLR tied | R enable<br>enabled<br>to VDD, | bit.<br>(Internall     | y)                  |                       |                           |                      |                       |                   |       |                          |        |
| bit 3:    | CP: Code protection bit.<br>1 = Code protection off<br>0 = Code protection on                                                                                                                                |                                |                                |                        |                     |                       |                           |                      |                       |                   |       |                          |        |
| bit 2:    | <b>WDTE</b> : Watchdog timer enable bit<br>1 = WDT enabled<br>0 = WDT disabled                                                                                                                               |                                |                                |                        |                     |                       |                           |                      |                       |                   |       |                          |        |
| bit 1-0:  | <ul> <li>FOSC1:FOSC0: Oscillator selection bits</li> <li>11 = EXTRC - external RC oscillator</li> <li>10 = INTRC - internal RC oscillator</li> <li>01 = XT oscillator</li> <li>00 = LP oscillator</li> </ul> |                                |                                |                        |                     |                       |                           |                      |                       |                   |       |                          |        |
| Note 1:   | Refer<br>config                                                                                                                                                                                              | to the PI<br>uration v         | C12C5X<br>vord. Thi            | X Progra<br>s register | mming S<br>is not u | Specifica<br>ser addı | ations to d<br>ressable d | etermine<br>uring de | e how to<br>evice ope | access terration. | he    |                          |        |

# PIC12C5XX

NOTES:

# 11.0 ELECTRICAL CHARACTERISTICS - PIC12C508/PIC12C509

### Absolute Maximum Ratings†

| Ambient Temperature under bias                                                                            | 40°C to +125°C                                     |
|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| Storage Temperature                                                                                       | –65°C to +150°C                                    |
| Voltage on VDD with respect to VSS                                                                        | 0 to +7.5 V                                        |
| Voltage on MCLR with respect to Vss                                                                       | 0 to +14 V                                         |
| Voltage on all other pins with respect to Vss                                                             | 0.6 V to (VDD + 0.6 V)                             |
| Total Power Dissipation <sup>(1)</sup>                                                                    |                                                    |
| Max. Current out of Vss pin                                                                               |                                                    |
| Max. Current into Vod pin                                                                                 |                                                    |
| Input Clamp Current, Iוג (VI < 0 or VI > VD)                                                              | ±20 mA                                             |
| Output Clamp Current, loк (Vo < 0 or Vo > Voo)                                                            | ±20 mA                                             |
| Max. Output Current sunk by any I/O pin                                                                   |                                                    |
| Max. Output Current sourced by any I/O pin                                                                |                                                    |
| Max. Output Current sourced by I/O port (GPIO)                                                            | 100 mA                                             |
| Max. Output Current sunk by I/O port (GPIO )                                                              | 100 mA                                             |
| <b>Note 1:</b> Power Dissipation is calculated as follows: PDIS = VDD x {IDD - $\Sigma$ IOH} + $\Sigma$ { | $\{(VDD-VOH) \times IOH\} + \sum (VOL \times IOL)$ |

<sup>†</sup>NOTICE: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### 11.1 DC CHARACTERISTICS:

#### PIC12C508/509 (Commercial, Industrial, Extended)

|                       | DC Characteristics<br>Power Supply Pins       |       | $\begin{array}{l} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ (commercial)} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ (industrial)} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ (extended)} \end{array}$ |                      |              |                |                                                                                                                 |  |
|-----------------------|-----------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------|----------------|-----------------------------------------------------------------------------------------------------------------|--|
| Parm<br>No.           | Characteristic                                | Sym   | Min                                                                                                                                                                                                                                                                                                                       | Typ <sup>(1)</sup>   | Max          | Units          | Conditions                                                                                                      |  |
| D001                  | Supply Voltage                                | Vdd   | 2.5<br>3.0                                                                                                                                                                                                                                                                                                                |                      | 5.5<br>5.5   | V<br>V         | Fosc = DC to 4 MHz (Commercial/<br>Industrial)<br>Fosc = DC to 4 MHz (Extended)                                 |  |
| D002                  | RAM Data Retention<br>Voltage <sup>(2)</sup>  | Vdr   |                                                                                                                                                                                                                                                                                                                           | 1.5*                 |              | V              | Device in SLEEP mode                                                                                            |  |
| D003                  | VDD Start Voltage to<br>ensure Power-on Reset | VPOR  |                                                                                                                                                                                                                                                                                                                           | Vss                  |              | V              | See section on Power-on Reset for details                                                                       |  |
| D004                  | VDD Rise Rate to ensure<br>Power-on Reset     | SVDD  | 0.05<br>*                                                                                                                                                                                                                                                                                                                 |                      |              | V/ms           | See section on Power-on Reset for details                                                                       |  |
| D010                  | Supply Current <sup>(3)</sup>                 | Idd   | _                                                                                                                                                                                                                                                                                                                         | .78                  | 2.4          | mA             | XT and EXTRC options <sup>(4)</sup><br>Fosc = 4 MHz, VDD = 5.5V                                                 |  |
| D010C                 |                                               |       | —                                                                                                                                                                                                                                                                                                                         | 1.1                  | 2.4          | mA             | INTRC Option<br>Fosc = 4 MHz, VDD = 5.5V                                                                        |  |
| D010A                 |                                               |       | —                                                                                                                                                                                                                                                                                                                         | 10                   | 27           | μA             | LP OPTION, Commercial Temperature<br>Fosc = 32 kHz, VDD = 3.0V, WDT disabled                                    |  |
|                       |                                               |       | —                                                                                                                                                                                                                                                                                                                         | 14                   | 35           | μA             | LP OPTION, Industrial Temperature<br>Fosc = 32 kHz, VDD = 3.0V, WDT disabled                                    |  |
|                       |                                               |       |                                                                                                                                                                                                                                                                                                                           | 14                   | 35           | μA             | LP OPTION, Extended Temperature<br>FOSC = 32 kHz, VDD = 3.0V, WDT disabled                                      |  |
| D020<br>D021<br>D021B | Power-Down Current <sup>(5)</sup>             | IPD   |                                                                                                                                                                                                                                                                                                                           | 0.25<br>0.25<br>2    | 4<br>5<br>18 | μΑ<br>μΑ<br>μΑ | VDD = 3.0V, Commercial WDT disabled<br>VDD = 3.0V, Industrial WDT disabled<br>VDD = 3.0V, Extended WDT disabled |  |
| D022                  |                                               | ΔİWDT |                                                                                                                                                                                                                                                                                                                           | 3.75<br>3.75<br>3.75 | 8<br>9<br>14 | μΑ<br>μΑ<br>μΑ | VDD = 3.0V, Commercial<br>VDD = 3.0V, Industrial<br>VDD = 3.0V, Extended                                        |  |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

- 2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.
- 3: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern, and temperature also have an impact on the current consumption.
  - a) The test conditions for all IDD measurements in active operation mode are:
  - OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to  $V_{ss}$ , T0CKI = VDD, MCLR = VDD; WDT enabled/disabled as specified.
  - b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode.
- 4: Does not include current through Rext. The current through the resistor can be estimated by the formula: IR = VDD/2Rext (mA) with Rext in kOhm.
- 5: The power down current in SLEEP mode does not depend on the oscillator type. Power down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or VSS.

# PIC12C5XX

#### 11.4 Timing Diagrams and Specifications





| AC Charae        | cteristics | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq Ta \leq +70^{\circ}C \mbox{ (commercial)}, \\ -40^{\circ}C \leq Ta \leq +85^{\circ}C \mbox{ (industrial)}, \\ -40^{\circ}C \leq Ta \leq +125^{\circ}C \mbox{ (extended)} \\ \mbox{Operating Voltage VDD range is described in Section 11.1} \end{array}$ |                    |        |        |            |                |  |  |  |
|------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|--------|------------|----------------|--|--|--|
| Parameter<br>No. | Sym        | Min                                                                                                                                                                                                                                                                                                                                                                                             | Тур <sup>(1)</sup> | Мах    | Units  | Conditions |                |  |  |  |
|                  | Fosc       | External CLKIN Frequency <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                         |                    |        |        |            |                |  |  |  |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | DC                 | —      | 4      | MHz        | XT osc mode    |  |  |  |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | DC                 | —      | 200    | kHz        | LP osc mode    |  |  |  |
|                  |            | Oscillator Frequency <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                             |                    |        |        |            |                |  |  |  |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | 0.1                | —      | 4      | MHz        | XT osc mode    |  |  |  |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | DC                 | —      | 200    | kHz        | LP osc mode    |  |  |  |
| 1                | Tosc       | External CLKIN Period <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                            | 250                | —      | —      | ns         | EXTRC osc mode |  |  |  |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | 250                | —      | —      | ns         | XT osc mode    |  |  |  |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | 5                  | —      | —      | ms         | LP osc mode    |  |  |  |
|                  |            | Oscillator Period <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                | 250                | —      | —      | ns         | EXTRC osc mode |  |  |  |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | 250                | —      | 10,000 | ns         | XT osc mode    |  |  |  |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | 5                  | —      | —      | ms         | LP osc mode    |  |  |  |
| 2                | Тсу        | Instruction Cycle Time <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                           | —                  | 4/Fosc | —      | _          |                |  |  |  |
| 3                | TosL, TosH | Clock in (OSC1) Low or High Time                                                                                                                                                                                                                                                                                                                                                                | 50*                | —      | —      | ns         | XT oscillator  |  |  |  |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | 2*                 | —      | —      | ms         | LP oscillator  |  |  |  |
| 4                | TosR, TosF | Clock in (OSC1) Rise or Fall Time                                                                                                                                                                                                                                                                                                                                                               | —                  | —      | 25*    | ns         | XT oscillator  |  |  |  |
|                  |            |                                                                                                                                                                                                                                                                                                                                                                                                 | —                  | —      | 50*    | ns         | LP oscillator  |  |  |  |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

2: All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

3: Instruction cycle period (TCY) equals four times the input oscillator time base period.

#### TABLE 11-5: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC12C508/C509

| AC Charac        | teristics | $\begin{array}{llllllllllllllllllllllllllllllllllll$ | unless (<br>TA ≤ +7<br>TA ≤ +8<br>TA ≤ +1<br>cribed i | otherwi<br>0°C (co<br>35°C (in<br>25°C (e<br>n Sectio | se spec<br>mmercia<br>dustrial)<br>extendec<br>on 11.1 | i <b>fied)</b><br>al)<br>d) |                        |
|------------------|-----------|------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------|-----------------------------|------------------------|
| Parameter<br>No. | Sym       | Characteristic                                       | Min                                                   | Typ <sup>(1)</sup>                                    | Max                                                    | Units                       | Conditions             |
| 30               | TmcL      | MCLR Pulse Width (low)                               | 2000*                                                 | —                                                     | —                                                      | ns                          | VDD = 5 V              |
| 31               | Twdt      | Watchdog Timer Time-out Period<br>(No Prescaler)     | 9*                                                    | 18*                                                   | 30*                                                    | ms                          | VDD = 5 V (Commercial) |
| 32               | TDRT      | Device Reset Timer Period <sup>(2)</sup>             | 9*                                                    | 18*                                                   | 30*                                                    | ms                          | VDD = 5 V (Commercial) |
| 34               | Tioz      | I/O Hi-impedance from MCLR Low                       | _                                                     | _                                                     | 2000*                                                  | ns                          |                        |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 2: See Table 11-6.

#### TABLE 11-6: DRT (DEVICE RESET TIMER PERIOD - PIC12C508/C509)

| Oscillator Configuration | POR Reset       | Subsequent Resets |
|--------------------------|-----------------|-------------------|
| IntRC & ExtRC            | 18 ms (typical) | 300 µs (typical)  |
| XT & LP                  | 18 ms (typical) | 18 ms (typical)   |

# 12.0 DC AND AC CHARACTERISTICS - PIC12C508/PIC12C509

The graphs and tables provided in this section are for design guidance and are not tested. In some graphs or tables the data presented are outside specified operating range (e.g., outside specified VDD range). This is for information only and devices will operate properly only within the specified range.

The data presented in this section is a statistical summary of data collected on units from different lots over a period of time. "Typical" represents the mean of the distribution while "max" or "min" represents (mean +  $3\sigma$ ) and (mean -  $3\sigma$ ) respectively, where  $\sigma$  is standard deviation.







# TABLE 13-1: PULL-UP RESISTOR RANGES\* - PIC12C508A, PIC12C509A, PIC12CR509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCR509A, PIC12LCE518 and PIC12LCE519

| VDD (Volts) | Temperature (°C) | Min  | Тур  | Max  | Units |  |  |  |  |  |
|-------------|------------------|------|------|------|-------|--|--|--|--|--|
|             | GP0/GP1          |      |      |      |       |  |  |  |  |  |
| 2.5         | -40              | 38K  | 42K  | 63K  | Ω     |  |  |  |  |  |
|             | 25               | 42K  | 48K  | 63K  | Ω     |  |  |  |  |  |
|             | 85               | 42K  | 49K  | 63K  | Ω     |  |  |  |  |  |
|             | 125              | 50K  | 55K  | 63K  | Ω     |  |  |  |  |  |
| 5.5         | -40              | 15K  | 17K  | 20K  | Ω     |  |  |  |  |  |
|             | 25               | 18K  | 20K  | 23K  | Ω     |  |  |  |  |  |
|             | 85               | 19K  | 22K  | 25K  | Ω     |  |  |  |  |  |
|             | 125              | 22K  | 24K  | 28K  | Ω     |  |  |  |  |  |
|             |                  | G    | P3   |      |       |  |  |  |  |  |
| 2.5         | -40              | 285K | 346K | 417K | Ω     |  |  |  |  |  |
|             | 25               | 343K | 414K | 532K | Ω     |  |  |  |  |  |
|             | 85               | 368K | 457K | 532K | Ω     |  |  |  |  |  |
|             | 125              | 431K | 504K | 593K | Ω     |  |  |  |  |  |
| 5.5         | -40              | 247K | 292K | 360K | Ω     |  |  |  |  |  |
|             | 25               | 288K | 341K | 437K | Ω     |  |  |  |  |  |
|             | 85               | 306K | 371K | 448K | Ω     |  |  |  |  |  |
|             | 125              | 351K | 407K | 500K | Ω     |  |  |  |  |  |

\* These parameters are characterized but not tested.

#### 13.5 <u>Timing Parameter Symbology and Load Conditions - PIC12C508A, PIC12C509A,</u> PIC12CR509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCR509A, PIC12LCE518 and PIC12LCE519

The timing parameter symbols have been created following one of the following formats:

| 1. TPPSZPPS | 1. | Тр | pS2 | ppS |
|-------------|----|----|-----|-----|
|-------------|----|----|-----|-----|

2. TppS

| z. rpps                                       |                                 |     |                |  |
|-----------------------------------------------|---------------------------------|-----|----------------|--|
| т                                             |                                 |     |                |  |
| F                                             | Frequency                       | Т   | Time           |  |
| Lowercase subscripts (pp) and their meanings: |                                 |     |                |  |
| рр                                            |                                 |     |                |  |
| 2                                             | to                              | mc  | MCLR           |  |
| ck                                            | CLKOUT                          | osc | oscillator     |  |
| су                                            | cycle time                      | os  | OSC1           |  |
| drt                                           | device reset timer              | t0  | TOCKI          |  |
| io                                            | I/O port                        | wdt | watchdog timer |  |
| Upperc                                        | ase letters and their meanings: |     |                |  |
| S                                             |                                 |     |                |  |
| F                                             | Fall                            | Р   | Period         |  |
| Н                                             | High                            | R   | Rise           |  |
| I                                             | Invalid (Hi-impedance)          | V   | Valid          |  |
| L                                             | Low                             | Z   | Hi-impedance   |  |

# FIGURE 13-1: LOAD CONDITIONS - PIC12C508A/C509A, PIC12CE518/519, PIC12LC508A/509A, PIC12LCE518/519, PIC12LCR509A







# TABLE 13-4: TIMING REQUIREMENTS - PIC12C508A, PIC12C509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCF509A, PIC12LCE518 and PIC12LCE519

| AC Characteristics |                                                 | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ (commercial)} \\ & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ (industrial)} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ (extended)} \\ \mbox{Operating Voltage VDD range is described in Section 13.1} \end{array}$ |     |                    |      |       |  |
|--------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|------|-------|--|
| Parameter<br>No.   | Sym                                             | Characteristic                                                                                                                                                                                                                                                                                                                                                                                    | Min | Typ <sup>(1)</sup> | Мах  | Units |  |
| 17                 | TosH2ioV                                        | OSC1↑ (Q1 cycle) to Port out valid <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                 | _   | —                  | 100* | ns    |  |
| 18                 | TosH2iol                                        | OSC1 <sup>↑</sup> (Q2 cycle) to Port input invalid (I/O in hold time)                                                                                                                                                                                                                                                                                                                             | TBD | —                  | _    | ns    |  |
| 19                 | TioV2osH                                        | Port input valid to OSC1 <sup>↑</sup><br>(I/O in setup time)                                                                                                                                                                                                                                                                                                                                      | TBD | —                  | —    | ns    |  |
| 20                 | TioR                                            | Port output rise time <sup>(2, 3)</sup>                                                                                                                                                                                                                                                                                                                                                           | _   | 10                 | 25** | ns    |  |
| 21                 | 21 TioF Port output fall time <sup>(2, 3)</sup> |                                                                                                                                                                                                                                                                                                                                                                                                   | —   | 10                 | 25** | ns    |  |

\* These parameters are characterized but not tested.

\*\* These parameters are design targets and are not tested. No characterization data available at this time.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

2: Measurements are taken in EXTRC mode.

3: See Figure 13-1 for loading conditions.

# Package Type: K04-057 8-Lead Plastic Small Outline (SN) - Narrow, 150 mil





| Units                   |                | INCHES* |       | MILLIMETERS |      | S    |      |
|-------------------------|----------------|---------|-------|-------------|------|------|------|
| Dimension Limits        |                | MIN     | NOM   | MAX         | MIN  | NOM  | MAX  |
| Pitch                   | р              |         | 0.050 |             |      | 1.27 |      |
| Number of Pins          | n              |         | 8     |             |      | 8    |      |
| Overall Pack. Height    | А              | 0.054   | 0.061 | 0.069       | 1.37 | 1.56 | 1.75 |
| Shoulder Height         | A1             | 0.027   | 0.035 | 0.044       | 0.69 | 0.90 | 1.11 |
| Standoff                | A2             | 0.004   | 0.007 | 0.010       | 0.10 | 0.18 | 0.25 |
| Molded Package Length   | D‡             | 0.189   | 0.193 | 0.196       | 4.80 | 4.89 | 4.98 |
| Molded Package Width    | E‡             | 0.150   | 0.154 | 0.157       | 3.81 | 3.90 | 3.99 |
| Outside Dimension       | E1             | 0.229   | 0.237 | 0.244       | 5.82 | 6.01 | 6.20 |
| Chamfer Distance        | Х              | 0.010   | 0.015 | 0.020       | 0.25 | 0.38 | 0.51 |
| Shoulder Radius         | R1             | 0.005   | 0.005 | 0.010       | 0.13 | 0.13 | 0.25 |
| Gull Wing Radius        | R2             | 0.005   | 0.005 | 0.010       | 0.13 | 0.13 | 0.25 |
| Foot Length             | L              | 0.011   | 0.016 | 0.021       | 0.28 | 0.41 | 0.53 |
| Foot Angle              | φ              | 0       | 4     | 8           | 0    | 4    | 8    |
| Radius Centerline       | L1             | 0.000   | 0.005 | 0.010       | 0.00 | 0.13 | 0.25 |
| Lead Thickness          | с              | 0.008   | 0.009 | 0.010       | 0.19 | 0.22 | 0.25 |
| Lower Lead Width        | B <sup>†</sup> | 0.014   | 0.017 | 0.020       | 0.36 | 0.43 | 0.51 |
| Mold Draft Angle Top    | α              | 0       | 12    | 15          | 0    | 12   | 15   |
| Mold Draft Angle Bottom | β              | 0       | 12    | 15          | 0    | 12   | 15   |

\* Controlling Parameter.

- <sup>†</sup> Dimension "B" does not include dam-bar protrusions. Dam-bar protrusions shall not exceed 0.003" (0.076 mm) per side or 0.006" (0.152 mm) more than dimension "B."
- <sup>‡</sup> Dimensions "D" and "E" do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010" (0.254 mm) per side or 0.020" (0.508 mm) more than dimensions "D" or "E."

Е w D 2 n 1 U t А A1 ı. A2 с B1р eВ В

| Package Type: | K04-084 8-Lead Ceramic Side Brazed Dual In-line with Window (JW) – 300 | mil |
|---------------|------------------------------------------------------------------------|-----|
|---------------|------------------------------------------------------------------------|-----|

| Units                        |    | INCHES* |       | MILLIMETERS |       |       |       |
|------------------------------|----|---------|-------|-------------|-------|-------|-------|
| Dimension Limits             |    | MIN     | NOM   | MAX         | MIN   | NOM   | MAX   |
| PCB Row Spacing              |    |         | 0.300 |             |       | 7.62  |       |
| Number of Pins               | n  |         | 8     |             |       | 8     |       |
| Pitch                        | р  | 0.098   | 0.100 | 0.102       | 2.49  | 2.54  | 2.59  |
| Lower Lead Width             | В  | 0.016   | 0.018 | 0.020       | 0.41  | 0.46  | 0.51  |
| Upper Lead Width             | B1 | 0.050   | 0.055 | 0.060       | 1.27  | 1.40  | 1.52  |
| Lead Thickness               | с  | 0.008   | 0.010 | 0.012       | 0.20  | 0.25  | 0.30  |
| Top to Seating Plane         | A  | 0.145   | 0.165 | 0.185       | 3.68  | 4.19  | 4.70  |
| Top of Body to Seating Plane | A1 | 0.103   | 0.123 | 0.143       | 2.62  | 3.12  | 3.63  |
| Base to Seating Plane        | A2 | 0.025   | 0.035 | 0.045       | 0.64  | 0.89  | 1.14  |
| Tip to Seating Plane         | L  | 0.130   | 0.140 | 0.150       | 3.30  | 3.56  | 3.81  |
| Package Length               | D  | 0.510   | 0.520 | 0.530       | 12.95 | 13.21 | 13.46 |
| Package Width                | E  | 0.280   | 0.290 | 0.300       | 7.11  | 7.37  | 7.62  |
| Overall Row Spacing          | eB | 0.310   | 0.338 | 0.365       | 7.87  | 8.57  | 9.27  |
| Window Diameter              | W  | 0.161   | 0.166 | 0.171       | 4.09  | 4.22  | 4.34  |
| Lid Length                   | Т  | 0.440   | 0.450 | 0.460       | 11.18 | 11.43 | 11.68 |
| Lid Width                    | U  | 0.260   | 0.270 | 0.280       | 6.60  | 6.86  | 7.11  |

\* Controlling Parameter.

# PIC12C5XX

NOTES:

# **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (602) 786-7578.

Please list the following information, and use this outline to provide us with your comments about this Data Sheet.

| To:  | Technical Publications Manager Total Pages Sent                                            |
|------|--------------------------------------------------------------------------------------------|
| RE:  | Reader Response                                                                            |
| Fror | n: Name                                                                                    |
|      | Company                                                                                    |
|      | Address                                                                                    |
|      | City / State / ZIP / Country                                                               |
|      | Telephone: () FAX: ()                                                                      |
| Арр  | lication (optional):                                                                       |
| Wou  | uld you like a reply?YN                                                                    |
| Dev  | ice: PIC12C5XX Literature Number: DS40139E                                                 |
| Que  | estions:                                                                                   |
| 1.   | What are the best features of this document?                                               |
|      |                                                                                            |
|      |                                                                                            |
| 2.   | How does this document meet your hardware and software development needs?                  |
|      |                                                                                            |
| з    | Do you find the organization of this data sheet easy to follow? If not why?                |
| 0.   |                                                                                            |
|      |                                                                                            |
| 4.   | What additions to the data sheet do you think would enhance the structure and subject?     |
|      |                                                                                            |
| _    |                                                                                            |
| 5.   | What deletions from the data sheet could be made without affecting the overall usefulness? |
|      |                                                                                            |
| 6.   | Is there any incorrect or misleading information (what and where)?                         |
|      |                                                                                            |
|      |                                                                                            |
| 7.   | How would you improve this document?                                                       |
|      |                                                                                            |
| 8    | How would you improve our software, systems, and silicon products?                         |
| 0.   |                                                                                            |