



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 4MHz                                                                        |
| Connectivity               | -                                                                           |
| Peripherals                | POR, WDT                                                                    |
| Number of I/O              | 5                                                                           |
| Program Memory Size        | 768B (512 x 12)                                                             |
| Program Memory Type        | OTP                                                                         |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 25 x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                 |
| Data Converters            | -                                                                           |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 8-SOIC (0.209", 5.30mm Width)                                               |
| Supplier Device Package    | 8-SOIJ                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic12lc508a-04-sm |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### TABLE OF CONTENTS

| 1.0   | General Description                                                                   | 4   |
|-------|---------------------------------------------------------------------------------------|-----|
| 2.0   | PIC12C5XX Device Varieties                                                            | 7   |
| 3.0   | Architectural Overview                                                                | 9   |
| 4.0   | Memory Organization                                                                   | 13  |
| 5.0   | I/O Port                                                                              | 21  |
| 6.0   | Timer0 Module and TMR0 Register                                                       | 25  |
| 7.0   | EEPROM Peripheral Operation                                                           | 29  |
| 8.0   | Special Features of the CPU                                                           | 35  |
| 9.0   | Instruction Set Summary                                                               | 47  |
| 10.0  | Development Support                                                                   | 59  |
| 11.0  | Electrical Characteristics - PIC12C508/PIC12C509                                      | 65  |
| 12.0  | DC and AC Characteristics - PIC12C508/PIC12C509                                       | 75  |
| 13.0  | Electrical Characteristics PIC12C508A/PIC12C509A/PIC12LC508A/PIC12LC509A/PIC12CR509A/ |     |
|       | PIC12CE518/PIC12CE519/                                                                |     |
|       | PIC12LCE518/PIC12LCE519/PIC12LCR509A                                                  | 79  |
| 14.0  | DC and AC Characteristics                                                             |     |
|       | PIC12C508A/PIC12C509A/PIC12LC508A/PIC12LC509A/PIC12CE518/PIC12CE519/PIC12CR509A/      |     |
|       | PIC12LCE518/PIC12LCE519/ PIC12LCR509A                                                 | 93  |
| 15.0  | Packaging Information                                                                 | 99  |
| Index | ۲                                                                                     | 105 |
| PIC1  | 2C5XX Product Identification System                                                   | 109 |
| Sales | and Support:                                                                          | 109 |

#### To Our Valued Customers

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number. e.g., DS30000A is version A of document DS30000.

#### Errata

An errata sheet may exist for current devices, describing minor operational differences (from the data sheet) and recommended workarounds. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- · Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (602) 786-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Corrections to this Data Sheet**

We constantly strive to improve the quality of all our products and documentation. We have spent a great deal of time to ensure that this document is correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please:

- Fill out and mail in the reader response form in the back of this data sheet.
- E-mail us at webmaster@microchip.com.

We appreciate your assistance in making this a better document.





#### 4.4 OPTION Register

The OPTION register is a 8-bit wide, write-only register which contains various control bits to configure the Timer0/WDT prescaler and Timer0.

By executing the OPTION instruction, the contents of the W register will be transferred to the OPTION register. A RESET sets the OPTION<7:0> bits.

#### FIGURE 4-5: OPTION REGISTER

Note: If TRIS bit is set to '0', the wake-up on change and pull-up functions are disabled for that pin; i.e., note that TRIS overrides OPTION control of GPPU and GPWU.

**Note:** If the TOCS bit is set to '1', GP2 is forced to be an input even if TRIS GP2 = '0'.

| W-1      | W-1                                                                                                                                                                 | W-1                                               | W-1                                                  | W-1                                       | W-1         | W-1 | W-1  |                                                                                               |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------|-------------------------------------------|-------------|-----|------|-----------------------------------------------------------------------------------------------|
| GPWU     | GPPU                                                                                                                                                                | TOCS                                              | T0SE                                                 | PSA                                       | PS2         | PS1 | PS0  | W = Writable bit                                                                              |
| bit7     | 6                                                                                                                                                                   | 5                                                 | 4                                                    | 3                                         | 2           | 1   | bit0 | U = Unimplemented bit<br>- n = Value at POR reset<br>Reference Table 4-1 for<br>other resets. |
| bit 7:   | <b>GPWU:</b> Ena<br>1 = Disable<br>0 = Enabled                                                                                                                      | able wake-<br>d<br>I                              | up on pin c                                          | hange (GP                                 | 0, GP1, GP3 | )   |      |                                                                                               |
| bit 6:   | <b>GPPU</b> : Enable weak pull-ups (GP0, GP1, GP3)<br>1 = Disabled<br>0 = Enabled                                                                                   |                                                   |                                                      |                                           |             |     |      |                                                                                               |
| bit 5:   | <b>TOCS</b> : Timer0 clock source select bit<br>1 = Transition on TOCKI pin<br>0 = Transition on internal instruction cycle clock, Fosc/4                           |                                                   |                                                      |                                           |             |     |      |                                                                                               |
| bit 4:   | <b>TOSE</b> : Timer0 source edge select bit<br>1 = Increment on high to low transition on the T0CKI pin<br>0 = Increment on low to high transition on the T0CKI pin |                                                   |                                                      |                                           |             |     |      |                                                                                               |
| bit 3:   | PSA: Prescaler assignment bit<br>1 = Prescaler assigned to the WDT<br>0 = Prescaler assigned to Timer0                                                              |                                                   |                                                      |                                           |             |     |      |                                                                                               |
| bit 2-0: | PS2:PS0: Prescaler rate select bits                                                                                                                                 |                                                   |                                                      |                                           |             |     |      |                                                                                               |
|          | Bit Value                                                                                                                                                           | Timer0 F                                          | Rate WD1                                             | Rate                                      |             |     |      |                                                                                               |
|          | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111                                                                                                                | 1:2<br>1:4<br>1:8<br>1:16<br>1:32<br>1:64<br>1:12 | 1 :<br>1 :<br>1 :<br>1 :<br>1 :<br>1 :<br>1 :<br>1 : | 1<br>2<br>4<br>8<br>16<br>32<br>64<br>128 |             |     |      |                                                                                               |

#### 4.8 Indirect Data Addressing; INDF and FSR Registers

The INDF register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR register (FSR is a *pointer*). This is indirect addressing.

#### EXAMPLE 4-1: INDIRECT ADDRESSING

- Register file 07 contains the value 10h
- · Register file 08 contains the value 0Ah
- · Load the value 07 into the FSR register
- A read of the INDF register will return the value of 10h
- Increment the value of the FSR register by one (FSR = 08)
- A read of the INDR register now will return the value of 0Ah.

Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF register indirectly results in a no-operation (although STATUS bits may be affected).

A simple program to clear RAM locations 10h-1Fh using indirect addressing is shown in Example 4-2.

#### EXAMPLE 4-2: HOW TO CLEAR RAM USING INDIRECT ADDRESSING

|          | movlw | 0x10  | ;initialize pointer  |
|----------|-------|-------|----------------------|
|          | movwf | FSR   | ; to RAM             |
| NEXT     | clrf  | INDF  | ;clear INDF register |
|          | incf  | FSR,F | ;inc pointer         |
|          | btfsc | FSR,4 | ;all done?           |
|          | goto  | NEXT  | ;NO, clear next      |
| CONTINUE |       |       |                      |
|          | :     |       | ;YES, continue       |

The FSR is a 5-bit wide register. It is used in conjunction with the INDF register to indirectly address the data memory area.

The FSR<4:0> bits are used to select data memory addresses 00h to 1Fh.

**PIC12C508/PIC12C508A/PIC12CE518:** Does not use banking. FSR<7:5> are unimplemented and read as '1's.

#### PIC12C509/PIC12C509A/PIC12CR509A/

**PIC12CE519:** Uses FSR<5>. Selects between bank 0 and bank 1. FSR<7:6> is unimplemented, read as '1'.

#### FIGURE 4-9: DIRECT/INDIRECT ADDRESSING



#### 8.7 <u>Time-Out Sequence, Power Down,</u> and Wake-up from SLEEP Status Bits (TO/PD/GPWUF)

The  $\overline{\text{TO}}$ ,  $\overline{\text{PD}}$ , and GPWUF bits in the STATUS register can be tested to determine if a RESET condition has been caused by a power-up condition, a  $\overline{\text{MCLR}}$  or Watchdog Timer (WDT) reset.

| TABLE 8-7: | TO/PD/GPWUF STATUS |
|------------|--------------------|
|            | AFTER RESET        |

| GPWUF | то | PD | RESET caused by        |  |
|-------|----|----|------------------------|--|
| 0     | 0  | 0  | WDT wake-up from       |  |
|       |    |    | SLEEP                  |  |
| 0     | 0  | u  | WDT time-out (not from |  |
|       |    |    | SLEEP)                 |  |
| 0     | 1  | 0  | MCLR wake-up from      |  |
|       |    |    | SLEEP                  |  |
| 0     | 1  | 1  | Power-up               |  |
| 0     | u  | u  | MCLR not during SLEEP  |  |
| 1     | 1  | 0  | Wake-up from SLEEP on  |  |
|       |    |    | pin change             |  |

Legend: u = unchanged

Note 1: The TO, PD, and GPWUF bits maintain their status (u) until a reset occurs. A lowpulse on the MCLR input does not change the TO, PD, and GPWUF status bits.

#### 8.8 Reset on Brown-Out

A brown-out is a condition where device power (VDD) dips below its minimum value, but not to zero, and then recovers. The device should be reset in the event of a brown-out.

To reset PIC12C5XX devices when a brown-out occurs, external brown-out protection circuits may be built, as shown in Figure 8-13 , Figure 8-14 and Figure 8-15

#### FIGURE 8-13: BROWN-OUT PROTECTION CIRCUIT 1



#### FIGURE 8-14: BROWN-OUT PROTECTION CIRCUIT 2



This brown-out circuit is less expensive, although less accurate. Transistor Q1 turns off when VDD is below a certain level such that:

$$V_{DD} \bullet \frac{R1}{R1 + R2} = 0.7V$$

\*Refer to Figure 8-7 and Table 11-1 for internal weak pull-up on MCLR.

#### FIGURE 8-15: BROWN-OUT PROTECTION CIRCUIT 3



This brown-out protection circuit employs Microchip Technology's MCP809 microcontroller supervisor. The MCP8XX and MCP1XX family of supervisors provide push-pull and open collector outputs with both high and low active reset pins. There are 7 different trip point selections to accomodate 5V and 3V systems.

#### 8.9 Power-Down Mode (SLEEP)

A device may be powered down (SLEEP) and later powered up (Wake-up from SLEEP).

#### 8.9.1 SLEEP

The Power-Down mode is entered by executing a SLEEP instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the  $\overline{TO}$  bit (STATUS<4>) is set, the  $\overline{PD}$  bit (STATUS<3>) is cleared and the oscillator driver is turned off. The I/O ports maintain the status they had before the SLEEP instruction was executed (driving high, driving low, or hi-impedance).

It should be noted that a RESET generated by a WDT time-out does not drive the  $\overline{\text{MCLR}}$  pin low.

For lowest current consumption while powered down, the T0CKI input should be at VDD or VSs and the GP3/ MCLR/VPP pin must be at a logic high level (VIHMC) if MCLR is enabled.

#### 8.9.2 WAKE-UP FROM SLEEP

The device can wake-up from SLEEP through one of the following events:

- 1. An external reset input on GP3/MCLR/VPP pin, when configured as MCLR.
- 2. A Watchdog Timer time-out reset (if WDT was enabled).
- A change on input pin GP0, GP1, or GP3/ MCLR/VPP when wake-up on change is enabled.

These events cause a device reset. The  $\overline{\text{TO}}$ ,  $\overline{\text{PD}}$ , and GPWUF bits can be used to determine the cause of device reset. The  $\overline{\text{TO}}$  bit is cleared if a WDT time-out occurred (and caused wake-up). The  $\overline{\text{PD}}$  bit, which is set on power-up, is cleared when SLEEP is invoked. The GPWUF bit indicates a change in state while in SLEEP at pins GP0, GP1, or GP3 (since the last time there was a file or bit operation on GP port).

Caution: Right before entering SLEEP, read the input pins. When in SLEEP, wake up occurs when the values at the pins change from the state they were in at the last reading. If a wake-up on change occurs and the pins are not read before reentering SLEEP, a wake up will occur immediately even if no pins change while in SLEEP mode.

The WDT is cleared when the device wakes from sleep, regardless of the wake-up source.

#### 8.10 Program Verification/Code Protection

If the code protection bit has not been programmed, the on-chip program memory can be read out for verification purposes.

The first 64 locations can be read by the PIC12C5XX regardless of the code protection bit setting.

The last memory location cannot be read if code protection is enabled on the PIC12C508/509.

The last memory location can be read regardless of the code protection bit setting on the PIC12C508A/509A/CR509A/CE518/CE519.

#### 8.11 ID Locations

Four memory locations are designated as ID locations where the user can store checksum or other codeidentification numbers. These locations are not accessible during normal execution but are readable and writable during program/verify.

Use only the lower 4 bits of the ID locations and always program the upper 8 bits as '0's.

### 9.0 INSTRUCTION SET SUMMARY

Each PIC12C5XX instruction is a 12-bit word divided into an OPCODE, which specifies the instruction type, and one or more operands which further specify the operation of the instruction. The PIC12C5XX instruction set summary in Table 9-2 groups the instructions into byte-oriented, bit-oriented, and literal and control operations. Table 9-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator is used to specify which one of the 32 file registers is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an 8 or 9-bit constant or literal value.

#### TABLE 9-1: OPCODE FIELD DESCRIPTIONS

| Field         | Description                                                                                                                                                                    |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f             | Register file address (0x00 to 0x7F)                                                                                                                                           |
| W             | Working register (accumulator)                                                                                                                                                 |
| b             | Bit address within an 8-bit file register                                                                                                                                      |
| k             | Literal field, constant data or label                                                                                                                                          |
| x             | Don't care location (= 0 or 1)<br>The assembler will generate code with $x = 0$ . It is<br>the recommended form of use for compatibility<br>with all Microchip software tools. |
| d             | Destination select;<br>d = 0 (store result in W)<br>d = 1 (store result in file register 'f')<br>Default is d = 1                                                              |
| label         | Label name                                                                                                                                                                     |
| TOS           | Top of Stack                                                                                                                                                                   |
| PC            | Program Counter                                                                                                                                                                |
| WDT           | Watchdog Timer Counter                                                                                                                                                         |
| TO            | Time-Out bit                                                                                                                                                                   |
| PD            | Power-Down bit                                                                                                                                                                 |
| dest          | Destination, either the W register or the specified register file location                                                                                                     |
| []            | Options                                                                                                                                                                        |
| ()            | Contents                                                                                                                                                                       |
| $\rightarrow$ | Assigned to                                                                                                                                                                    |
| < >           | Register bit field                                                                                                                                                             |
| ∈             | In the set of                                                                                                                                                                  |
| italics       | User defined term (font is courier)                                                                                                                                            |

All instructions are executed within a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1 µs. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2 µs.

Figure 9-1 shows the three general formats that the instructions can have. All examples in the figure use the following format to represent a hexadecimal number:

0xhhh

where 'h' signifies a hexadecimal digit.

#### FIGURE 9-1: GENERAL FORMAT FOR INSTRUCTIONS

| B  | Byte-oriented file register operations                                                |         |       |                 |   |  |  |
|----|---------------------------------------------------------------------------------------|---------|-------|-----------------|---|--|--|
|    | 11                                                                                    | 65      | 4     |                 | 0 |  |  |
|    | OPCODE                                                                                | d       |       | f (FILE #)      |   |  |  |
|    | d = 0 for destination W<br>d = 1 for destination f<br>f = 5-bit file register address |         |       |                 |   |  |  |
| Bi | Bit-oriented file register operations                                                 |         |       |                 |   |  |  |
|    | 11                                                                                    | 87      | 5     | 4               | 0 |  |  |
|    | OPCODE b (BIT #) f (FILE #)                                                           |         |       |                 |   |  |  |
|    | b = 3-bit bit address<br>f = 5-bit file register address                              |         |       |                 |   |  |  |
| Li | teral and control o                                                                   | peratio | ns (e | except GOTO)    |   |  |  |
|    | 11                                                                                    | 8       | 7     |                 | 0 |  |  |
|    | OPCODE                                                                                |         |       | k (literal)     |   |  |  |
|    | k = 8-bit immediate value                                                             |         |       |                 |   |  |  |
| Li | teral and control o                                                                   | peratio | ns -  | GOTO instructio | n |  |  |
|    | 11                                                                                    | 9       | 8     |                 | 0 |  |  |
|    | OPCODE k (literal)                                                                    |         |       |                 |   |  |  |

k = 9-bit immediate value

| SWAPF                       | Swap Nibbles in f                                                                                                                                                     |         |  |  |  |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|
| Syntax:                     | [label] SWAPF f,d                                                                                                                                                     |         |  |  |  |
| Operands:                   | $\begin{array}{l} 0 \leq f \leq 31 \\ d \in \ [0,1] \end{array}$                                                                                                      |         |  |  |  |
| Operation:                  | $(f<3:0>) \rightarrow (dest<7:4>)$<br>$(f<7:4>) \rightarrow (dest<3:0>)$                                                                                              | );<br>) |  |  |  |
| Status Affected:            | None                                                                                                                                                                  |         |  |  |  |
| Encoding:                   | 0011 10df fff                                                                                                                                                         | f       |  |  |  |
| Description:                | The upper and lower nibbles of register<br>'f' are exchanged. If 'd' is 0 the result is<br>placed in W register. If 'd' is 1 the result<br>is placed in register 'f'. |         |  |  |  |
| Words:                      | 1                                                                                                                                                                     |         |  |  |  |
| Cycles:                     | 1                                                                                                                                                                     |         |  |  |  |
| Example                     | SWAPF REG1, 0                                                                                                                                                         |         |  |  |  |
| Before Instru<br>REG1       | ction<br>= 0xA5                                                                                                                                                       |         |  |  |  |
| After Instruct<br>REG1<br>W | ion<br>= 0xA5<br>= 0X5A                                                                                                                                               |         |  |  |  |

| TRIS                           | Load TRIS Register                                                      |  |  |  |  |
|--------------------------------|-------------------------------------------------------------------------|--|--|--|--|
| Syntax:                        | [label] TRIS f                                                          |  |  |  |  |
| Operands:                      | f = 6                                                                   |  |  |  |  |
| Operation:                     | $(W) \to TRIS \text{ register f}$                                       |  |  |  |  |
| Status Affected:               | None                                                                    |  |  |  |  |
| Encoding:                      | 0000 0000 0fff                                                          |  |  |  |  |
| Description:                   | TRIS register 'f' (f = 6) is loaded with the contents of the W register |  |  |  |  |
| Words:                         | 1                                                                       |  |  |  |  |
| Cycles:                        | 1                                                                       |  |  |  |  |
| Example                        | TRIS GPIO                                                               |  |  |  |  |
| Before Instruction<br>W = 0XA5 |                                                                         |  |  |  |  |
| After Instruct<br>TRIS         | ion<br>= 0XA5                                                           |  |  |  |  |
| <b>Note:</b> f = 6 for         | or PIC12C5XX only.                                                      |  |  |  |  |

| XORLW            | Exclusive OR literal with W                                                                                             |               |      |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------|---------------|------|--|--|
| Syntax:          | [ <i>label</i> ]                                                                                                        | XORLW         | k    |  |  |
| Operands:        | $0 \le k \le 2$                                                                                                         | 55            |      |  |  |
| Operation:       | (W) .XOF                                                                                                                | $R. k \to (W$ | /)   |  |  |
| Status Affected: | Z                                                                                                                       |               |      |  |  |
| Encoding:        | 1111                                                                                                                    | kkkk          | kkkk |  |  |
| Description:     | The contents of the W register are<br>XOR'ed with the eight bit literal 'k'. The<br>result is placed in the W register. |               |      |  |  |
| Words:           | 1                                                                                                                       |               |      |  |  |
| Cycles:          | 1                                                                                                                       |               |      |  |  |
| Example:         | XORLW                                                                                                                   | 0xAF          |      |  |  |
| Before Instru    | iction                                                                                                                  |               |      |  |  |
| W =              | 0xB5                                                                                                                    |               |      |  |  |
| After Instruct   | ion                                                                                                                     |               |      |  |  |
| W =              | 0x1A                                                                                                                    |               |      |  |  |

| XORWF                                                |                                                                                                                                                                                    |                         |       |  |  |  |
|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------|--|--|--|
| Syntax:                                              | [ label ]                                                                                                                                                                          | XORWF                   | f,d   |  |  |  |
| $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                                                                                                                                                                                    |                         |       |  |  |  |
| Operation:                                           | (W) .XO                                                                                                                                                                            | $R.\left(f\right)\to(c$ | lest) |  |  |  |
| Status Affected:                                     | Z                                                                                                                                                                                  |                         |       |  |  |  |
| Encoding:                                            | 0001                                                                                                                                                                               | 10df                    | ffff  |  |  |  |
| Description:                                         | Exclusive OR the contents of the W<br>register with register 'f'. If 'd' is 0 the<br>result is stored in the W register. If 'd' is<br>1 the result is stored back in register 'f'. |                         |       |  |  |  |
| Words:                                               | 1                                                                                                                                                                                  |                         |       |  |  |  |
| Cycles:                                              | 1                                                                                                                                                                                  |                         |       |  |  |  |
| Example                                              | XORWF                                                                                                                                                                              | REG,1                   |       |  |  |  |
| Before Instru<br>REG<br>W                            | ction<br>= 0xAl<br>= 0xB                                                                                                                                                           | F                       |       |  |  |  |
| After Instruct<br>REG<br>W                           | ion<br>= 0x1A<br>= 0xB                                                                                                                                                             | A<br>5                  |       |  |  |  |

#### TABLE 11-4: TIMING REQUIREMENTS - PIC12C508/C509

| AC Characteristics |          |                                                                       |     |                    |      |       |  |  |
|--------------------|----------|-----------------------------------------------------------------------|-----|--------------------|------|-------|--|--|
| Parameter<br>No.   | Sym      | Characteristic                                                        | Min | Typ <sup>(1)</sup> | Мах  | Units |  |  |
| 17                 | TosH2ioV | OSC1↑ (Q1 cycle) to Port out valid <sup>(3)</sup>                     | —   | -                  | 100* | ns    |  |  |
| 18                 | TosH2iol | OSC1 <sup>↑</sup> (Q2 cycle) to Port input invalid (I/O in hold time) | TBD | _                  | —    | ns    |  |  |
| 19                 | TioV2osH | Port input valid to OSC1 <sup>↑</sup><br>(I/O in setup time)          | TBD | _                  | —    | ns    |  |  |
| 20                 | TioR     | Port output rise time <sup>(2, 3)</sup>                               | _   | 10                 | 25** | ns    |  |  |
| 21                 | TioF     | Port output fall time <sup>(2, 3)</sup>                               | —   | 10                 | 25** | ns    |  |  |

\* These parameters are characterized but not tested.

\*\* These parameters are design targets and are not tested. No characterization data available at this time.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

- 2: Measurements are taken in EXTRC mode.
- 3: See Figure 11-1 for loading conditions.

#### FIGURE 11-4: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER TIMING - PIC12C508/C509



#### TABLE 11-5: RESET, WATCHDOG TIMER, AND DEVICE RESET TIMER - PIC12C508/C509

| AC Characteristics |      | Standard Operating Conditions (unless otherwise specified)      Operating Temperature $0^{\circ}C \le TA \le +70^{\circ}C$ (commercial) $-40^{\circ}C \le TA \le +85^{\circ}C$ (industrial) $-40^{\circ}C \le TA \le +125^{\circ}C$ (extended)      Operating Voltage VDD range is described in Section 11.1 |       |                    |       |       |                        |
|--------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------|-------|-------|------------------------|
| Parameter<br>No.   | Sym  | Characteristic                                                                                                                                                                                                                                                                                               | Min   | Typ <sup>(1)</sup> | Max   | Units | Conditions             |
| 30                 | TmcL | MCLR Pulse Width (low)                                                                                                                                                                                                                                                                                       | 2000* | —                  | —     | ns    | VDD = 5 V              |
| 31                 | Twdt | Watchdog Timer Time-out Period<br>(No Prescaler)                                                                                                                                                                                                                                                             | 9*    | 18*                | 30*   | ms    | VDD = 5 V (Commercial) |
| 32                 | TDRT | Device Reset Timer Period <sup>(2)</sup>                                                                                                                                                                                                                                                                     | 9*    | 18*                | 30*   | ms    | VDD = 5 V (Commercial) |
| 34 Tioz            |      | I/O Hi-impedance from MCLR Low                                                                                                                                                                                                                                                                               | —     | —                  | 2000* | ns    |                        |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 2: See Table 11-6.

#### TABLE 11-6: DRT (DEVICE RESET TIMER PERIOD - PIC12C508/C509)

| Oscillator Configuration | POR Reset       | Subsequent Resets |
|--------------------------|-----------------|-------------------|
| IntRC & ExtRC            | 18 ms (typical) | 300 µs (typical)  |
| XT & LP                  | 18 ms (typical) | 18 ms (typical)   |

### 13.1 DC CHARACTERISTICS:

#### PIC12C508A/509A (Commercial, Industrial, Extended) PIC12CE518/519 (Commercial, Industrial, Extended) PIC12CR509A (Commercial, Industrial, Extended)

| DC Characteristics<br>Power Supply Pins |                                                                            |       |       | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ (commercial)} \\ -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ (industrial)} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ (extended)} \end{array}$ |         |          |                                                                                                  |
|-----------------------------------------|----------------------------------------------------------------------------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|--------------------------------------------------------------------------------------------------|
| Parm<br>No.                             | Characteristic                                                             | Sym   | Min   | Typ <sup>(1)</sup>                                                                                                                                                                                                                                                                                                         | Max     | Units    | Conditions                                                                                       |
| D001                                    | Supply Voltage                                                             | Vdd   | 3.0   |                                                                                                                                                                                                                                                                                                                            | 5.5     | V        | Fosc = DC to 4 MHz (Commercial/<br>Industrial, Extended)                                         |
| D002                                    | RAM Data Retention<br>Voltage <sup>(2)</sup>                               | Vdr   |       | 1.5*                                                                                                                                                                                                                                                                                                                       |         | V        | Device in SLEEP mode                                                                             |
| D003                                    | VDD Start Voltage to ensure<br>Power-on Reset                              | VPOR  |       | Vss                                                                                                                                                                                                                                                                                                                        |         | V        | See section on Power-on Reset for details                                                        |
| D004                                    | VDD Rise Rate to ensure<br>Power-on Reset                                  | SVDD  | 0.05* |                                                                                                                                                                                                                                                                                                                            |         | V/ms     | See section on Power-on Reset for details                                                        |
| D010                                    | Supply Current <sup>(3)</sup>                                              | IDD   |       | 0.8                                                                                                                                                                                                                                                                                                                        | 1.4     | mA       | XT and EXTRC options (Note 4)<br>Fosc = 4 MHz, VDD = 5.5V                                        |
| D010C                                   |                                                                            |       | -     | 0.8                                                                                                                                                                                                                                                                                                                        | 1.4     | mA       | INTRC Option<br>FOSC = 4  MHz VDD = 5.5V                                                         |
| D010A                                   |                                                                            |       | —     | 19                                                                                                                                                                                                                                                                                                                         | 27      | μA       | LP OPTION, Commercial Temperature<br>$E_{OSC} = 32 \text{ kHz}$ Vpp = 3 0V WDT disabled          |
|                                         |                                                                            |       | —     | 19                                                                                                                                                                                                                                                                                                                         | 35      | μA       | LP OPTION, Industrial Temperature<br>EOSC = $32 \text{ kHz}$ , VDD = $3 \text{ OV}$ WDT disabled |
|                                         |                                                                            |       | _     | 30                                                                                                                                                                                                                                                                                                                         | 55      | μA       | LP OPTION, Extended Temperature<br>FOSC = $32 \text{ kHz}$ , VDD = $3.0 \text{V}$ , WDT disabled |
| D020                                    | Power-Down Current <sup>(5)</sup>                                          | IPD   | —     | 0.25                                                                                                                                                                                                                                                                                                                       | 4       | μA       | VDD = 3.0V, Commercial WDT disabled                                                              |
| D021<br>D021B                           |                                                                            |       | _     | 2                                                                                                                                                                                                                                                                                                                          | 5<br>12 | μΑ<br>μΑ | VDD = 3.0V, industrial WDT disabled VDD = 3.0V, Extended WDT disabled                            |
| D022                                    | Power-Down Current                                                         | ΔIWDT | _     | 2.2                                                                                                                                                                                                                                                                                                                        | 5       | μA       | VDD = 3.0V, Commercial                                                                           |
|                                         |                                                                            |       | _     | 4                                                                                                                                                                                                                                                                                                                          | ь<br>11 | μΑ<br>μΑ | VDD = 3.0V, industrial $VDD = 3.0V$ , Extended                                                   |
|                                         | Supply Current <sup>(3)</sup><br>During read/write to<br>EEPROM peripheral | ΔIEE  | —     | 0.1                                                                                                                                                                                                                                                                                                                        | 0.2     | mA       | FOSC = 4 MHz, Vdd = 5.5V,<br>SCL = 400kHz                                                        |

\* These parameters are characterized but not tested.

Note 1: Data in the Typical ("Typ") column is based on characterization results at 25°C. This data is for design guidance only and is not tested.

2: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

3: The supply current is mainly a function of the operating voltage and frequency. Other factors such as bus loading, oscillator type, bus rate, internal code execution pattern, and temperature also have an impact on the current consumption.

- a) The test conditions for all IDD measurements in active operation mode are:
  - OSC1 = external square wave, from rail-to-rail; all I/O pins tristated, pulled to
  - Vss, T0CKI = VDD,  $\overline{MCLR}$  = VDD; WDT enabled/disabled as specified.
- b) For standby current measurements, the conditions are the same, except that the device is in SLEEP mode.
- 4: Does not include current through Rext. The current through the resistor can be estimated by the formula: IR = VDD/2Rext (mA) with Rext in kOhm.
- 5: The power down current in SLEEP mode does not depend on the oscillator type. Power down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or VSS.





## TABLE 13-4: TIMING REQUIREMENTS - PIC12C508A, PIC12C509A, PIC12CE518, PIC12CE519, PIC12LC508A, PIC12LC509A, PIC12LCF509A, PIC12LCE518 and PIC12LCE519

| AC Characteristics |          | $\begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise specified)} \\ \mbox{Operating Temperature} & 0^{\circ}C \leq TA \leq +70^{\circ}C \mbox{ (commercial)} \\ & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ (industrial)} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ (extended)} \\ \mbox{Operating Voltage VDD range is described in Section 13.1} \end{array}$ |     |                    |      |       |  |  |
|--------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|------|-------|--|--|
| Parameter<br>No.   | Sym      | Characteristic                                                                                                                                                                                                                                                                                                                                                                                    | Min | Typ <sup>(1)</sup> | Мах  | Units |  |  |
| 17                 | TosH2ioV | OSC1↑ (Q1 cycle) to Port out valid <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                 | —   | —                  | 100* | ns    |  |  |
| 18                 | TosH2iol | OSC1 <sup>↑</sup> (Q2 cycle) to Port input invalid (I/O in hold time)                                                                                                                                                                                                                                                                                                                             | TBD | —                  | _    | ns    |  |  |
| 19                 | TioV2osH | Port input valid to OSC1 <sup>↑</sup><br>(I/O in setup time)                                                                                                                                                                                                                                                                                                                                      | TBD | —                  | —    | ns    |  |  |
| 20                 | TioR     | Port output rise time <sup>(2, 3)</sup>                                                                                                                                                                                                                                                                                                                                                           | _   | 10                 | 25** | ns    |  |  |
| 21                 | TioF     | Port output fall time <sup>(2, 3)</sup>                                                                                                                                                                                                                                                                                                                                                           | —   | 10                 | 25** | ns    |  |  |

\* These parameters are characterized but not tested.

\*\* These parameters are design targets and are not tested. No characterization data available at this time.

Note 1: Data in the Typical ("Typ") column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

2: Measurements are taken in EXTRC mode.

3: See Figure 13-1 for loading conditions.

| Oscillator  | Frequency | VDD =3.0V | VDD = 5.5V |
|-------------|-----------|-----------|------------|
| External RC | 4 MHz     | 240 µA*   | 800 µA*    |
| Internal RC | 4 MHz     | 320 µA    | 800 µA     |
| ХТ          | 4 MHz     | 300 µA    | 800 µA     |
| LP          | 32 KHz    | 19 µA     | 50 µA      |

### TABLE 14-1: DYNAMIC IDD (TYPICAL) - WDT ENABLED, 25°C

\*Does not include current through external R&C.

### FIGURE 14-3: TYPICAL IDD VS. VDD (WDT DIS, 25°C, FREQUENCY



#### FIGURE 14-4: TYPICAL IDD VS. FREQUENCY (WDT DIS, 25°C, VDD = 5.5V)



#### FIGURE 14-9: IOL vs. VOL, VDD = 2.5 V



#### FIGURE 14-10: IOL vs. VOL, VDD = 3.5 V





FIGURE 14-12: IOL vs. VOL, VDD = 5.5 V



### FIGURE 14-15: VIL, VIH OF NMCLR, AND TOCKI VS. VDD



### **ON-LINE SUPPORT**

Microchip provides on-line support on the Microchip World Wide Web (WWW) site.

The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape or Microsoft Explorer. Files are also available for FTP download from our FTP site.

#### Connecting to the Microchip Internet Web Site

The Microchip web site is available by using your favorite Internet browser to attach to:

#### www.microchip.com

The file transfer site is available by using an FTP service to connect to:

#### ftp://ftp.microchip.com

The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is:

- Latest Microchip Press Releases
- Technical Support Section with Frequently Asked
  Questions
- Design Tips
- Device Errata
- Job Postings
- Microchip Consultant Program Member Listing
- Links to other useful web sites related to Microchip Products
- Conferences for products, Development Systems, technical information and more
- · Listing of seminars and events

#### Systems Information and Upgrade Hot Line

The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive any currently available upgrade kits.The Hot Line Numbers are:

1-800-755-2345 for U.S. and most of Canada, and

1-602-786-7302 for the rest of the world.

981103

Trademarks: The Microchip name, logo, PIC, PICmicro, PICSTART, PICMASTER and PRO MATE are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. *Flex*ROM, MPLAB and *fuzzy*-LAB are trademarks and SQTP is a service mark of Microchip in the U.S.A.

All other trademarks mentioned herein are the property of their respective companies.