# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                                    |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                        |
| Core Size                  | 32-Bit Single-Core                                                     |
| Speed                      | 120MHz                                                                 |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, SPI, UART/USART, USB, USB OTG |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                              |
| Number of I/O              | 56                                                                     |
| Program Memory Size        | 512KB (512K x 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 64K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                           |
| Data Converters            | A/D 27x16b; D/A 1x12b                                                  |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 80-LQFP                                                                |
| Supplier Device Package    | 80-FQFP (12x12)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk22fx512vlk12 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1 Ratings

# **1.1 Thermal handling ratings**

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 1.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | _    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices*.

# **1.3 ESD handling ratings**

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   | 3     |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

# 1.4 Voltage and current operating ratings



- 3. All analog pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> through ESD protection diodes. If V<sub>IN</sub> is less than V<sub>AIO\_MIN</sub> or greater than V<sub>AIO\_MAX</sub>, a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>CAIO</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>IN</sub>-V<sub>AIO\_MAX</sub>)/I I<sub>ICAIO</sub>I. Select the larger of these two calculated resistances if the pin is exposed to positive and negative injection currents.
- 4. Open drain outputs must be pulled to VDD.

# 2.2.2 LVD and POR operating requirements

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>   | Falling VDD POR detect voltage                              | 0.8  | 1.1  | 1.5  | V    |       |
| V <sub>LVDH</sub>  | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                    | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| V <sub>LVW1H</sub> | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| V <sub>LVW2H</sub> | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| V <sub>LVW3H</sub> | Level 3 falling (LVWV=10)                                   | 2.82 | 2.90 | 2.98 | v    |       |
| V <sub>LVW4H</sub> | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | _    | 80   | _    | mV   |       |
| V <sub>LVDL</sub>  | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
|                    | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| V <sub>LVW1L</sub> | Level 1 falling (LVWV=00)                                   | 1.74 | 1.80 | 1.86 | V    |       |
| V <sub>LVW2L</sub> | Level 2 falling (LVWV=01)                                   | 1.84 | 1.90 | 1.96 | V    |       |
| V <sub>LVW3L</sub> | <ul> <li>Level 3 falling (LVWV=10)</li> </ul>               | 1.94 | 2.00 | 2.06 | V    |       |
| V <sub>LVW4L</sub> | Level 4 falling (LVWV=11)                                   | 2.04 | 2.10 | 2.16 | V    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range    | _    | 60   | _    | mV   |       |
| V <sub>BG</sub>    | Bandgap voltage reference                                   | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed      | 900  | 1000 | 1100 | μs   |       |

### Table 2. V<sub>DD</sub> supply LVD and POR operating requirements

1. Rising threshold is the sum of falling threshold and hysteresis voltage

### Table 3. VBAT power operating requirements

| Symbol                | Description                            | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|----------------------------------------|------|------|------|------|-------|
| V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8  | 1.1  | 1.5  | V    |       |





### 2.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors

| Symbol           | Description                                                                                  | Min.                  | Тур   | Max. | Unit | Notes            |
|------------------|----------------------------------------------------------------------------------------------|-----------------------|-------|------|------|------------------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                                                    |                       |       |      |      |                  |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -8mA                          | $V_{DD} - 0.5$        | —     | —    | V    |                  |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3mA                         | V <sub>DD</sub> – 0.5 | —     | _    | V    |                  |
|                  | Output high voltage — low drive strength                                                     |                       |       |      |      |                  |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -2mA                          | V <sub>DD</sub> – 0.5 | _     | _    | v    |                  |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -0.6mA                       | V <sub>DD</sub> – 0.5 | —     |      | v    |                  |
| I <sub>ОНТ</sub> | Output high current total for all ports                                                      | —                     |       | 100  | mA   |                  |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                                     |                       |       |      |      | 1                |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 9mA                           | _                     | —     | 0.5  | V    |                  |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 3mA                          | _                     | —     | 0.5  | v    |                  |
|                  | Output low voltage — low drive strength                                                      |                       |       |      |      |                  |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 2mA                           | _                     | —     | 0.5  | V    |                  |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 0.6mA                        | -                     | —     | 0.5  | v    |                  |
| I <sub>OLT</sub> | Output low current total for all ports                                                       | _                     |       | 100  | mA   |                  |
| I <sub>IND</sub> | Input leakage current, digital pins<br>• $V_{SS} \le V_{IN} \le V_{IL}$                      |                       |       |      |      | <sup>2</sup> , 3 |
|                  | All digital pins                                                                             | _                     | 0.002 | 0.5  | μA   |                  |
|                  | • V <sub>IN</sub> = V <sub>DD</sub>                                                          |                       |       |      |      |                  |
|                  | All digital pins except PTD7                                                                 | _                     | 0.002 | 0.5  | μA   |                  |
|                  | • PTD7                                                                                       | _                     | 0.004 | 1    | μA   |                  |
| I <sub>IND</sub> | Input leakage current, digital pins<br>• V <sub>IL</sub> < V <sub>IN</sub> < V <sub>DD</sub> |                       |       |      |      | 2                |
|                  | • V <sub>DD</sub> = 3.6 V                                                                    | _                     | 18    | 26   | Δ    |                  |
|                  | • V <sub>DD</sub> = 3.0 V                                                                    |                       | 10    | 10   |      |                  |
|                  | • V <sub>DD</sub> = 2.5 V                                                                    |                       | 0     | 12   |      |                  |
|                  | • V <sub>DD</sub> = 1.7 V                                                                    |                       | 3     | 6    | uA   |                  |
|                  | Input leakage current, digital pins                                                          |                       | -     | -    | F    |                  |
|                  | • $V_{DD} < V_{IN} < 5.5 V$                                                                  | _                     | 1     | 50   | μA   |                  |
| I <sub>O7</sub>  | Hi-Z (off-state) leakage current (per pin)                                                   |                       |       | 0.25 | μA   |                  |
| R <sub>PU</sub>  | Internal pullup resistors                                                                    | 20                    | 35    | 50   | kΩ   | 4                |
| R <sub>PD</sub>  | Internal pulldown resistors                                                                  | 20                    | 35    | 50   | kΩ   | 5                |

1. Open drain outputs must be pulled to  $V_{\text{DD}}.$ 

2. Measured at VDD=3.6V

3. Internal pull-up/pull-down resistors disabled.

4. Measured at  $V_{\text{DD}}$  supply voltage =  $V_{\text{DD}}$  min and Vinput =  $V_{\text{SS}}$ 



| Symbol                | Description                                                                      | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|----------------------------------------------------------------------------------|------|-------|------|------|-------|
|                       | • @ 1.8V                                                                         |      |       |      |      |       |
|                       | • @ 3.0V                                                                         |      |       |      |      |       |
| I <sub>DD_RUN</sub>   | Run mode current — all peripheral clocks enabled, code executing from flash      |      |       |      |      | 3, 4  |
|                       | • @ 1.8V                                                                         | —    | 46.36 | 50.1 | mA   |       |
|                       | • @ 3.0V                                                                         |      | 46.31 | 19.9 | mΔ   |       |
|                       | • @ 25°C                                                                         |      | 57 /  |      | mA   |       |
|                       | • @ 125°C                                                                        |      | 57.4  |      |      |       |
| I <sub>DD_WAIT</sub>  | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled       | _    | 18.2  |      | mA   | 2     |
| I <sub>DD_WAIT</sub>  | Wait mode reduced frequency current at 3.0 V<br>— all peripheral clocks disabled | —    | 7.2   | _    | mA   | 5     |
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled        |      | 1.21  | —    | mA   | 6     |
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled         | _    | 1.88  |      | mA   | 7     |
| I <sub>DD_VLPW</sub>  | Very-low-power wait mode current at 3.0 V — all peripheral clocks disabled       | —    | 0.80  | _    | mA   | 8     |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V                                                       |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                                  | —    | 0.528 | 2.25 | mA   |       |
|                       | • @ 70°C                                                                         | —    | 1.6   | 8    | mA   |       |
|                       | • @ 105°C                                                                        | —    | 5.2   | 20   | mA   |       |
| I <sub>DD_VLPS</sub>  | Very-low-power stop mode current at 3.0 V                                        |      |       |      |      |       |
|                       | <ul> <li> @ −40 to 25°C</li> </ul>                                               | —    | 78    | 700  | μA   |       |
|                       | • @ 70°C                                                                         | —    | 498   | 2400 | μA   |       |
|                       | • @ 105°C                                                                        | —    | 1300  | 3600 | μA   |       |
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V                                           |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                                  | _    | 5.1   | 15   | μA   |       |
|                       | • @ 70°C                                                                         | _    | 28    | 80   | μA   |       |
|                       | • @ 105°C                                                                        | —    | 124   | 300  | μA   |       |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                                    |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                                  | _    | 3.1   | 7.5  | μA   |       |
|                       | • @ 70°C                                                                         | —    | 14.5  | 45   | μA   |       |
|                       | • @ 105°C                                                                        | —    | 63.5  | 195  | μA   |       |
| I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V                                    |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                                  | _    | 2.0   | 5    | μA   |       |
|                       |                                                                                  | _    | 6.9   | 32   | μA   |       |

### Table 6. Power consumption operating behaviors (continued)

Table continues on the next page ...



| Symbol                | Description                                                                    | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|--------------------------------------------------------------------------------|------|-------|------|------|-------|
|                       | • @ 70°C                                                                       | —    | 30    | 112  | μA   |       |
|                       | • @ 105°C                                                                      |      |       |      |      |       |
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V                                  |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                                | _    | 1.25  | 2.1  | μA   |       |
|                       | • @ 70°C                                                                       | _    | 6.5   | 18.5 | μA   |       |
|                       | • @ 105°C                                                                      | _    | 37    | 108  | μA   |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled  |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                                | —    | 0.745 | 1.65 | μA   |       |
|                       | • @ 70°C                                                                       | —    | 6.03  | 18   | μA   |       |
|                       | • @ 105°C                                                                      | _    | 37    | 108  | μA   |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit disabled |      |       |      |      |       |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                              | _    | 0.268 | 1.25 | μA   |       |
|                       | • @ 70°C                                                                       | —    | 3.7   | 15   | μA   |       |
|                       | • @ 105°C                                                                      | _    | 22.9  | 95   | μA   |       |
| I <sub>DD_VBAT</sub>  | Average current with RTC and 32kHz disabled at 3.0 V                           |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                                | _    | 0.19  | 0.22 | υA   |       |
|                       | • @ 70°C                                                                       | _    | 0.49  | 0.64 | uA   |       |
|                       | • @ 105°C                                                                      | _    | 2.2   | 3.2  | μA   |       |
| I <sub>DD_VBAT</sub>  | Average current when CPU is not accessing RTC registers                        |      |       |      |      | 9     |
|                       | • @ 1.8V                                                                       |      |       |      |      |       |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                              | _    | 0.68  | 0.8  | uА   |       |
|                       | • @ 70°C                                                                       | _    | 1.2   | 1.56 | μA   |       |
|                       | • @ 105°C                                                                      | _    | 3.6   | 5.3  | μA   |       |
|                       | • @ 3.0V                                                                       |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                                | _    | 0.81  | 0.96 | μA   |       |
|                       | • @ 70°C                                                                       | _    | 1.45  | 1.89 | μΑ   |       |
|                       | • @ 105°C                                                                      | _    | 4.3   | 6.33 | μA   |       |

#### Table 6. Power consumption operating behaviors (continued)

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 2. 120 MHz core and system clock, 60 MHz bus 40 Mhz and FlexBus clock, and 24 MHz flash clock. MCG configured for PEE mode. All peripheral clocks disabled.
- 3. 120 MHz core and system clock, 60 MHz bus and FlexBus clock, and 24 MHz flash clock. MCG configured for PEE mode. All peripheral clocks enabled.
- 4. Max values are measured with CPU executing DSP instructions.



The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.

- 2.  $V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25 \text{ °C}$ ,  $f_{OSC} = 12 \text{ MHz}$  (crystal),  $f_{SYS} = 96 \text{ MHz}$ ,  $f_{BUS} = 48 \text{MHz}$
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

### 2.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

### 2.2.8 Capacitance attributes

#### Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | —    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | —    | 7    | pF   |

### 2.3 Switching specifications

### 2.3.1 Device clock specifications

#### Table 9. Device clock specifications

| Symbol               | Description                                            | Min. | Max. | Unit | Notes |
|----------------------|--------------------------------------------------------|------|------|------|-------|
|                      | Normal run mode                                        | e    |      |      |       |
| f <sub>SYS</sub>     | System and core clock                                  | _    | 120  | MHz  |       |
| f <sub>SYS_USB</sub> | System and core clock when Full Speed USB in operation | 20   | _    | MHz  |       |
| f <sub>BUS</sub>     | Bus clock                                              | _    | 60   | MHz  |       |
| FB_CLK               | FlexBus clock                                          | —    | 50   | MHz  |       |
| f <sub>FLASH</sub>   | Flash clock                                            | —    | 25   | MHz  |       |
| f <sub>LPTMR</sub>   | LPTMR clock                                            | _    | 25   | MHz  |       |
|                      | VLPR mode <sup>1</sup>                                 |      |      |      |       |
| f <sub>SYS</sub>     | System and core clock                                  | —    | 4    | MHz  |       |
| f <sub>BUS</sub>     | Bus clock                                              |      | 4    | MHz  |       |

Table continues on the next page ...



| Symbol | Description                     | Min. | Max. | Unit | Notes |
|--------|---------------------------------|------|------|------|-------|
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V | _    | 12   | ns   |       |
|        | • $2.7 \le V_{DD} \le 3.6V$     | —    | 6    | ns   |       |
|        | Slew enabled                    |      |      |      |       |
|        | • $1.71 \le V_{DD} \le 2.7V$    |      | 36   | ns   |       |
|        | • $2.7 \le V_{DD} \le 3.6V$     | —    | 24   | ns   |       |

Table 10. General switching specifications

- 1. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.
- 2. The greater synchronous and asynchronous timing must be met.
- 3. This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS, and VLLSx modes.
- 4. 75 pF load
- 5. 15 pF load

# 2.4 Thermal specifications

### 2.4.1 Thermal operating requirements

#### Table 11. Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| TJ             | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |

### 2.4.2 Thermal attributes

| Board type        | Symbol           | Description                                                              | 80 LQFP | Unit | Notes |
|-------------------|------------------|--------------------------------------------------------------------------|---------|------|-------|
| Single-layer (1s) | R <sub>θJA</sub> | Thermal<br>resistance,<br>junction to<br>ambient (natural<br>convection) | 50      | °C/W | 1     |
| Four-layer (2s2p) | R <sub>θJA</sub> | Thermal<br>resistance,<br>junction to<br>ambient (natural<br>convection) | 35      | °C/W | 1     |

Table continues on the next page ...



| Symbol                   | Description                                                                                                                    |                            | Min.   | Тур.  | Max.                                                          | Unit | Notes |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------|-------|---------------------------------------------------------------|------|-------|
|                          |                                                                                                                                | $2197 \times f_{fll\_ref}$ |        |       |                                                               |      |       |
|                          |                                                                                                                                | High range (DRS=11)        | —      | 95.98 | —                                                             | MHz  |       |
|                          |                                                                                                                                | $2929 \times f_{fll\_ref}$ |        |       |                                                               |      |       |
| J <sub>cyc_fll</sub>     | FLL period jitter                                                                                                              |                            | _      | 180   | _                                                             | ps   |       |
|                          | <ul> <li>f<sub>DCO</sub> = 48 N</li> <li>f<sub>DCO</sub> = 98 N</li> </ul>                                                     | 1Hz<br>1Hz                 | _      | 150   | _                                                             |      |       |
| t <sub>fll_acquire</sub> | FLL target freque                                                                                                              | ncy acquisition time       | —      | —     | 1                                                             | ms   | 7     |
|                          |                                                                                                                                | P                          | ĹĹ     |       |                                                               |      |       |
| f <sub>vco</sub>         | VCO operating frequency                                                                                                        |                            | 48.0   | _     | 120                                                           | MHz  |       |
| I <sub>pll</sub>         | PLL operating current<br>• PLL @ 96 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub><br>= 2 MHz, VDIV multiplier = 48) |                            | _      | 1060  | _                                                             | μA   | 8     |
| I <sub>pll</sub>         | PLL operating current<br>• PLL @ 48 MHz (f <sub>osc_hi_1</sub> = 8 MHz, f <sub>pll_ref</sub><br>= 2 MHz, VDIV multiplier = 24) |                            | _      | 600   | _                                                             | μΑ   | 8     |
| f <sub>pll_ref</sub>     | PLL reference fre                                                                                                              | quency range               | 2.0    | —     | 4.0                                                           | MHz  |       |
| J <sub>cyc_pll</sub>     | PLL period jitter (                                                                                                            | RMS)                       |        |       |                                                               |      | 9     |
|                          | • f <sub>vco</sub> = 48 MH                                                                                                     | Hz                         | _      | 120   | _                                                             | ps   |       |
|                          | • f <sub>vco</sub> = 120 M                                                                                                     | 1Hz                        | _      | 75    | _                                                             | ps   |       |
| J <sub>acc_pll</sub>     | PLL accumulated                                                                                                                | jitter over 1µs (RMS)      |        |       |                                                               |      | 9     |
|                          | • f <sub>vco</sub> = 48 MH                                                                                                     | Hz                         | _      | 1350  | _                                                             | ps   |       |
|                          | • f <sub>vco</sub> = 120 N                                                                                                     | 1Hz                        | _      | 600   | _                                                             | ps   |       |
| D <sub>lock</sub>        | Lock entry freque                                                                                                              | ncy tolerance              | ± 1.49 | —     | ± 2.98                                                        | %    |       |
| D <sub>unl</sub>         | Lock exit frequent                                                                                                             | cy tolerance               | ± 4.47 | —     | ± 5.97                                                        | %    |       |
| t <sub>pll_lock</sub>    | Lock detector det                                                                                                              | ection time                | _      | _     | 150 × 10 <sup>-6</sup><br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S    | 10    |

#### Table 15. MCG specifications (continued)

- 1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).
- 2. 2 V <= VDD <= 3.6 V.
- 3. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.
- The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco\_t</sub>) over voltage and temperature should be considered.
- 5. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.
- 6. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 8. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 9. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.



- 2. When transitioning from FEI or FBI to FBE mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.
- 3. Proper PC board layout procedures must be followed to achieve specifications.
- 4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

### NOTE

The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode.

### 3.3.3 32 kHz oscillator electrical characteristics

### 3.3.3.1 32 kHz oscillator DC electrical specifications Table 18. 32kHz oscillator DC electrical specifications

| Symbol                       | Description                                   | Min. | Тур. | Max. | Unit |
|------------------------------|-----------------------------------------------|------|------|------|------|
| V <sub>BAT</sub>             | Supply voltage                                | 1.71 | —    | 3.6  | V    |
| R <sub>F</sub>               | Internal feedback resistor                    | —    | 100  | —    | MΩ   |
| C <sub>para</sub>            | Parasitical capacitance of EXTAL32 and XTAL32 |      | 5    | 7    | pF   |
| V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation         | —    | 0.6  | —    | V    |

1. When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.

### 3.3.3.2 32 kHz oscillator frequency specifications Table 19. 32 kHz oscillator frequency specifications

| Symbol                  | Description                               | Min. | Тур.   | Max.             | Unit | Notes |
|-------------------------|-------------------------------------------|------|--------|------------------|------|-------|
| f <sub>osc_lo</sub>     | Oscillator crystal                        | —    | 32.768 | —                | kHz  |       |
| t <sub>start</sub>      | Crystal start-up time                     | —    | 1000   | _                | ms   | 1     |
| V <sub>ec_extal32</sub> | Externally provided input clock amplitude | 700  |        | V <sub>BAT</sub> | mV   | 2, 3  |

1. Proper PC board layout procedures must be followed to achieve specifications.

2. This specification is for an externally supplied clock driven to EXTAL32 and does not apply to any other clock input. The oscillator remains enabled and XTAL32 must be left unconnected.

 The parameter specified is a peak-to-peak value and V<sub>IH</sub> and V<sub>IL</sub> specifications do not apply. The voltage of the applied clock must be within the range of V<sub>SS</sub> to V<sub>BAT</sub>.

# 3.4 Memories and memory interfaces



| Symbol                   | Description                                            | Min. | Тур. | Max. | Unit | Notes |
|--------------------------|--------------------------------------------------------|------|------|------|------|-------|
|                          | Swap Control execution time                            |      |      |      |      |       |
| t <sub>swapx01</sub>     | control code 0x01                                      | _    | 200  | _    | μs   |       |
| t <sub>swapx02</sub>     | control code 0x02                                      | _    | 90   | 150  | μs   |       |
| t <sub>swapx04</sub>     | control code 0x04                                      | —    | 90   | 150  | μs   |       |
| t <sub>swapx08</sub>     | control code 0x08                                      | _    | —    | 30   | μs   |       |
|                          | Program Partition for EEPROM execution time            |      |      |      |      |       |
| t <sub>pgmpart32k</sub>  | 32 KB EEPROM backup                                    | _    | 70   | _    | ms   |       |
| t <sub>pgmpart128k</sub> | 128 KB EEPROM backup                                   | _    | 75   | _    | ms   |       |
|                          | Set FlexRAM Function execution time:                   |      |      |      |      |       |
| t <sub>setramff</sub>    | Control Code 0xFF                                      | _    | 70   | _    | μs   |       |
| t <sub>setram32k</sub>   | 32 KB EEPROM backup                                    | _    | 0.8  | 1.2  | ms   |       |
| t <sub>setram64k</sub>   | 64 KB EEPROM backup                                    | _    | 1.3  | 1.9  | ms   |       |
| t <sub>setram128k</sub>  | 128 KB EEPROM backup                                   | _    | 2.4  | 3.1  | ms   |       |
| t <sub>eewr8bers</sub>   | Byte-write to erased FlexRAM location execution time   | _    | 175  | 275  | μs   | 3     |
|                          | Byte-write to FlexRAM execution time:                  |      |      |      |      |       |
| t <sub>eewr8b32k</sub>   | 32 KB EEPROM backup                                    | _    | 385  | 1700 | μs   |       |
| t <sub>eewr8b64k</sub>   | 64 KB EEPROM backup                                    | —    | 475  | 2000 | μs   |       |
| t <sub>eewr8b128k</sub>  | 128 KB EEPROM backup                                   | _    | 650  | 2350 | μs   |       |
| t <sub>eewr16bers</sub>  | 16-bit write to erased FlexRAM location execution time | _    | 175  | 275  | μs   |       |
|                          | 16-bit write to FlexRAM execution time:                |      |      |      |      |       |
| t <sub>eewr16b32k</sub>  | 32 KB EEPROM backup                                    | —    | 385  | 1700 | μs   |       |
| t <sub>eewr16b64k</sub>  | 64 KB EEPROM backup                                    | —    | 475  | 2000 | μs   |       |
| t <sub>eewr16b128k</sub> | 128 KB EEPROM backup                                   | _    | 650  | 2350 | μs   |       |
| t <sub>eewr32bers</sub>  | 32-bit write to erased FlexRAM location execution time | _    | 360  | 550  | μs   |       |
|                          | 32-bit write to FlexRAM execution time:                |      |      |      |      |       |
| t <sub>eewr32b32k</sub>  | 32 KB EEPROM backup                                    | —    | 630  | 2000 | μs   |       |
| t <sub>eewr32b64k</sub>  | 64 KB EEPROM backup                                    | —    | 810  | 2250 | μs   |       |
| t <sub>eewr32b128k</sub> | 128 KB EEPROM backup                                   | _    | 1200 | 2650 | μs   |       |

| Table 21. | Flash command | timing s | pecifications ( | (continued) | ) |
|-----------|---------------|----------|-----------------|-------------|---|
|-----------|---------------|----------|-----------------|-------------|---|

1. Assumes 25MHz or greater flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased.



### 3.4.1.3 Flash high voltage current behaviors Table 22. Flash high voltage current behaviors

| Symbol              | Description                                                                       | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current<br>adder during high<br>voltage flash<br>programming<br>operation | _    | 3.5  | 7.5  | mA   |
| I <sub>DD_ERS</sub> | Average current<br>adder during high<br>voltage flash erase<br>operation          | _    | 1.5  | 4.0  | mA   |

# 3.4.1.4 Reliability specifications

#### Table 23. NVM reliability specifications

| Symbol                   | Description                                                | Min.  | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|--------------------------|------------------------------------------------------------|-------|-------------------|------|--------|-------|
|                          | Program Fl                                                 | ash   |                   |      |        |       |
| t <sub>nvmretp10k</sub>  | Data retention after up to 10 K cycles                     | 5     | 50                | _    | years  |       |
| t <sub>nvmretp1k</sub>   | Data retention after up to 1 K cycles                      | 20    | 100               | —    | years  |       |
| n <sub>nvmcycp</sub>     | Cycling endurance                                          | 10 K  | 50 K              | —    | cycles | 2     |
|                          | Data Flas                                                  | sh    | •                 |      |        | •     |
| t <sub>nvmretd10k</sub>  | Data retention after up to 10 K cycles                     | 5     | 50                | —    | years  |       |
| t <sub>nvmretd1k</sub>   | Data retention after up to 1 K cycles                      | 20    | 100               | —    | years  |       |
| n <sub>nvmcycd</sub>     | Cycling endurance                                          | 10 K  | 50 K              | —    | cycles | 2     |
|                          | FlexRAM as EEPROM                                          |       |                   |      |        |       |
| t <sub>nvmretee100</sub> | Data retention up to 100% of write endurance               | 5     | 50                | —    | years  |       |
| t <sub>nvmretee10</sub>  | Data retention up to 10% of write endurance                | 20    | 100               | _    | years  |       |
| n <sub>nvmcycee</sub>    | Cycling endurance for EEPROM backup                        | 20 K  | 50 K              | _    | cycles | 2     |
|                          | Write endurance                                            |       |                   |      |        | 3     |
| n <sub>nvmwree16</sub>   | <ul> <li>EEPROM backup to FlexRAM ratio = 16</li> </ul>    | 70 K  | 175 K             | —    | writes |       |
| n <sub>nvmwree128</sub>  | EEPROM backup to FlexRAM ratio = 128                       | 630 K | 1.6 M             | —    | writes |       |
| n <sub>nvmwree512</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 512</li> </ul>   | 2.5 M | 6.4 M             | —    | writes |       |
| n <sub>nvmwree2k</sub>   | <ul> <li>EEPROM backup to FlexRAM ratio = 2,048</li> </ul> | 10 M  | 25 M              | _    | writes |       |
| n <sub>nvmwree4k</sub>   | <ul> <li>EEPROM backup to FlexRAM ratio = 4,096</li> </ul> | 20 M  | 50 M              | _    | writes |       |

- Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.
- 2. Cycling endurance represents number of program/erase cycles at -40°C  $\leq$  T<sub>j</sub>  $\leq$  125°C.
- 3. Write endurance represents the number of writes to each FlexRAM location at -40°C ≤Tj ≤ 125°C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup per subsystem. Minimum and typical values assume all byte-writes to FlexRAM.



### 3.4.1.5 Write endurance to FlexRAM for EEPROM

When the FlexNVM partition code is not set to full data flash, the EEPROM data set size can be set to any of several non-zero values.

The bytes not assigned to data flash via the FlexNVM partition code are used by the FTFE to obtain an effective endurance increase for the EEPROM data. The built-in EEPROM record management system raises the number of program/erase cycles that can be attained prior to device wear-out by cycling the EEPROM data through a larger EEPROM NVM storage space.

While different partitions of the FlexNVM are available, the intention is that a single choice for the FlexNVM partition code and EEPROM data set size is used throughout the entire lifetime of a given application. The EEPROM endurance equation and graph shown below assume that only one configuration is ever used.

Writes\_subsystem = 
$$\frac{\text{EEPROM} - 2 \times \text{EEESPLIT} \times \text{EEESIZE}}{\text{EEESPLIT} \times \text{EEESIZE}} \times \text{Write_efficiency} \times n_{\text{nvmcycee}}$$

where

- Writes\_subsystem minimum number of writes to each FlexRAM location for subsystem (each subsystem can have different endurance)
- EEPROM allocated FlexNVM for each EEPROM subsystem based on DEPART; entered with the Program Partition command
- EEESPLIT FlexRAM split factor for subsystem; entered with the Program Partition command
- EEESIZE allocated FlexRAM based on DEPART; entered with the Program Partition command
- Write\_efficiency
  - 0.25 for 8-bit writes to FlexRAM
  - 0.50 for 16-bit or 32-bit writes to FlexRAM
- n<sub>nvmcvcee</sub> EEPROM-backup cycling endurance



2. Specification is valid for all FB\_AD[31:0] and FB\_TA.

#### Table 26. Flexbus full voltage range switching specifications

| Num | Description                             | Min.     | Max.   | Unit | Notes |
|-----|-----------------------------------------|----------|--------|------|-------|
|     | Operating voltage                       | 1.71     | 3.6    | V    |       |
|     | Frequency of operation                  | _        | FB_CLK | MHz  |       |
| FB1 | Clock period                            | 1/FB_CLK | _      | ns   |       |
| FB2 | Address, data, and control output valid | —        | 13.5   | ns   | 1     |
| FB3 | Address, data, and control output hold  | 0        | _      | ns   | 1     |
| FB4 | Data and FB_TA input setup              | 13.7     | _      | ns   | 2     |
| FB5 | Data and FB_TA input hold               | 0.5      |        | ns   | 2     |

- 1. Specification is valid for all FB\_AD[31:0], FB\_BE/BWEn, FB\_CSn, FB\_OE, FB\_R/W, FB\_TBST, FB\_TSIZ[1:0], FB\_ALE, and FB\_TS.
- 2. Specification is valid for all FB\_AD[31:0] and  $\overline{FB_TA}$ .





Figure 13. FlexBus read timing diagram

| Symbol | Description | Conditions                                                       | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes |
|--------|-------------|------------------------------------------------------------------|------|-------------------|------|------|-------|
|        |             | Continuous conversions<br>enabled, subsequent<br>conversion time |      |                   |      |      |       |

Table 27. 16-bit ADC operating conditions

Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.

2. DC potential difference.

- 3. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 Ω analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1 ns.</p>
- 4. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.

5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool.



Figure 15. ADC input impedance equivalency diagram

### 3.6.1.2 16-bit ADC electrical characteristics

| Table 28. | 16-bit ADC | characteristics | (V <sub>REFH</sub> = | $V_{DDA}$ , | V <sub>REFL</sub> = | = V <sub>SSA</sub> ) |
|-----------|------------|-----------------|----------------------|-------------|---------------------|----------------------|
|-----------|------------|-----------------|----------------------|-------------|---------------------|----------------------|

| Symbol               | Description    | Conditions <sup>1</sup> | Min.  | Typ. <sup>2</sup> | Max. | Unit | Notes |
|----------------------|----------------|-------------------------|-------|-------------------|------|------|-------|
| I <sub>DDA_ADC</sub> | Supply current |                         | 0.215 | —                 | 1.7  | mA   | 3     |

Table continues on the next page...





Figure 21. Offset at half scale vs. temperature

### 3.6.4 Voltage reference electrical specifications

| Fable 32. | VREF full-range | operating | requireme | ents |
|-----------|-----------------|-----------|-----------|------|
|-----------|-----------------|-----------|-----------|------|

| Symbol           | Description             | Min.                                         | Max. | Unit | Notes |
|------------------|-------------------------|----------------------------------------------|------|------|-------|
| V <sub>DDA</sub> | Supply voltage          | 1.71                                         | 3.6  | V    | —     |
| T <sub>A</sub>   | Temperature             | Operating temperature<br>range of the device |      | °C   | _     |
| CL               | Output load capacitance | 100                                          |      | nF   | 1, 2  |

1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.

 The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device.





Figure 26. SDHC timing

### **3.8.10** I<sup>2</sup>S switching specifications

This section provides the AC timings for the I<sup>2</sup>S in master (clocks driven) and slave modes (clocks input). All timings are given for non-inverted serial clock polarity (TCR[TSCKP] = 0, RCR[RSCKP] = 0) and a non-inverted frame sync (TCR[TFSI] = 0, RCR[RFSI] = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal (I2S\_BCLK) and/or the frame sync (I2S\_FS) shown in the figures below.

| Num | Description                                | Min. | Max. | Unit        |
|-----|--------------------------------------------|------|------|-------------|
|     | Operating voltage                          | 2.7  | 3.6  | V           |
| S1  | I2S_MCLK cycle time                        | 40   | _    | ns          |
| S2  | I2S_MCLK pulse width high/low              | 45%  | 55%  | MCLK period |
| S3  | I2S_BCLK cycle time                        | 80   | _    | ns          |
| S4  | I2S_BCLK pulse width high/low              | 45%  | 55%  | BCLK period |
| S5  | I2S_BCLK to I2S_FS output valid            | —    | 15   | ns          |
| S6  | I2S_BCLK to I2S_FS output invalid          | 0    |      | ns          |
| S7  | I2S_BCLK to I2S_TXD valid                  | —    | 15   | ns          |
| S8  | I2S_BCLK to I2S_TXD invalid                | 0    | _    | ns          |
| S9  | I2S_RXD/I2S_FS input setup before I2S_BCLK | 15   | —    | ns          |
| S10 | I2S_RXD/I2S_FS input hold after I2S_BCLK   | 0    | —    | ns          |

 Table 43.
 I<sup>2</sup>S master mode timing





#### Figure 29. I2S/SAI timing — master modes

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 80   | —    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 5.8  | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | —    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    | 23.5 | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | _    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 5.8  | —    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | —    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | _    | 25   | ns          |

#### Table 46. I2S/SAI slave mode timing

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



| Field | Description                 | Values                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|-------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Q     | Qualification status        | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul>                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| K##   | Kinetis family              | • K22                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| A     | Key attribute               | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| М     | Flash memory type           | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| FFF   | Program flash memory size   | <ul> <li>32 = 32 KB</li> <li>64 = 64 KB</li> <li>128 = 128 KB</li> <li>256 = 256 KB</li> <li>512 = 512 KB</li> <li>1M0 = 1 MB</li> <li>2M0 = 2 MB</li> </ul>                                                                                                                                                                                                                                                                                        |  |  |  |
| R     | Silicon revision            | <ul> <li>Z = Initial</li> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Т     | Temperature range (°C)      | <ul> <li>V = -40 to 105</li> <li>C = -40 to 85</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| PP    | Package identifier          | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> <li>LK = 80 LQFP (12 mm x 12 mm)</li> <li>LL = 100 LQFP (14 mm x 14 mm)</li> <li>MC = 121 MAPBGA (8 mm x 8 mm)</li> <li>DC = 121 XFBGA (8 mm x 8 mm x 0.5 mm)</li> <li>LQ = 144 LQFP (20 mm x 20 mm)</li> <li>MD = 144 MAPBGA (13 mm x 13 mm)</li> </ul> |  |  |  |
| cc    | Maximum CPU frequency (MHz) | <ul> <li>5 = 50 MHz</li> <li>7 = 72 MHz</li> <li>10 = 100 MHz</li> <li>12 = 120 MHz</li> <li>15 = 150 MHz</li> <li>16 = 168 MHz</li> <li>18 = 180 MHz</li> </ul>                                                                                                                                                                                                                                                                                    |  |  |  |
| Ν     | Packaging type              | <ul> <li>R = Tape and reel</li> <li>(Blank) = Trays</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |

### 3.8.10.4.4 Example

This is an example part number:

MK22FN1M0VLK10



### 5.2 K22 Pinouts

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.