



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                         |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | H8SX                                                                             |
| Core Size                  | 32-Bit Single-Core                                                               |
| Speed                      | 50MHz                                                                            |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, IrDA, SCI, SmartCard, USB                             |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                          |
| Number of I/O              | 92                                                                               |
| Program Memory Size        | 1MB (1M × 8)                                                                     |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 56K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 8x10b; D/A 2x8b                                                              |
| Oscillator Type            | External                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 176-LFBGA                                                                        |
| Supplier Device Package    | 176-LFBGA (13x13)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f61668rd50bgv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Instruction | Size | Function                                                                                                                                                                                                                                                                                  |  |  |
|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| EEPMOV.B    | В    | Transfers a data block.                                                                                                                                                                                                                                                                   |  |  |
| EEPMOV.W    |      | Transfers byte data which begins at a memory location specified by ER5 to a memory location specified by ER6. The number of byte data to be transferred is specified by R4 or R4L.                                                                                                        |  |  |
| MOVMD.B     | В    | Transfers a data block.                                                                                                                                                                                                                                                                   |  |  |
|             |      | Transfers byte data which begins at a memory location specified by ER5 to a memory location specified by ER6. The number of byte data to be transferred is specified by R4.                                                                                                               |  |  |
| MOVMD.W     | W    | Transfers a data block.                                                                                                                                                                                                                                                                   |  |  |
|             |      | Transfers word data which begins at a memory location specified by ER5 to a memory location specified by ER6. The number of word data to be transferred is specified by R4.                                                                                                               |  |  |
| MOVMD.L     | L    | Transfers a data block.                                                                                                                                                                                                                                                                   |  |  |
|             |      | Transfers longword data which begins at a memory location specified by ER5 to a memory location specified by ER6. The number of longword data to be transferred is specified by R4.                                                                                                       |  |  |
| MOVSD.B     | В    | Transfers a data block with zero data detection.                                                                                                                                                                                                                                          |  |  |
|             |      | Transfers byte data which begins at a memory location specified by ER5 to a memory location specified by ER6. The number of byte data to be transferred is specified by R4. When zero data is detected during transfer, the transfer stops and execution branches to a specified address. |  |  |

# Table 2.5 Block Transfer Instructions

# 2.8.10 Memory Indirect—@@aa:8

This mode can be used by the JMP and JSR instructions. The operand value is a branch address, which is the contents of a memory location pointed to by an 8-bit absolute address in the instruction code.

The upper bits of an 8-bit absolute address are all assumed to be 0, so the address range is 0 to 255 (H'0000 to H'00FF in normal mode, H'000000 to H'000FF in other modes).

In normal mode, the memory location is pointed to by word-size data and the branch address is 16 bits long. In other modes, the memory location is pointed to by longword-size data. In middle or advanced mode, the first byte of the longword-size data is assumed to be all 0 (H'00).

Note that the top part of the address range is also used as the exception handling vector area. A vector address of an exception handling other than a reset or a CPU address error can be changed by VBR.





Figure 2.15 Branch Address Specification in Memory Indirect Mode

Vector Address Offset\*1

|                |                  |        | Advanced mode,       |                  |          |            |            |
|----------------|------------------|--------|----------------------|------------------|----------|------------|------------|
|                |                  | Vector | Middle mode, Maximum |                  |          | DTC        | DMAC       |
| Classification | Interrupt Source | Number | mode                 | IPR              | Priority | Activation | Activation |
| TPU_4          | TGI4A            | 106    | H'01A8               | IPRG6 to IPRG4   | High     | 0          | 0          |
|                | TGI4B            | 107    | H'01AC               | -                |          | 0          | _          |
|                | TCI4V            | 108    | H'01B0               |                  |          | _          | _          |
|                | TCI4U            | 109    | H'01B4               | -                |          | _          | _          |
| TPU_5          | TGI5A            | 110    | H'01B8               | IPRG2 to IPRG0   |          | 0          | 0          |
|                | TGI5B            | 111    | H'01BC               | _                |          | 0          | _          |
|                | TCI5V            | 112    | H'01C0               | _                |          | —          | _          |
|                | TCI5U            | 113    | H'01C4               | -                |          | _          | _          |
| _              | Reserved for     | 114    | H'01C8               | —                |          | _          | _          |
|                | system use       | 115    | H'01CC               | -                |          | _          | _          |
| TMR_0          | CMI0A            | 116    | H'01D0               | IPRH14 to IPRH12 |          | 0          | _          |
|                | CMI0B            | 117    | H'01D4               | -                |          | 0          | _          |
|                | OV0I             | 118    | H'01D8               | -                |          | _          | _          |
| TMR_1          | CMI1A            | 119    | H'01DC               | IPRH10 to IPRH8  | -        | 0          | _          |
|                | CMI1B            | 120    | H'01E0               | -                |          | 0          | _          |
|                | OV1I             | 121    | H'01E4               | -                |          | _          | _          |
| TMR_2          | CMI2A            | 122    | H'01E8               | IPRH6 to IPRH4   | _        | 0          | _          |
|                | CMI2B            | 123    | H'01EC               | -                |          | 0          | _          |
|                | OV2I             | 124    | H'01F0               | -                |          | _          | _          |
| TMR_3          | CMI3A            | 125    | H'01F4               | IPRH2 to IPRH0   | _        | 0          | _          |
|                | CMI3B            | 126    | H'01F8               | -                |          | 0          | _          |
|                | OV3I             | 127    | H'01FC               | -                |          | _          | _          |
| DMAC           | DMTEND0          | 128    | H'0200               | IPRI14 to IPRI12 | -        | 0          | _          |
|                | DMTEND1          | 129    | H'0204               | IPRI10 to IPRI8  | -        | 0          | _          |
|                | DMTEND2          | 130    | H'0208               | IPRI6 to IPRI4   | -        | 0          | _          |
|                | DMTEND3          | 131    | H'020C               | IPRI2 to IPRI0   | Low      | 0          | _          |



## 9.7.3 I/O Pins Used for Byte Control SRAM Interface

Table 9.16 shows the pins used for the byte control SRAM interface.

In the byte control SRAM interface, write strobe signals ( $\overline{LHWR}$  and  $\overline{LLWR}$ ) are output from the byte select strobes. The RD/WR signal is used as a write enable signal.

| <b>Table 9.16</b> | I/O Pins for B | yte Control SRAM | Interface |
|-------------------|----------------|------------------|-----------|
|-------------------|----------------|------------------|-----------|

| Pin       | When Byte Control<br>SRAM is Specified | Name                       | I/O              | Function                                                                                                                                                      |
|-----------|----------------------------------------|----------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AS/AH     | ĀS                                     | Address<br>strobe          | Output           | Strobe signal indicating that the address<br>output on the address bus is valid when a<br>basic bus interface space or byte control<br>SRAM space is accessed |
| CSn       | CSn                                    | Chip select                | Output           | Strobe signal indicating that area n is selected                                                                                                              |
| RD        | RD                                     | Read strobe                | Output           | Output enable for the SRAM when the byte control SRAM space is accessed                                                                                       |
| RD/WR     | RD/WR                                  | Read/write                 | Output           | Write enable signal for the SRAM when the byte control SRAM space is accessed                                                                                 |
| LHWR/LUB  | LUB                                    | Lower-upper<br>byte select | Output           | Upper byte select when the 16-bit byte control SRAM space is accessed                                                                                         |
| LLWR/LLB  | LLB                                    | Lower-lower<br>byte select | Output           | Lower byte select when the 16-bit byte control SRAM space is accessed                                                                                         |
| WAIT      | WAIT                                   | Wait                       | Input            | Wait request signal used when an external<br>address space is accessed                                                                                        |
| A23 to A0 | A23 to A0                              | Address pin                | Output           | Address output pin                                                                                                                                            |
| D15 to D0 | D15 to D0                              | Data pin                   | Input/<br>output | Data input/output pin                                                                                                                                         |

### (4) External Access after Single Address Transfer Write

If an external access occurs after a single address transfer write while bit IDLS3 in IDLCR is set to 1, idle cycles specified by bits IDLCA1 and IDLCA0 are inserted at the start of the external access (n = 0 to 7).

Figure 9.96 shows an example of the operation in this case. In this example, bus cycle A is a single address transfer (write cycle) and bus cycle B is a CPU write cycle. In (a), an idle cycle is not inserted, and a conflict occurs in bus cycle B between the external device write data and this LSI write data. In (b), an idle cycle is inserted, and a data conflict is prevented.



Figure 9.96 Example of Idle Cycle Operation (Write after Single Address Transfer Write)

Figure 11.30 shows an example of block transfer mode transfer activated by the  $\overline{\text{EDREQ}}$  pin falling edge.

 $\overline{\text{EDREQ}}$  pin sampling is performed in each cycle starting at the next rise of B $\phi$  after the end of the DTE bit write cycle.

When a low level is sampled at the  $\overline{\text{EDREQ}}$  pin while acceptance of a transfer request via the  $\overline{\text{EDREQ}}$  pin is possible, the request is held within the EXDMAC. Then when activation is initiated within the EXDMAC, the request is cleared, and  $\overline{\text{EDREQ}}$  pin high level sampling for edge sensing is started. If  $\overline{\text{EDREQ}}$  pin high level sampling is completed by the end of the EXDMA write cycle, acceptance resumes after the end of the write cycle, and  $\overline{\text{EDREQ}}$  pin low level sampling is performed again. This sequence of operations is repeated until the end of the transfer.



### Figure 11.30 Example of Block Transfer Mode Transfer Activated by EDREQ Pin Falling Edge

RENESAS

## 12.5.7 Chain Transfer

Setting the CHNE bit in MRB to 1 enables a number of data transfers to be performed consecutively in response to a single transfer request. Setting the CHNE and CHNS bits in MRB set to 1 enables a chain transfer only when the transfer counter reaches 0. SAR, DAR, CRA, CRB, MRA, and MRB, which define data transfers, can be set independently. Figure 12.10 shows the chain transfer operation.

In the case of transfer with CHNE set to 1, an interrupt request to the CPU is not generated at the end of the specified number of transfers or by setting the DISEL bit to 1, and the interrupt source flag for the activation source and DTCER are not affected.

In repeat transfer mode, setting the RCHNE bit in DTCCR and the CHNE and CHNS bits in MRB to 1 enables a chain transfer after transfer with transfer counter = 1 has been completed.



Figure 12.10 Operation of Chain Transfer

RENESAS

# (5) P23/PO3/TIOCC3/TIOCD3/IRQ11-A

The pin function is switched as shown below according to the combination of the TPU and PPG register settings and P23DDR bit setting.

|             |                              | Setting   |        |          |  |  |
|-------------|------------------------------|-----------|--------|----------|--|--|
|             |                              | TPU       | PPG    | I/O Port |  |  |
| Module Name | Pin Function                 | TIOCD3_OE | PO3_OE | P23DDR   |  |  |
| TPU         | TIOCD3 output                | 1         | —      | —        |  |  |
| PPG         | PO3 output                   | 0         | 1      | _        |  |  |
| I/O port    | P23 output                   | 0         | 0      | 1        |  |  |
|             | P23 input<br>(initial value) | 0         | 0      | 0        |  |  |

### (6) P22 /PO2/TIOCC3/TMO0/TxD0/IRQ10-A

The pin function is switched as shown below according to the combination of the TPU, TMR, SCI, and PPG register settings and P22DDR bit setting.

|             |                              |           |         | Setting |        |          |
|-------------|------------------------------|-----------|---------|---------|--------|----------|
|             |                              | TPU       | TMR     | SCI     | PPG    | I/O Port |
| Module Name | Pin Function                 | TIOCC3_OE | TMO0_OE | TxD0_OE | PO2_OE | P22DDR   |
| TPU         | TIOCC3 output                | 1         | _       |         | _      | _        |
| TMR         | TMO0 output                  | 0         | 1       | _       | _      | _        |
| SCI         | TxD0 output                  | 0         | 0       | 1       | _      | _        |
| PPG         | PO2 output                   | 0         | 0       | 0       | 1      | _        |
| I/O port    | P22 output                   | 0         | 0       | 0       | 0      | 1        |
|             | P22 input<br>(initial value) | 0         | 0       | 0       | 0      | 0        |

## (7) **PK1/PO25/TIOCA9/TIOCB9**

The pin function is switched as shown below according to the combination of register setting of PPG and TPU, setting of the port function control register (PFCR), and the PK1DDR bit settings.

|             |                | Setting |           |          |  |  |
|-------------|----------------|---------|-----------|----------|--|--|
|             |                | PPG     | TPU       | I/O Port |  |  |
| Module Name | Pin Function   | PO25_OE | TIOCB9_OE | PK1DDR   |  |  |
| PPG         | PO25 output*   | 1       | —         | —        |  |  |
| TPU         | TIOCB9 output* | 0       | 1         | —        |  |  |
| I/O port    | PK1 output*    | 0       | 0         | 1        |  |  |
|             | PK1 input*     | 0       | 0         | 0        |  |  |

Note: \* Valid when PCJKE = 1.

### (8) **PK0/PO24/TIOCA9**

The pin function is switched as shown below according to the combination of register setting of PPG and TPU, setting of the port function control register (PFCR), and the PK0DDR bit settings.

|             |                | Setting |           |          |  |  |
|-------------|----------------|---------|-----------|----------|--|--|
|             |                | PPG     | TPU       | I/O Port |  |  |
| Module Name | Pin Function   | PO24_OE | TIOCA9_OE | PK0DDR   |  |  |
| PPG         | PO24 output*   | 1       | _         | _        |  |  |
| TPU         | TIOCA9 output* | 0       | 1         | _        |  |  |
| I/O port    | PK0 output*    | 0       | 0         | 1        |  |  |
|             | PK0 input*     | 0       | 0         | 0        |  |  |
|             |                |         |           |          |  |  |

Note: \* Valid when PCJKE = 1.

### 16.3.1 Timer Counter (TCNT)

TCNT is an 8-bit readable/writable up-counter. TCNT\_0 and TCNT\_1 comprise a single 16-bit register so they can be accessed together by a word transfer instruction. Bits CKS2 to CKS0 in TCR and bits ICKS1 and ICKS0 in TCCR are used to select a clock. TCNT can be cleared by an external reset input signal, compare match A signal, or compare match B signal. Which signal to be used for clearing is selected by bits CCLR1 and CCLR0 in TCR. When TCNT overflows from H'FF to H'00, bit OVF in TCSR is set to 1. TCNT is initialized to H'00.



### 16.3.2 Time Constant Register A (TCORA)

TCORA is an 8-bit readable/writable register. TCORA\_0 and TCORA\_1 comprise a single 16-bit register so they can be accessed together by a word transfer instruction. The value in TCORA is continually compared with the value in TCNT. When a match is detected, the corresponding CMFA flag in TCSR is set to 1. Note however that comparison is disabled during the T2 state of a TCORA write cycle. The timer output from the TMO pin can be freely controlled by this compare match signal (compare match A) and the settings of bits OS1 and OS0 in TCSR. TCORA is initialized to H'FF.



RENESAS

|     |          | Initial |        |                                                                                                                                                                                                                                                                                               |
|-----|----------|---------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value   | R/W    | Description                                                                                                                                                                                                                                                                                   |
| 3   | PER      | 0       | R/(W)* | Parity Error                                                                                                                                                                                                                                                                                  |
|     |          |         |        | Indicates that a parity error has occurred during reception<br>in asynchronous mode and the reception ends<br>abnormally.                                                                                                                                                                     |
|     |          |         |        | [Setting condition]                                                                                                                                                                                                                                                                           |
|     |          |         |        | When a parity error is detected during reception                                                                                                                                                                                                                                              |
|     |          |         |        | Receive data when the parity error occurs is<br>transferred to RDR, however, the RDRF flag is not<br>set. Note that when the PER flag is being set to 1, the<br>subsequent serial reception cannot be performed. In<br>clocked synchronous mode, serial transmission also<br>cannot continue. |
|     |          |         |        | [Clearing condition]                                                                                                                                                                                                                                                                          |
|     |          |         |        | • When 0 is written to PER after reading PER = 1                                                                                                                                                                                                                                              |
|     |          |         |        | (When the CPU is used to clear this flag by writing 0<br>while the corresponding interrupt is enabled, be sure<br>to read the flag after writing 0 to it.)                                                                                                                                    |
|     |          |         |        | Even when the RE bit in SCR is cleared, the PER flag is not affected and retains its previous value.                                                                                                                                                                                          |

The TxD pin is designated as the transmit data output pin, and the

RxD pin is designated as the receive data input pin, enabling simultaneous transmit and receive

[2] SCI state check and transmit data

Read SSR and check that the TDRE flag is set to 1, then write transmit data to TDR and clear the

TDRE flag to 0. Transition of the TDRE flag from 0 to 1 can also be

performing the appropriate error processing, clear the ORER flag to 0. Reception cannot be resumed if

identified by a TXI interrupt.

the ORER flag is set to 1.[4] SCI state check and receive data

Read SSR and check that the RDRF flag is set to 1, then read the

identified by an RXI interrupt.[5] Serial transmission/reception

receive data in RDR and clear the RDRF flag to 0. Transition of the

RDRF flag from 0 to 1 can also be

 [3] Receive error processing: If a receive error occurs, read the ORER flag in SSR, and after

[1] SCI initialization:

operations.

write:

read.



reception, before the MSB (bit 7) of the current frame is received, finish reading the RDRF flag, reading RDR, and clearing the RDRF flag to 0. Also, before the MSB (bit 7) of the current frame is transmitted, read 1 from the TDRE flag to confirm that writing is possible. Then write data to TDR and clear the TDRE flag to 0.

continuation procedure: To continue serial transmission/

However, the TDRE flag is checked and cleared automatically when the DMAC or DTC is initiated by a transmit data empty interrupt (TXI) request and writes data to TDR. Similarly, the RDRF flag is cleared automatically when the DMAC or DTC is initiated by a receive data full interrupt (RXI) and reads data from RDR.

#### Figure 19.23 Sample Flowchart of Simultaneous Serial Transmission and Reception





Figure 20.20 Forcible Stall by Application

## 22.3.3 A/D Control/Status Register for Unit 1 (ADCSR\_1)

ADCSR\_1 controls A/D conversion operations.

| Bit           | 7      | 6    | 5    | 4     | 3   | 2   | 1   | 0   |
|---------------|--------|------|------|-------|-----|-----|-----|-----|
| Bit Name      | ADF    | ADIE | ADST | EXCKS | CH3 | CH2 | CH1 | CH0 |
| Initial Value | 0      | 0    | 0    | 0     | 0   | 0   | 0   | 0   |
| R/W           | R/(W)* | R/W  | R/W  | R/W   | R/W | R/W | R/W | R/W |

Note: \* Only 0 can be written to this bit, to clear the flag.

| Bit | Rit Name | Initial<br>Value | R/W    | Description                                                                                                                                                                                                                                                                                                         |
|-----|----------|------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   |          | 0                | B/(W)* | A/D End Flag                                                                                                                                                                                                                                                                                                        |
| ,   | AD1      | 0                | 10(**) | A status flag that indicates the end of A/D conversion                                                                                                                                                                                                                                                              |
|     |          |                  |        | [Setting conditions]                                                                                                                                                                                                                                                                                                |
|     |          |                  |        | Completion of A/D conversion in single mode                                                                                                                                                                                                                                                                         |
|     |          |                  |        | <ul> <li>Completion of A/D conversion on all specified<br/>channels in scan mode</li> </ul>                                                                                                                                                                                                                         |
|     |          |                  |        | [Clearing conditions]                                                                                                                                                                                                                                                                                               |
|     |          |                  |        | • Writing of 0 after reading ADF = 1<br>(When the CPU is used to clear this flag by writing 0<br>while the corresponding interrupt is enabled, be sure<br>to read the flag after writing 0 to it.)                                                                                                                  |
|     |          |                  |        | <ul> <li>Reading from ADDR after activation of the DMAC or<br/>DTC by an ADI interrupt</li> </ul>                                                                                                                                                                                                                   |
| 6   | ADIE     | 0                | R/W    | A/D Interrupt Enable                                                                                                                                                                                                                                                                                                |
|     |          |                  |        | Setting this bit to 1 enables ADI interrupts by ADF.                                                                                                                                                                                                                                                                |
| 5   | ADST     | 0                | R/W    | A/D Start                                                                                                                                                                                                                                                                                                           |
|     |          |                  |        | Clearing this bit to 0 stops A/D conversion, and the A/D converter enters wait state.                                                                                                                                                                                                                               |
|     |          |                  |        | Setting this bit to 1 starts A/D conversion. In single mode, this bit is cleared to 0 automatically when A/D conversion on the specified channel ends. In scan mode, A/D conversion continues sequentially on the specified channels until this bit is cleared to 0 by software, a reset, or hardware standby mode. |
|     |          |                  |        | Note: Do not write to ADST when activation is by an external trigger. For details, see section 22.7.3, Notes on A/D activation by an External Trigger.                                                                                                                                                              |

### (6) Flash Transfer Destination Address Register (FTDAR)

FTDAR specifies the start address of the on-chip RAM at which to download an on-chip program. FTDAR must be set before setting the SCO bit in FCCS to 1.

| Bit           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------------|------|------|------|------|------|------|------|------|
| Bit Name      | TDER | TDA6 | TDA5 | TDA4 | TDA3 | TDA2 | TDA1 | TDA0 |
| Initial Value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| R/W           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |

| Bit | Bit Name | Initial<br>Value | R/W | Description                                                                                                                                                                                                                                                                                                                                                             |
|-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TDER     | 0                | R/W | Transfer Destination Address Setting Error                                                                                                                                                                                                                                                                                                                              |
|     |          |                  |     | This bit is set to 1 when an error has occurred in setting the start address specified by bits TDA6 to TDA0.                                                                                                                                                                                                                                                            |
|     |          |                  |     | A start address error is determined by whether the value<br>set in bits TDA6 to TDA0 is within the range of H'00 to<br>H'02 when download is executed by setting the SCO bit<br>in FCCS to 1. Make sure that this bit is cleared to 0<br>before setting the SCO bit to 1 and the value specified<br>by bits TDA6 to TDA0 should be within the range of<br>H'00 to H'02. |
|     |          |                  |     | 0: The value specified by bits TDA6 to TDA0 is within the range.                                                                                                                                                                                                                                                                                                        |
|     |          |                  |     | 1: The value specified by bits TDA6 to TDA0 is between H'03 and H'FF and download has stopped.                                                                                                                                                                                                                                                                          |
| 6   | TDA6     | 0                | R/W | Transfer Destination Address                                                                                                                                                                                                                                                                                                                                            |
| 5   | TDA5     | 0                | R/W | Specifies the on-chip RAM start address of the                                                                                                                                                                                                                                                                                                                          |
| 4   | TDA4     | 0                | R/W | download destination. A value between H'00 and H'02,                                                                                                                                                                                                                                                                                                                    |
| 3   | TDA3     | 0                | R/W | of the on-chip RAM.                                                                                                                                                                                                                                                                                                                                                     |
| 2   | TDA2     | 0                | R/W | H'00: H'FF9000 is specified as the start address.                                                                                                                                                                                                                                                                                                                       |
| 1   | TDA1     | 0                | R/W | H'01: H'FFA000 is specified as the start address.                                                                                                                                                                                                                                                                                                                       |
| 0   | TDA0     | 0                | R/W | H'02: H'FFB000 is specified as the start address.                                                                                                                                                                                                                                                                                                                       |
|     |          |                  |     | H'03 to H'7F: Setting prohibited.<br>(Specifying a value from H'03 to H'7F sets<br>the TDER bit to 1 and stops download of<br>the on-chip program.)                                                                                                                                                                                                                     |

|          |           | Initial |     |                                                                                                                                                                                          |
|----------|-----------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit      | Bit Name  | Value   | R/W | Description                                                                                                                                                                              |
| 31 to 16 | _         |         |     | Unused                                                                                                                                                                                   |
|          |           |         |     | These bits should be cleared to 0.                                                                                                                                                       |
| 15 to 0  | F15 to F0 |         | R/W | Frequency Set                                                                                                                                                                            |
|          |           |         |     | These bits set the operating frequency of the CPU.<br>When the PLL multiplication function is used, set the<br>multiplied frequency. The setting value must be<br>calculated as follows: |
|          |           |         |     | 1. The operating frequency shown in MHz units must<br>be rounded in a number of three decimal places and<br>be shown in a number of two decimal places.                                  |
|          |           |         |     | <ol> <li>The value multiplied by 100 is converted to the<br/>binary digit and is written to FPEFEQ (general<br/>register ER0).</li> </ol>                                                |
|          |           |         |     | For example, when the operating frequency of the CPU is 35.000 MHz, the value is as follows:                                                                                             |
|          |           |         |     | 1. The number of three decimal places of 35.000 is rounded.                                                                                                                              |
|          |           |         |     | 2. The formula of $35.00 \times 100 = 3500$ is converted to<br>the binary digit and B'0000 1101 1010 1100<br>(H'0DAC) is set to ER0.                                                     |



## 25.8.2 USB Boot Mode

USB boot mode executes programming/erasing of the user MAT by means of the control command and program data transmitted from the externally connected host via the USB.

In USB boot mode, the tool for transmitting the control command and program data, and the program data must be prepared in the host. The system configuration in USB boot mode is shown in figure 25.9. Interrupts are ignored in USB boot mode. Configure the user system so that interrupts do not occur.



Figure 25.9

System Configuration in USB Boot Mode



| TS3 | TS2 | TS1 | TS0 | Instruction            |  |
|-----|-----|-----|-----|------------------------|--|
| 0   | 0   | 0   | 0   | EXTEST                 |  |
| 0   | 0   | 0   | 1   | IDCODE (initial value) |  |
| 0   | 0   | 1   | 0   | CLAMP                  |  |
| 0   | 0   | 1   | 1   | HIGHZ                  |  |
| 0   | 1   | 0   | 0   | SAMPLE/PRELOAD         |  |
| 0   | 1   | 0   | 1   | Reserved               |  |
| 0   | 1   | 1   | 0   | Reserved               |  |
| 0   | 1   | 1   | 1   | Reserved               |  |
| 1   | 0   | 0   | 0   | Reserved               |  |
| 1   | 0   | 0   | 1   | Reserved               |  |
| 1   | 0   | 1   | 0   | Reserved               |  |
| 1   | 0   | 1   | 1   | Reserved               |  |
| 1   | 1   | 0   | 0   | Reserved               |  |
| 1   | 1   | 0   | 1   | Reserved               |  |
| 1   | 1   | 1   | 0   | Reserved               |  |
| 1   | 1   | 1   | 1   | BYPASS                 |  |

 Table 26.3
 Boundary Scan Instructions

### 26.4.2 Bypass Register (JTBPR)

JTBPR is a 1-bit register and is connected between the TDI and TDO pins when JTIR is set to BYPASS mode. JTBPR cannot be read from or written to by the CPU.

## 26.4.3 Boundary Scan Register (JTBSR)

JTBSR is a shift register to control the external input and output pins of this LSI and is distributed across the pads. The initial values are undefined. JTBSR cannot be accessed by the CPU. The EXTEST, SAMPLE/PRELOAD, CLAMP, and HIGHZ instructions are issued to apply JTBSR in boundary-scan testing conformant to the JTAG standard.

Table 26.4 shows the correspondence between the JTBSR bits and the pins of this LSI.



## 28.2.6 Deep Standby Interrupt Enable Register (DPSIER)

DPSIER enables or disables interrupts to clear deep software standby mode.

DPSIER is not initialized by the internal reset signal upon exit from deep software standby mode.

| Bit            | 7   | 6      | 5       | 4       | 3      | 2      | 1      | 0      |
|----------------|-----|--------|---------|---------|--------|--------|--------|--------|
| Bit name       | _   | DUSBIE | DT32KIE | DLVDIE* | DIRQ3E | DIRQ2E | DIRQ1E | DIRQ0E |
| Initial value: | 0   | 0      | 0       | 0       | 0      | 0      | 0      | 0      |
| R/W:           | R/W | R/W    | R/W     | R/W     | R/W    | R/W    | R/W    | R/W    |

Note: \* Supported only by the H8SX/1668M Group.

| Bit | Bit Name | Initial<br>Value | R/W | Module                                                                                                            |
|-----|----------|------------------|-----|-------------------------------------------------------------------------------------------------------------------|
| 7   |          | 0                | R/W | Reserved                                                                                                          |
|     |          |                  |     | This bit is always read as 0. The write value should always be 0.                                                 |
| 6   | DUSBIE   | 0                | R/W | USB Suspend/Resume Interrupt Enable                                                                               |
|     |          |                  |     | Enables/disables exit from deep software standby mode by the USB suspend/resume interrupt signal.                 |
|     |          |                  |     | <ol> <li>Disables exit from deep software standby mode by the<br/>USB suspend/resume interrupt signal.</li> </ol> |
|     |          |                  |     | <ol> <li>Enables exit from deep software standby mode by the<br/>USB suspend/resume interrupt signal.</li> </ol>  |
| 5   | DT32KIE  | 0                | R/W | 32K Timer Interrupt Enable                                                                                        |
|     |          |                  |     | Enables/disables exit from deep software standby mode by the 32K timer interrupt signal.                          |
|     |          |                  |     | <ol> <li>Disables exit from deep software standby mode by the<br/>32K timer interrupt signal.</li> </ol>          |
|     |          |                  |     | 1: Enables exit from deep software standby mode by the 32K timer interrupt signal.                                |





Figure 28.7 Flowchart of Deep Software Standby Mode Operation