



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Detuns                     |                                                                       |
|----------------------------|-----------------------------------------------------------------------|
| Product Status             | Active                                                                |
| Core Processor             | ARM® Cortex®-M3                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 72MHz                                                                 |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB OTG      |
| Peripherals                | DMA, POR, PWM, Voltage Detect, WDT                                    |
| Number of I/O              | 51                                                                    |
| Program Memory Size        | 64KB (64K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 64K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                             |
| Data Converters            | A/D 16x12b; D/A 2x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 64-LQFP                                                               |
| Supplier Device Package    | · .                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f105r8t6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 45. | USB OTG FS startup time                                                  | 71  |
|-----------|--------------------------------------------------------------------------|-----|
| Table 46. | USB OTG FS DC electrical characteristics.                                | 71  |
| Table 47. | USB OTG FS electrical characteristics                                    | 72  |
| Table 48. | Ethernet DC electrical characteristics                                   | 72  |
| Table 49. | Dynamic characteristics: Ethernet MAC signals for SMI.                   | 72  |
| Table 50. | Dynamic characteristics: Ethernet MAC signals for RMII                   | 73  |
| Table 51. | Dynamic characteristics: Ethernet MAC signals for MII                    |     |
| Table 52. | ADC characteristics                                                      |     |
| Table 53. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 14 MHz                       |     |
| Table 54. | ADC accuracy - limited test conditions                                   |     |
| Table 55. | ADC accuracy                                                             | 76  |
| Table 56. | DAC characteristics                                                      |     |
| Table 57. | TS characteristics                                                       | 81  |
| Table 58. | LFBGA100 recommended PCB design rules (0.8 mm pitch BGA)                 | 83  |
| Table 59. | LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package              |     |
|           | mechanical data                                                          | 85  |
| Table 60. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package mechanical data | 88  |
| Table 61. | Package thermal characteristics                                          | 91  |
| Table 62. | Ordering information scheme                                              | 94  |
| Table 63. | PLL configurations                                                       | 101 |
| Table 64. | Applicative current consumption in Run mode, code with data              |     |
|           | processing running from Flash                                            | 102 |
| Table 65. | Document revision history                                                | 103 |



# List of figures

| Figure 1.  | STM32F105xx and STM32F107xx connectivity line block diagram                                  | . 13 |
|------------|----------------------------------------------------------------------------------------------|------|
| Figure 2.  | STM32F105xx and STM32F107xx connectivity line BGA100 ballout top view                        |      |
| Figure 3.  | STM32F105xx and STM32F107xx connectivity line LQFP100 pinout                                 |      |
| Figure 4.  | STM32F105xx and STM32F107xx connectivity line LQFP64 pinout                                  | . 26 |
| Figure 5.  | Memory map                                                                                   | . 33 |
| Figure 6.  | Pin loading conditions                                                                       |      |
| Figure 7.  | Pin input voltage                                                                            | . 34 |
| Figure 8.  | Power supply scheme.                                                                         | . 35 |
| Figure 9.  | Current consumption measurement scheme                                                       | . 35 |
| Figure 10. | Typical current consumption on V <sub>BAT</sub> with RTC on vs. temperature at               |      |
| -          | different V <sub>BAT</sub> values                                                            | . 42 |
| Figure 11. | Typical current consumption in Stop mode with regulator in Run mode                          |      |
| -          | versus temperature at different V <sub>DD</sub> values                                       | . 42 |
| Figure 12. | Typical current consumption in Stop mode with regulator in Low-power                         |      |
| -          | mode versus temperature at different V <sub>DD</sub> values                                  | . 43 |
| Figure 13. | Typical current consumption in Standby mode versus temperature at                            |      |
| U          | different V <sub>DD</sub> values                                                             | . 43 |
| Figure 14. | High-speed external clock source AC timing diagram                                           |      |
| Figure 15. | Low-speed external clock source AC timing diagram                                            |      |
| Figure 16. | Typical application with an 8 MHz crystal                                                    |      |
| Figure 17. | Typical application with a 32.768 kHz crystal                                                |      |
| Figure 18. | Standard I/O input characteristics - CMOS port                                               |      |
| Figure 19. | Standard I/O input characteristics - TTL port                                                |      |
| Figure 20. | 5 V tolerant I/O input characteristics - CMOS port                                           |      |
| Figure 21. | 5 V tolerant I/O input characteristics - TTL port                                            |      |
| Figure 22. | I/O AC characteristics definition                                                            |      |
| Figure 23. | Recommended NRST pin protection                                                              | . 63 |
| Figure 24. | I <sup>2</sup> C bus AC waveforms and measurement circuit                                    |      |
| Figure 25. | SPI timing diagram - slave mode and CPHA = 0                                                 | . 67 |
| Figure 26. | SPI timing diagram - slave mode and CPHA = 1 <sup>(1)</sup>                                  | . 67 |
| Figure 27. | SPI timing diagram - master mode <sup>(1)</sup>                                              |      |
| Figure 28. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup>                      | . 70 |
| Figure 29. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup>                     | . 70 |
| Figure 30. | USB OTG FS timings: definition of data signal rise and fall time                             |      |
| Figure 31. | Ethernet SMI timing diagram                                                                  |      |
| Figure 32. | Ethernet RMII timing diagram                                                                 |      |
| Figure 33. | Ethernet MII timing diagram                                                                  |      |
| Figure 34. | ADC accuracy characteristics                                                                 |      |
| Figure 35. | Typical connection diagram using the ADC                                                     |      |
| Figure 36. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) |      |
| Figure 37. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> ).    | . 78 |
| Figure 38. | 12-bit buffered /non-buffered DAC                                                            |      |
| Figure 39. | LFBGA100 - 10 x 10 mm low profile fine pitch ball grid array package                         |      |
| 0          | outline                                                                                      | . 82 |
| Figure 40. | LFBGA100 – 100-ball low profile fine pitch ball grid array, 10 x 10 mm,                      |      |
| 0          | 0.8 mm pitch, package mechanical data                                                        | . 83 |
| Figure 41. | LFBGA100 – 100-ball low profile fine pitch ball grid array, 10 x 10 mm,                      | -    |
| 0          | 0.8 mm pitch, package recommended footprint                                                  | . 83 |
|            |                                                                                              | -    |



# 2 Description

The STM32F105xx and STM32F107xx connectivity line family incorporates the highperformance ARM<sup>®</sup> Cortex<sup>®</sup>-M3 32-bit RISC core operating at a 72 MHz frequency, highspeed embedded memories (Flash memory up to 256 Kbytes and SRAM 64 Kbytes), and an extensive range of enhanced I/Os and peripherals connected to two APB buses. All devices offer two 12-bit ADCs, four general-purpose 16-bit timers plus a PWM timer, as well as standard and advanced communication interfaces: up to two I<sup>2</sup>Cs, three SPIs, two I2Ss, five USARTs, an USB OTG FS and two CANs. Ethernet is available on the STM32F107xx only.

The STM32F105xx and STM32F107xx connectivity line family operates in the –40 to +105 °C temperature range, from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications.

The STM32F105xx and STM32F107xx connectivity line family offers devices in three different package types: from 64 pins to 100 pins. Depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family.

These features make the STM32F105xx and STM32F107xx connectivity line microcontroller family suitable for a wide range of applications such as motor drives and application control, medical and handheld equipment, industrial applications, PLCs, inverters, printers, and scanners, alarm systems, video intercom, HVAC and home audio equipment.

# 2.1 Device overview

Figure 1 shows the general block diagram of the device family.

| Peripherals <sup>(1)</sup> |                      | ST     | STM32F105Rx |     |     | STM32F107Rx |                            | STM32F105Vx |             |                            | STM32F107Vx |  |
|----------------------------|----------------------|--------|-------------|-----|-----|-------------|----------------------------|-------------|-------------|----------------------------|-------------|--|
| Flash men                  | 64                   | 128    | 256         | 128 | 256 | 64          | 128                        | 256         | 128         | 256                        |             |  |
| SRAM in k                  | Kbytes               |        |             |     |     |             | 64                         |             |             |                            |             |  |
| Package                    |                      | LQFP64 |             |     |     |             | LQFP<br>100,<br>BGA<br>100 | LQFP<br>100 | LQFP<br>100 | LQFP<br>100,<br>BGA<br>100 |             |  |
| Ethernet                   |                      |        | No          |     |     | es          | No                         |             |             | Yes                        |             |  |
| General-<br>purpose        |                      |        |             |     |     | 4           |                            |             | <u>.</u>    |                            |             |  |
| Timers                     | Advanced-<br>control | 1      |             |     |     |             |                            |             |             |                            |             |  |
|                            | Basic                |        |             |     |     |             | 2                          |             |             |                            |             |  |

| Tabla 2  | STM32E105vv a    | nd STM32E107vv | foatures and | peripheral counts  |  |
|----------|------------------|----------------|--------------|--------------------|--|
| Table 2. | 31 WJ32F 103XX a |                | leatures and | periprieral counts |  |



# 2.3.6 External interrupt/event controller (EXTI)

The external interrupt/event controller consists of 20 edge detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 80 GPIOs can be connected to the 16 external interrupt lines.

# 2.3.7 Clocks and startup

System clock selection is performed on startup, however, the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 3-25 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example with failure of an indirectly used external oscillator).

A single 25 MHz crystal can clock the entire system including the ethernet and USB OTG FS peripherals. Several prescalers and PLLs allow the configuration of the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the high speed APB domains is 72 MHz. The maximum allowed frequency of the low speed APB domain is 36 MHz. Refer to *Figure 59: USB O44TG FS* + *Ethernet solution on page 100*.

The advanced clock controller clocks the core and all peripherals using a single crystal or oscillator. In order to achieve audio class performance, an audio crystal can be used. In this case, the  $I^2S$  master clock can generate all standard sampling frequencies from 8 kHz to 96 kHz with less than 0.5% accuracy error. Refer to *Figure 60: USB OTG FS + I2S (Audio)* solution on page 100.

To configure the PLLs, refer to *Table 63 on page 101*, which provides PLL configurations according to the application type.

## 2.3.8 Boot modes

At startup, boot pins are used to select one of three boot options:

- Boot from User Flash
- Boot from System Memory
- Boot from embedded SRAM

The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART1, USART2 (remapped), CAN2 (remapped) or USB OTG FS in device mode (DFU: device firmware upgrade). For remapped signals refer to *Table 5: Pin definitions*.

The USART peripheral operates with the internal 8 MHz oscillator (HSI), however the CAN and USB OTG FS can only function if an external 8 MHz, 14.7456 MHz or 25 MHz clock (HSE) is present.

For full details about the boot loader, refer to AN2606.



# 2.3.15 Timers and watchdogs

The STM32F105xx and STM32F107xx devices include an advanced-control timer, four general-purpose timers, two basic timers, two watchdog timers and a SysTick timer.

*Table 4* compares the features of the general-purpose and basic timers.

|                                           | Table 4. Timer reactive comparison |                         |                                       |                        |                             |                          |  |  |
|-------------------------------------------|------------------------------------|-------------------------|---------------------------------------|------------------------|-----------------------------|--------------------------|--|--|
| Timer                                     | Counter resolution                 | Counter<br>type         | Prescaler<br>factor                   | DMA request generation | Capture/compare<br>channels | Complementary<br>outputs |  |  |
| TIM1                                      | 16-bit                             | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes                    | 4                           | Yes                      |  |  |
| TIMx<br>(TIM2,<br>TIM3,<br>TIM4,<br>TIM5) | 16-bit                             | Up,<br>down,<br>up/down | Any integer<br>between 1<br>and 65536 | Yes                    | 4                           | No                       |  |  |
| TIM6,<br>TIM7                             | 16-bit                             | Up                      | Any integer<br>between 1<br>and 65536 | Yes                    | 0                           | No                       |  |  |

 Table 4. Timer feature comparison

### Advanced-control timer (TIM1)

The advanced control timer (TIM1) can be seen as a three-phase PWM multiplexed on 6 channels. It has complementary PWM outputs with programmable inserted dead-times. It can also be seen as a complete general-purpose timer. The 4 independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge or center-aligned modes)
- One-pulse mode output

If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%).

The counter can be frozen in debug mode.

Many features are shared with those of the standard TIM timers which have the same architecture. The advanced control timer can therefore work together with the TIM timers via the Timer Link feature for synchronization or event chaining.

## General-purpose timers (TIMx)

There are up to 4 synchronizable standard timers (TIM2, TIM3, TIM4 and TIM5) embedded in the STM32F105xx and STM32F107xx connectivity line devices. These timers are based on a 16-bit auto-reload up/down counter, a 16-bit prescaler and feature 4 independent channels each for input capture/output compare, PWM or one pulse mode output. This gives up to 16 input captures / output compares / PWMs on the largest packages. They can work together with the Advanced Control timer via the Timer Link feature for synchronization or event chaining.

The counter can be frozen in debug mode.

DocID15274 Rev 10



- 32-bit CRC generation and removal
- Several address filtering modes for physical and multicast address (multicast and group addresses)
- 32-bit status code for each transmitted or received frame
- Internal FIFOs to buffer transmit and receive frames. The transmit FIFO and the receive FIFO are both 2 Kbytes, that is 4 Kbytes in total
- Supports hardware PTP (precision time protocol) in accordance with IEEE 1588 with the timestamp comparator connected to the TIM2 trigger input
- Triggers interrupt when system time becomes greater than target time

### 2.3.21 Controller area network (CAN)

The two CANs are compliant with the 2.0A and B (active) specifications with a bitrate up to 1 Mbit/s. They can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. Each CAN has three transmit mailboxes, two receive FIFOS with 3 stages and 28 shared scalable filter banks (all of them can be used even if one CAN is used). The 256 bytes of SRAM which are allocated for each CAN (512 bytes in total) are not shared with any other peripheral.

### 2.3.22 Universal serial bus on-the-go full-speed (USB OTG FS)

The STM32F105xx and STM32F107xx connectivity line devices embed a USB OTG fullspeed (12 Mb/s) device/host/OTG peripheral with integrated transceivers. The USB OTG FS peripheral is compliant with the USB 2.0 specification and with the OTG 1.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG full-speed controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator. The major features are:

- 1.25 KB of SRAM used exclusively by the endpoints (not shared with any other peripheral)
- 4 bidirectional endpoints
- HNP/SNP/IP inside (no need for any external resistor)
- for OTG/Host modes, a power switch is needed in case bus-powered devices are connected
- the SOF output can be used to synchronize the external audio DAC clock in isochronous mode
- in accordance with the USB 2.0 Specification, the supported transfer speeds are:
  - in Host mode: full speed and low speed
  - in Device mode: full speed

## 2.3.23 GPIOs (general-purpose inputs/outputs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current-capable.

The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers.

I/Os on APB2 with up to 18 MHz toggling speed



DocID15274 Rev 10

# 2.3.24 Remap capability

This feature allows the use of a maximum number of peripherals in a given application. Indeed, alternate functions are available not only on the default pins but also on other specific pins onto which they are remappable. This has the advantage of making board design and port usage much more flexible.

For details refer to *Table 5: Pin definitions*; it shows the list of remappable alternate functions and the pins onto which they can be remapped. See the STM32F10xxx reference manual for software considerations.

# 2.3.25 ADCs (analog-to-digital converters)

Two 12-bit analog-to-digital converters are embedded into STM32F105xx and STM32F107xx connectivity line devices and each ADC shares up to 16 external channels, performing conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs.

Additional logic functions embedded in the ADC interface allow:

- Simultaneous sample and hold
- Interleaved sample and hold
- Single shunt

The ADC can be served by the DMA controller.

An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

The events generated by the standard timers (TIMx) and the advanced-control timer (TIM1) can be internally connected to the ADC start trigger and injection trigger, respectively, to allow the application to synchronize A/D conversion and timers.

# 2.3.26 DAC (digital-to-analog converter)

The two 12-bit buffered DAC channels can be used to convert two digital signals into two analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration.

This dual digital Interface supports the following features:

- two DAC converters: one for each output channel
- 8-bit or 12-bit monotonic output
- left or right data alignment in 12-bit mode
- synchronized update capability
- noise-wave generation
- triangular-wave generation
- dual DAC channel independent or simultaneous conversions
- DMA capability for each channel
- external triggers for conversion
- input voltage reference V<sub>REF+</sub>









| Table | 5. | Pin | definitions |  |
|-------|----|-----|-------------|--|
|-------|----|-----|-------------|--|

|        | Pins   |         |                                    |                     |                            |                                                  | Alternate func                                                                            | tions <sup>(4)</sup> |
|--------|--------|---------|------------------------------------|---------------------|----------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------|
| BGA100 | LQFP64 | LQFP100 | Pin name                           | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default                                                                                   | Remap                |
| A3     | -      | 1       | PE2                                | I/O                 | FT                         | PE2                                              | TRACECK                                                                                   | -                    |
| B3     | -      | 2       | PE3                                | I/O                 | FT                         | PE3                                              | TRACED0                                                                                   | -                    |
| C3     | -      | 3       | PE4                                | I/O                 | FT                         | PE4                                              | TRACED1                                                                                   | -                    |
| D3     | -      | 4       | PE5                                | I/O                 | FT                         | PE5                                              | TRACED2                                                                                   | -                    |
| E3     | -      | 5       | PE6                                | I/O                 | FT                         | PE6                                              | TRACED3                                                                                   | -                    |
| B2     | 1      | 6       | V <sub>BAT</sub>                   | S                   | -                          | V <sub>BAT</sub>                                 | -                                                                                         | -                    |
| A2     | 2      | 7       | PC13-TAMPER-<br>RTC <sup>(5)</sup> | I/O                 | -                          | PC13 <sup>(6)</sup>                              | TAMPER-RTC                                                                                | -                    |
| A1     | 3      | 8       | PC14-<br>OSC32_IN <sup>(5)</sup>   | I/O                 | -                          | PC14 <sup>(6)</sup>                              | OSC32_IN                                                                                  | -                    |
| B1     | 4      | 9       | PC15-<br>OSC32_OUT <sup>(5)</sup>  | I/O                 | -                          | PC15 <sup>(6)</sup>                              | OSC32_OUT                                                                                 | -                    |
| C2     | -      | 10      | V <sub>SS_5</sub>                  | S                   | -                          | V <sub>SS_5</sub>                                | -                                                                                         | -                    |
| D2     | -      | 11      | V <sub>DD_5</sub>                  | S                   | -                          | V <sub>DD_5</sub>                                | -                                                                                         | -                    |
| C1     | 5      | 12      | OSC_IN                             | I                   | -                          | OSC_IN                                           | -                                                                                         | -                    |
| D1     | 6      | 13      | OSC_OUT                            | 0                   | -                          | OSC_OUT                                          | -                                                                                         | -                    |
| E1     | 7      | 14      | NRST                               | I/O                 | -                          | NRST                                             | -                                                                                         | -                    |
| F1     | 8      | 15      | PC0                                | I/O                 | -                          | PC0                                              | ADC12_IN10                                                                                | -                    |
| F2     | 9      | 16      | PC1                                | I/O                 | -                          | PC1                                              | ADC12_IN11/ ETH_MII_MDC/<br>ETH_RMII_MDC                                                  | -                    |
| E2     | 10     | 17      | PC2                                | I/O                 | -                          | PC2                                              | ADC12_IN12/ ETH_MII_TXD2                                                                  | -                    |
| F3     | 11     | 18      | PC3                                | I/O                 | -                          | PC3                                              | ADC12_IN13/<br>ETH_MII_TX_CLK                                                             | -                    |
| G1     | 12     | 19      | V <sub>SSA</sub>                   | S                   | -                          | V <sub>SSA</sub>                                 | -                                                                                         | -                    |
| H1     | -      | 20      | V <sub>REF-</sub>                  | S                   | -                          | V <sub>REF-</sub>                                | -                                                                                         | -                    |
| J1     | -      | 21      | V <sub>REF+</sub>                  | S                   | -                          | V <sub>REF+</sub>                                | -                                                                                         | -                    |
| K1     | 13     | 22      | V <sub>DDA</sub>                   | S                   | -                          | V <sub>DDA</sub>                                 | -                                                                                         | -                    |
| G2     | 14     | 23      | PA0-WKUP                           | I/O                 | -                          | PA0                                              | WKUP/USART2_CTS <sup>(7)</sup><br>ADC12_IN0/TIM2_CH1_ETR<br>TIM5_CH1/<br>ETH_MII_CRS_WKUP | -                    |



# 5.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 6: Voltage characteristics*, *Table 7: Current characteristics*, and *Table 8: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                            | Ratings                                                               | Min                  | Мах                  | Unit |
|-----------------------------------|-----------------------------------------------------------------------|----------------------|----------------------|------|
| V <sub>DD</sub> -V <sub>SS</sub>  | External main supply voltage (including $V_{DDA}$ and $V_{DD})^{(1)}$ | -0.3                 | 4.0                  |      |
| V <sub>IN</sub> <sup>(2)</sup>    | Input voltage on five volt tolerant pin                               | V <sub>SS</sub> –0.3 | V <sub>DD</sub> +4.0 | V    |
| VIN V                             | Input voltage on any other pin                                        | V <sub>SS</sub> -0.3 | 4.0                  |      |
| ΔV <sub>DDx</sub>                 | Variations between different V <sub>DD</sub> power pins               | -                    | 50                   | mV   |
| V <sub>SSX</sub> -V <sub>SS</sub> | Variations between all the different ground pins                      | -                    | 50                   | IIIV |
| V <sub>ESD(HBM)</sub>             | Electrostatic discharge voltage (human body model)                    |                      |                      | -    |

| Table 6. Volt | age characteristics |
|---------------|---------------------|
|---------------|---------------------|

1. All main power ( $V_{DD}$ ,  $V_{DDA}$ ) and ground ( $V_{SS}$ ,  $V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range.

2. V<sub>IN</sub> maximum must always be respected. Refer to *Table 7: Current characteristics* for the maximum allowed injected current values.

| Symbol                               | Ratings                                                                 | Max.  | Unit |
|--------------------------------------|-------------------------------------------------------------------------|-------|------|
| I <sub>VDD</sub>                     | Total current into $V_{DD}/V_{DDA}$ power lines (source) <sup>(1)</sup> | 150   |      |
| I <sub>VSS</sub>                     | Total current out of V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 150   |      |
|                                      | Output current sunk by any I/O and control pin                          | 25    |      |
| I <sub>IO</sub>                      | Output current source by any I/Os and control pin                       | -25   | mA   |
| ı (2)                                | Injected current on five volt tolerant pins <sup>(3)</sup>              | -5/+0 |      |
| I <sub>INJ(PIN)</sub> <sup>(2)</sup> | Injected current on any other pin <sup>(4)</sup>                        | ± 5   |      |
| $\Sigma I_{INJ(PIN)}$                | Total injected current (sum of all I/O and control pins) <sup>(5)</sup> | ± 25  |      |

### Table 7. Current characteristics

1. All main power ( $V_{DD}$ ,  $V_{DDA}$ ) and ground ( $V_{SS}$ ,  $V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range.

2. Negative injection disturbs the analog performance of the device. See *Note: on page 76*.

 Positive injection is not possible on these I/Os. A negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 6: Voltage characteristics* for the maximum allowed input voltage values.

 A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 6: Voltage characteristics* for the maximum allowed input voltage values.

5. When several inputs are submitted to a current injection, the maximum  $\Sigma I_{INJ(PIN)}$  is the absolute sum of the positive and negative injected currents (instantaneous values).



A device reset allows normal operations to be resumed.

The test results are given in *Table 31*. They are based on the EMS levels and classes defined in application note AN1709.

| Symbol            | Parameter                                                                                                                         | Conditions                                                                                                             | Level/<br>Class |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                    | V <sub>DD</sub> = 3.3 V, LQFP100, T <sub>A</sub> =<br>+25 °C, f <sub>HCLK</sub> = 72 MHz, conforms<br>to IEC 61000-4-2 | 2B              |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on $V_{DD}$ and $V_{SS}$ pins to induce a functional disturbance | V <sub>DD</sub> = 3.3 V, LQFP100, T <sub>A</sub> =<br>+25 °C, f <sub>HCLK</sub> = 72 MHz, conforms<br>to IEC 61000-4-4 | 4A              |

### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

#### Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

#### **Prequalification trials**

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

### **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC61967-2 standard which specifies the test board and the pin loading.





### Figure 19. Standard I/O input characteristics - TTL port



Figure 20. 5 V tolerant I/O input characteristics - CMOS port

Figure 21. 5 V tolerant I/O input characteristics - TTL port









# 5.3.14 NRST pin characteristics

The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor,  $R_{PU}$  (see *Table 36*).

Unless otherwise specified, the parameters given in *Table 39* are derived from tests performed under the ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 9*.

| Symbol                               | Parameter                                       | Conditions Min          |      | Тур   | Мах                  | Unit |  |  |
|--------------------------------------|-------------------------------------------------|-------------------------|------|-------|----------------------|------|--|--|
| V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage                    | -                       | -0.5 | -     | 0.8                  | V    |  |  |
| V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage                   | -                       | 2    | -     | V <sub>DD</sub> +0.5 |      |  |  |
| V <sub>hys(NRST)</sub>               | NRST Schmitt trigger voltage<br>hysteresis      | -                       | -    | 200 - |                      | mV   |  |  |
| R <sub>PU</sub>                      | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$       | 30   | 40    | 50                   | kΩ   |  |  |
| V <sub>F(NRST)</sub> <sup>(1)</sup>  | NRST Input filtered pulse                       | -                       | -    | -     | 100                  | ns   |  |  |
| V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse                   | V <sub>DD</sub> > 2.7 V | 300  | -     | -                    | ns   |  |  |

Table 39. NRST pin characteristics

1. Guaranteed by design, not tested in production.

2. The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order).





Figure 27. SPI timing diagram - master mode<sup>(1)</sup>

1. Measurement points are done at CMOS levels:  $0.3V_{\text{DD}}$  and  $0.7V_{\text{DD}}.$ 



## **Device marking for LFBGA100**

The following figure shows the device marking for the LQFP100 package.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



## **Device marking for LQFP64**

The following figure shows the device marking for the LQFP64 package.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.



### Figure 48.LQFP64 marking example (package top view)

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



# 7 Part numbering

| Example:                                         | STM32 | F 105 R C | T 6 | V xxx TR |
|--------------------------------------------------|-------|-----------|-----|----------|
| Device family                                    |       |           |     |          |
| STM32 = ARM-based 32-bit microcontroller         |       |           |     |          |
|                                                  |       |           |     |          |
| Product type                                     |       |           |     |          |
| F = general-purpose                              |       |           |     |          |
|                                                  |       |           |     |          |
| Device subfamily                                 |       |           |     |          |
| 105 = connectivity, USB OTG FS                   |       |           |     |          |
| 107 = connectivity, USB OTG FS & Ethernet        |       |           |     |          |
|                                                  |       |           |     |          |
| Pin count                                        |       |           |     |          |
| R = 64 pins                                      |       |           |     |          |
| V = 100 pins                                     |       |           |     |          |
| Flash memory size                                |       |           |     |          |
| 8 = 64 Kbytes of Flash memory                    |       |           |     |          |
| B = 128 Kbytes of Flash memory                   |       |           |     |          |
| C = 256 Kbytes of Flash memory                   |       |           |     |          |
| Package                                          |       |           |     |          |
| H = BGA                                          |       |           |     |          |
| T = LQFP                                         |       |           |     |          |
| Temperature range                                |       |           |     |          |
| 6 = Industrial temperature range, –40 to 85 °C.  |       |           |     |          |
| 7 = Industrial temperature range, -40 to 105 °C. |       |           |     |          |
|                                                  |       |           |     |          |
| Software option                                  |       |           |     |          |
| Internal code or Blank                           |       |           |     |          |
| Options                                          |       |           |     |          |
| xxx = programmed parts                           |       |           |     |          |
| Packing                                          |       |           |     |          |
| Packing<br>Blank = tray                          |       |           |     |          |

# Table 62. Ordering information scheme

Blank = tray TR = tape and reel

For a list of available options (speed, package, etc.) or for further information on any aspect of this device, contact your nearest ST sales office.



# A.2 Ethernet interface solutions



- 1. HCLK must be greater than 25 MHz.
- 2. Pulse per second when using IEEE1588 PTP, optional signal.





1. HCLK must be greater than 25 MHz.



# A.3 Complete audio player solutions

Two solutions are offered, illustrated in Figure 57 and Figure 58.

*Figure* 57 shows storage media to audio DAC/amplifier streaming using a software Codec. This solution implements an audio crystal to provide audio class I<sup>2</sup>S accuracy on the master clock (0.5% error maximum, see the Serial peripheral interface section in the reference manual for details).



*Figure 58* shows storage media to audio Codec/amplifier streaming with SOF synchronization of input/output audio streaming using a hardware Codec.



### Figure 58. Complete audio player solution 2



| Date | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date | Revision | Changes           Document status promoted from Preliminary data to full datasheet.           Number of DACs corrected in Table 3: STM32F105xx and           STM32F107xx family versus STM32F103xx family.           Note 5 added in Table 5: Pin definitions.           V <sub>RERINT</sub> and T <sub>Coeff</sub> added to Table 12: Embedded internal reference voltage.           Values added to Table 13: Maximum current consumption in Run mode, code with data processing running from Flash, Table 14: Maximum current consumption in Sleep mode, code running from Flash or RAM.           Typical I <sub>DD_VBAT</sub> value added in Table 16: Typical and maximum current consumptions in Slop and Standby modes.           Figure 10: Typical current consumption on VBAT with RTC on vs.           temperature at different VBAT values added.           Values modified in Table 17: Typical current consumption in Run mode, code with data processing running from Flash and Table 18: Typical current consumption in Sleep mode, code running from Flash or RAM.           fHSE_ext min modified in Table 20: High-speed external user clock characteristics.           CL1 and CL2 replaced by C in Table 22: HSE 3-25 MHz oscillator characteristics and Table 23: LSE oscillator characteristics (fLSE = 32.768 kHz), notes modified and moved below the tables. Note 1 modified below Figure 16: Typical application with an 8 MHz crystal.           Conditions removed from Table 26: Low-power mode wakeup timings.           Standards modified in Section 5.3.10: EMC characteristics.           RPU and RPD modified in Table 36: I/O static characteristics. |

Table 65. Document revision history (continued)

