Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | | |----------------------------|-----------------------------------------------------------------------|--| | Product Status | Active | | | Core Processor | ARM® Cortex®-M3 | | | Core Size | 32-Bit Single-Core | | | Speed | 72MHz | | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB OTG | | | Peripherals | DMA, POR, PWM, Voltage Detect, WDT | | | Number of I/O | 51 | | | Program Memory Size | 256KB (256K x 8) | | | Program Memory Type | FLASH | | | EEPROM Size | - | | | RAM Size | 64K x 8 | | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | | Data Converters | A/D 16x12b; D/A 2x12b | | | Oscillator Type | Internal | | | Operating Temperature | -40°C ~ 85°C (TA) | | | Mounting Type | Surface Mount | | | Package / Case | 64-LQFP | | | Supplier Device Package | - | | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f105rct6 | | # List of tables | Table 1. | Device summary | . 1 | |-----------------|---------------------------------------------------------------------------|-----| | Table 2. | STM32F105xx and STM32F107xx features and peripheral counts | | | Table 3. | STM32F105xx and STM32F107xx family versus STM32F103xx family | | | Table 4. | Timer feature comparison | | | Table 5. | Pin definitions | | | Table 6. | Voltage characteristics | | | Table 7. | Current characteristics | | | Table 8. | Thermal characteristics | | | Table 9. | General operating conditions | | | Table 10. | Operating condition at power-up / power down | | | Table 11. | Embedded reset and power control block characteristics. | | | Table 12. | Embedded internal reference voltage | | | Table 13. | Maximum current consumption in Run mode, code with data processing | • | | 1 4 5 1 6 1 6 1 | running from Flash | 40 | | Table 14. | Maximum current consumption in Run mode, code with data processing | | | | running from RAM | | | Table 15. | Maximum current consumption in Sleep mode, code running from Flash or RAM | | | Table 16. | Typical and maximum current consumptions in Stop and Standby modes | 41 | | Table 17. | Typical current consumption in Run mode, code with data processing | | | | running from Flash | 44 | | Table 18. | Typical current consumption in Sleep mode, code running from Flash or | | | | RAM | | | Table 19. | Peripheral current consumption | | | Table 20. | High-speed external user clock characteristics | | | Table 21. | Low-speed external user clock characteristics | | | Table 22. | HSE 3-25 MHz oscillator characteristics | | | Table 23. | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz) | | | Table 24. | HSI oscillator characteristics | | | Table 25. | LSI oscillator characteristics | | | Table 26. | Low-power mode wakeup timings | | | Table 27. | PLL characteristics | | | Table 28. | PLL2 and PLL3 characteristics | | | Table 29. | Flash memory characteristics | | | Table 30. | Flash memory endurance and data retention | | | Table 31. | EMS characteristics | | | Table 32. | EMI characteristics | | | Table 33. | ESD absolute maximum ratings | | | Table 34. | Electrical sensitivities | 56 | | Table 35. | I/O current injection susceptibility | | | Table 36. | I/O static characteristics | | | Table 37. | Output voltage characteristics | | | Table 38. | I/O AC characteristics | | | Table 39. | NRST pin characteristics | | | Table 40. | TIMx characteristics | | | Table 41. | I <sup>2</sup> C characteristics | 64 | | Table 42. | SCL frequency (f <sub>PCLK1</sub> = 36 MHz.,V <sub>DD</sub> = 3.3 V) | | | Table 43. | SPI characteristics | | | Table 44. | I <sup>2</sup> S characteristics | 69 | | Figure 42. | LFBGA100 marking example (package top view) | 84 | |------------|-------------------------------------------------------------------------|-----| | Figure 43. | LQFP100 – 14 x 14 mm 100 pin low-profile quad flat package outline | 85 | | Figure 44. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat | | | J | recommended footprint | 86 | | Figure 45. | LQFP100 marking example (package top view) | 87 | | Figure 46. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline | | | Figure 47. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat recommended footprint | | | Figure 48. | LQFP64 marking example (package top view) | | | Figure 49. | LQFP100 P <sub>D</sub> max vs. T <sub>A</sub> | | | Figure 50. | USB OTG FS device mode | | | Figure 51. | Host connection | | | Figure 52. | OTG connection (any protocol) | | | Figure 53. | MII mode using a 25 MHz crystal | | | Figure 54. | RMII with a 50 MHz oscillator | | | Figure 55. | RMII with a 25 MHz crystal and PHY with PLL | | | Figure 56. | RMII with a 25 MHz crystal | | | Figure 57. | Complete audio player solution 1 | | | Figure 58. | Complete audio player solution 2 | | | Figure 59. | USB O44TG FS + Ethernet solution | | | Figure 60 | USB OTG FS + 1 <sup>2</sup> S (Audio) solution | 100 | Table 2. STM32F105xx and STM32F107xx features and peripheral counts (continued) | Periph | nerals <sup>(1)</sup> | STM32F105Rx | STM32F107Rx | STM32F105Vx | STM32F107Vx | | | | |-------------------|--------------------------------------|-----------------------------------------------------|-------------|-------------|-------------|--|--|--| | | SPI(I <sup>2</sup> S) <sup>(2)</sup> | 3(2) | 3(2) | 3(2) | 3(2) | | | | | Communicat | I <sup>2</sup> C | 2 | 1 | 2 | 1 | | | | | ion | USART | | | 5 | | | | | | interfaces | USB OTG FS | | | Yes | | | | | | | CAN | | 2 | | | | | | | GPIOs | | 51 80 | | | | | | | | 12-bit ADC | | 2 | | | | | | | | Number of ch | annels | 16 | | | | | | | | 12-bit DAC | | 2 | | | | | | | | Number of ch | annels | 2 | | | | | | | | CPU frequenc | су | 72 MHz | | | | | | | | Operating voltage | | 2.0 to 3.6 V | | | | | | | | Operating ten | aporaturos | Ambient temperatures: -40 to +85 °C /-40 to +105 °C | | | | | | | | Operating ten | iperatures | Junction temperature: -40 to + 125 °C | | | | | | | <sup>1.</sup> Refer to *Table 5: Pin definitions* for peripheral availability when the I/O pins are shared by the peripherals required by the application. <sup>2.</sup> The SPI2 and SPI3 interfaces give the flexibility to work in either the SPI mode or the $I^2S$ audio mode. # 2.3.6 External interrupt/event controller (EXTI) The external interrupt/event controller consists of 20 edge detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 80 GPIOs can be connected to the 16 external interrupt lines. ### 2.3.7 Clocks and startup System clock selection is performed on startup, however, the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 3-25 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example with failure of an indirectly used external oscillator). A single 25 MHz crystal can clock the entire system including the ethernet and USB OTG FS peripherals. Several prescalers and PLLs allow the configuration of the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the high speed APB domains is 72 MHz. The maximum allowed frequency of the low speed APB domain is 36 MHz. Refer to *Figure 59: USB O44TG FS + Ethernet solution on page 100*. The advanced clock controller clocks the core and all peripherals using a single crystal or oscillator. In order to achieve audio class performance, an audio crystal can be used. In this case, the $I^2S$ master clock can generate all standard sampling frequencies from 8 kHz to 96 kHz with less than 0.5% accuracy error. Refer to *Figure 60: USB OTG FS + I2S (Audio) solution on page 100*. To configure the PLLs, refer to *Table 63 on page 101*, which provides PLL configurations according to the application type. ### 2.3.8 Boot modes At startup, boot pins are used to select one of three boot options: - Boot from User Flash - Boot from System Memory - Boot from embedded SRAM The boot loader is located in System Memory. It is used to reprogram the Flash memory by using USART1, USART2 (remapped), CAN2 (remapped) or USB OTG FS in device mode (DFU: device firmware upgrade). For remapped signals refer to *Table 5: Pin definitions*. The USART peripheral operates with the internal 8 MHz oscillator (HSI), however the CAN and USB OTG FS can only function if an external 8 MHz, 14.7456 MHz or 25 MHz clock (HSE) is present. For full details about the boot loader, refer to AN2606. # 2.3.15 Timers and watchdogs The STM32F105xx and STM32F107xx devices include an advanced-control timer, four general-purpose timers, two basic timers, two watchdog timers and a SysTick timer. Table 4 compares the features of the general-purpose and basic timers. Counter Counter Prescaler **DMA** request Capture/compare Complementary Timer resolution factor generation channels outputs type Up, Any integer TIM1 16-bit 4 down, between 1 Yes Yes up/down and 65536 TIMx (TIM2, Up, Any integer 16-bit TIM3, down, between 1 4 Nο Yes TIM4, and 65536 up/down TIM5) Any integer TIM6. 16-bit Up between 1 Yes 0 Nο TIM7 and 65536 Table 4. Timer feature comparison ### Advanced-control timer (TIM1) The advanced control timer (TIM1) can be seen as a three-phase PWM multiplexed on 6 channels. It has complementary PWM outputs with programmable inserted dead-times. It can also be seen as a complete general-purpose timer. The 4 independent channels can be used for: - Input capture - Output compare - PWM generation (edge or center-aligned modes) - One-pulse mode output If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%). The counter can be frozen in debug mode. Many features are shared with those of the standard TIM timers which have the same architecture. The advanced control timer can therefore work together with the TIM timers via the Timer Link feature for synchronization or event chaining. ### **General-purpose timers (TIMx)** There are up to 4 synchronizable standard timers (TIM2, TIM3, TIM4 and TIM5) embedded in the STM32F105xx and STM32F107xx connectivity line devices. These timers are based on a 16-bit auto-reload up/down counter, a 16-bit prescaler and feature 4 independent channels each for input capture/output compare, PWM or one pulse mode output. This gives up to 16 input captures / output compares / PWMs on the largest packages. They can work together with the Advanced Control timer via the Timer Link feature for synchronization or event chaining. The counter can be frozen in debug mode. Figure 4. STM32F105xx and STM32F107xx connectivity line LQFP64 pinout **577** Table 5. Pin definitions | | Pins | | | | | | Alternate fund | tions <sup>(4)</sup> | |--------|--------|---------|------------------------------------|---------------------|----------------------------|--------------------------------------------------|----------------------------------------------------------------------------------|----------------------| | BGA100 | LQFP64 | LQFP100 | Pin name | Type <sup>(1)</sup> | I / O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | A3 | - | 1 | PE2 | I/O | FT | PE2 | TRACECK | - | | В3 | - | 2 | PE3 | I/O | FT | PE3 | TRACED0 | - | | C3 | - | 3 | PE4 | I/O | FT | PE4 | TRACED1 | - | | D3 | - | 4 | PE5 | I/O | FT | PE5 | TRACED2 | - | | E3 | - | 5 | PE6 | I/O | FT | PE6 | TRACED3 | - | | B2 | 1 | 6 | V <sub>BAT</sub> | S | - | $V_{BAT}$ | - | - | | A2 | 2 | 7 | PC13-TAMPER-<br>RTC <sup>(5)</sup> | I/O | - | PC13 <sup>(6)</sup> | TAMPER-RTC | - | | A1 | 3 | 8 | PC14-<br>OSC32_IN <sup>(5)</sup> | I/O | 1 | PC14 <sup>(6)</sup> | OSC32_IN | - | | B1 | 4 | 9 | PC15-<br>OSC32_OUT <sup>(5)</sup> | I/O | 1 | PC15 <sup>(6)</sup> | OSC32_OUT | - | | C2 | - | 10 | V <sub>SS_5</sub> | S | - | V <sub>SS_5</sub> | - | - | | D2 | 1 | 11 | V <sub>DD_5</sub> | S | - | $V_{DD_5}$ | - | - | | C1 | 5 | 12 | OSC_IN | I | - | OSC_IN | - | - | | D1 | 6 | 13 | OSC_OUT | 0 | - | OSC_OUT | - | - | | E1 | 7 | 14 | NRST | I/O | - | NRST | - | - | | F1 | 8 | 15 | PC0 | I/O | 1 | PC0 | ADC12_IN10 | - | | F2 | 9 | 16 | PC1 | I/O | - | PC1 | ADC12_IN11/ ETH_MII_MDC/<br>ETH_RMII_MDC | - | | E2 | 10 | 17 | PC2 | I/O | - | PC2 | ADC12_IN12/ ETH_MII_TXD2 | - | | F3 | 11 | 18 | PC3 | I/O | 1 | PC3 | ADC12_IN13/<br>ETH_MII_TX_CLK | - | | G1 | 12 | 19 | V <sub>SSA</sub> | S | - | V <sub>SSA</sub> | - | - | | H1 | - | 20 | V <sub>REF-</sub> | S | - | V <sub>REF-</sub> | - | - | | J1 | - | 21 | V <sub>REF+</sub> | S | - | V <sub>REF+</sub> | - | - | | K1 | 13 | 22 | $V_{DDA}$ | S | - | $V_{DDA}$ | - | - | | G2 | 14 | 23 | PA0-WKUP | I/O | - | PA0 | WKUP/USART2_CTS <sup>(7)</sup> ADC12_IN0/TIM2_CH1_ETR TIM5_CH1/ ETH_MII_CRS_WKUP | - | Table 13. Maximum current consumption in Run mode, code with data processing running from Flash | Symbol | Parameter | Conditions | | Ma | ax <sup>(1)</sup> | Unit | | | |-----------------|-------------------|-------------------------------------|---------------------|------------------------|-------------------------|-------|------|--| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Ollit | | | | | | | 72 MHz | 68 | 68.4 | | | | | | | | 48 MHz | 49 | 49.2 | | | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 38.7 | 38.9 | | | | | | Supply current in | peripherals enabled | peripherals enabled | peripherals enabled | 24 MHz | 27.3 | 27.9 | | | | | | | 16 MHz | 20.2 | 20.5 | | | | | | Supply current in | | 8 MHz | 10.2 | 10.8 | mΛ | | | I <sub>DD</sub> | Run mode | External clock <sup>(2)</sup> , all | 72 MHz | 32.7 | 32.9 | mA | | | | | | | | 48 MHz | 25 | 25.2 | | | | | | | 36 MHz | 20.3 | 20.6 | | | | | | | peripherals disabled | 24 MHz | 14.8 | 15.1 | | | | | | | | 16 MHz | 11.2 | 11.7 | | | | | | | | 8 MHz | 6.6 | 7.2 | | | | <sup>1.</sup> Based on characterization, not tested in production. Table 14. Maximum current consumption in Run mode, code with data processing running from RAM | Symbol | Parameter | Conditions | £ | Ma | ax <sup>(1)</sup> | Unit | | |-----------------|----------------------------|-------------------------------------|---------------------|------------------------|-------------------------|------|------| | Symbol | Parameter | Conditions | f <sub>HCLK</sub> | T <sub>A</sub> = 85 °C | T <sub>A</sub> = 105 °C | Onit | | | | | | 72 MHz | 65.5 | 66 | | | | | | | 48 MHz | 45.4 | 46 | | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 35.5 | 36.1 | | | | | Supply current in Run mode | peripherals enabled | peripherals enabled | 24 MHz | 25.2 | 25.6 | | | | | | | | 16 MHz | 18 | 18.5 | | | | | | 8 MHz | 10.5 | 11 | mA | | I <sub>DD</sub> | | | 72 MHz | 31.4 | 31.9 | IIIA | | | | | | 48 MHz | 27.8 | 28.2 | | | | | | External clock <sup>(2)</sup> , all | 36 MHz | 17.6 | 18.3 | | | | | | peripherals disabled | 24 MHz | 13.1 | 13.8 | | | | | | | 16 MHz | 10.2 | 10.9 | | | | | | | 8 MHz | 6.1 | 7.8 | | | <sup>1.</sup> Based on characterization, tested in production at $V_{\mbox{\scriptsize DD}}$ max, $f_{\mbox{\scriptsize HCLK}}$ max.. <sup>2.</sup> External clock is 8 MHz and PLL is on when $f_{HCLK}$ > 8 MHz. <sup>2.</sup> External clock is 8 MHz and PLL is on when $f_{\mbox{\scriptsize HCLK}}$ > 8 MHz. **Peripheral** Typical consumption at 25 °C Unit APB2-Bridge 3.47 **GPIOA** 6.39 **GPIOB** 6.39 **GPIOC** 6.11 **GPIOD** 6.39 APB2 (up to 72 MHz) µA/MHz **GPIOE** 6.11 SPI1 3.61 **USART1** 12.08 TIM1 23.47 ADC1<sup>(4)</sup> 18.21 Table 19. Peripheral current consumption (continued) - 1. The BusMatrix is automatically active when at least one master is ON.(CPU, ETH-MAC, DMA1 or DMA2). - 2. When I2S is enabled we have a consumption add equal to 0, 02 mA. - 3. When DAC\_OUT1 or DAC\_OUT2 is enabled we have a consumption add equal to 0, 3 mA. - Specific conditions for measuring ADC current consumption: f<sub>HCLK</sub> = 56 MHz, f<sub>APB1</sub> = f<sub>HCLK</sub>/2, f<sub>APB2</sub> = f<sub>HCLK</sub>, f<sub>ADCCLK</sub> = f<sub>APB2</sub>/4. When ADON bit in the ADC\_CR2 register is set to 1, a current consumption of analog part equal to 0.6 mA must be added. ### 5.3.6 External clock source characteristics ### High-speed external user clock generated from an external source The characteristics given in *Table 20* result from tests performed using an high-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 9*. Table 20. High-speed external user clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------|-----------------------------------------------------|----------------------------------|--------------------|-----|--------------------|------| | f <sub>HSE_ext</sub> | External user clock source frequency <sup>(1)</sup> | | 1 | 8 | 50 | MHz | | V <sub>HSEH</sub> | OSC_IN input pin high level voltage | | 0.7V <sub>DD</sub> | - | $V_{DD}$ | V | | V <sub>HSEL</sub> | OSC_IN input pin low level voltage | - | $V_{SS}$ | ı | 0.3V <sub>DD</sub> | ٧ | | $t_{w(HSE)}$ $t_{w(HSE)}$ | OSC_IN high or low time <sup>(1)</sup> | | 5 | ı | ı | ns | | $t_{r(HSE)} \ t_{f(HSE)}$ | OSC_IN rise or fall time <sup>(1)</sup> | | 1 | - | 20 | 113 | | C <sub>in(HSE)</sub> | OSC_IN input capacitance <sup>(1)</sup> | - | - | 5 | - | pF | | DuCy <sub>(HSE)</sub> | Duty cycle | - | 45 | | 55 | % | | ΙL | OSC_IN Input leakage current | $V_{SS} \leq V_{IN} \leq V_{DD}$ | - | - | ±1 | μΑ | <sup>1.</sup> Guaranteed by design, not tested in production. # Low-speed external user clock generated from an external source The characteristics given in *Table 21* result from tests performed using an low-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 9*. Table 21. Low-speed external user clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------|-----------------------------------------------------|----------------------------------|--------------------|--------|--------------------|------| | f <sub>LSE_ext</sub> | User External clock source frequency <sup>(1)</sup> | | | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | | 0.7V <sub>DD</sub> | - | V <sub>DD</sub> | V | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | - | V <sub>SS</sub> | - | 0.3V <sub>DD</sub> | V | | $t_{w(LSE)}$ $t_{w(LSE)}$ | OSC32_IN high or low time <sup>(1)</sup> | | 450 | - | - | ns | | t <sub>r(LSE)</sub> | OSC32_IN rise or fall time <sup>(1)</sup> | | - | - | 50 | 115 | | C <sub>in(LSE)</sub> | OSC32_IN input capacitance <sup>(1)</sup> | - | - | 5 | | pF | | DuCy <sub>(LSE)</sub> | Duty cycle | - | 30 | - | 70 | % | | IL | OSC32_IN Input leakage current | $V_{SS} \leq V_{IN} \leq V_{DD}$ | - | - | ±1 | μΑ | <sup>1.</sup> Guaranteed by design, not tested in production. Figure 14. High-speed external clock source AC timing diagram | Symbol | Parameter | Cond | litions | Min | Тур | Max | Unit | | |----------------------|--------------|-------------------------------|-------------------------|-------------------------|-----|-----|------|--| | | | | T <sub>A</sub> = 50 °C | - | 1.5 | - | | | | | | | T <sub>A</sub> = 25 °C | - | 2.5 | - | | | | | Startup time | | T <sub>A</sub> = 10 °C | - | 4 | ı | | | | t <sub>SU(LSE)</sub> | | V <sub>DD</sub> is stabilized | T <sub>A</sub> = 0 °C | - | 6 | ı | s | | | (4) | | | T <sub>A</sub> = -10 °C | - | 10 | - | | | | | | | | T <sub>A</sub> = -20 °C | - | 17 | - | | | | | | T <sub>A</sub> = -30 °C | - | 32 | ı | | | | | | | T <sub>A</sub> = -40 °C | - | 60 | - | | | Table 23. LSE oscillator characteristics ( $f_{LSE} = 32.768 \text{ kHz}$ ) (1) (continued) - 1. Based on characterization, not tested in production. - Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers". - The oscillator selection can be optimized in terms of supply current using an high quality resonator with small R<sub>S</sub> value for example MSIV-TIN32.768kHz. Refer to crystal manufacturer for more details - 4. t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Note: For $C_{L1}$ and $C_{L2}$ it is recommended to use high-quality external ceramic capacitors in the 5 pF to 15 pF range selected to match the requirements of the crystal or resonator (see Figure 17). $C_{L1}$ and $C_{L2}$ , are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of $C_{L1}$ and $C_{L2}$ . Load capacitance $C_{L}$ has the following formula: $C_{L} = C_{L1} \times C_{L2} / (C_{L1} + C_{L2}) + C_{stray}$ where $C_{stray}$ is the pin capacitance and board or trace PCB-related capacitance. Typically, it is between 2 pF and 7 pF. ### Caution: To avoid exceeding the maximum value of $C_{L1}$ and $C_{L2}$ (15 pF) it is strongly recommended to use a resonator with a load capacitance $C_L \le 7$ pF. Never use a resonator with a load capacitance of 12.5 pF. **Example:** if you choose a resonator with a load capacitance of $C_L$ = 6 pF, and $C_{stray}$ = 2 pF, then $C_{L1}$ = $C_{L2}$ = 8 pF. Figure 17. Typical application with a 32.768 kHz crystal #### 5.3.9 **Memory characteristics** ### Flash memory The characteristics are given at $T_A = -40$ to 105 °C unless otherwise specified. Min<sup>(1)</sup> Max<sup>(1)</sup> Symbol **Parameter** Unit **Conditions** Typ $T_A = -40 \text{ to } +105 \, ^{\circ}\text{C}$ 40 52.5 70 16-bit programming time μs tprog Page (1 KB) erase time $T_A = -40 \text{ to } +105 \,^{\circ}\text{C}$ 20 40 ms t<sub>ERASE</sub> Mass erase time $T_A = -40 \text{ to } +105 \, ^{\circ}\text{C}$ 20 40 ms $t_{ME}$ Read mode f<sub>HCLK</sub> = 72 MHz with 2 wait 20 mΑ states, V<sub>DD</sub> = 3.3 V Supply current Write / Erase modes $I_{DD}$ 5 mΑ $f_{HCLK}$ = 72 MHz, $V_{DD}$ = 3.3 V Power-down mode / Halt, 50 μΑ $V_{DD} = 3.0 \text{ to } 3.6 \text{ V}$ 2 3.6 ٧ $V_{prog}$ Programming voltage Table 29. Flash memory characteristics <sup>1.</sup> Guaranteed by design, not tested in production. | 10.010 00 | | | | | | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|--------------------|----| | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | _ | | durance | $T_A = -40 \text{ to } +85 ^{\circ}\text{C} \text{ (6 suffix versions)}$ $T_A = -40 \text{ to } +105 ^{\circ}\text{C} \text{ (7 suffix versions)}$ | 10 | - | - | Ko | Table 30. Flash memory endurance and data retention | Symbol | Parameter | Conditions | Min <sup>(1)</sup> | Тур | Max <sup>(1)</sup> | Unit | |------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|--------------------|---------| | N <sub>END</sub> | Endurance | $T_A = -40 \text{ to } +85 \text{ °C } (6 \text{ suffix versions})$<br>$T_A = -40 \text{ to } +105 \text{ °C } (7 \text{ suffix versions})$ | 10 | - | - | Kcycles | | | | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C | 30 | - | - | | | t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10 | - | - | Years | | | | 10 kcycles <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20 | - | - | | <sup>1.</sup> Based on characterization, not tested in production. #### 5.3.10 **EMC** characteristics Susceptibility tests are performed on a sample basis during device characterization. ### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A burst of fast transient voltage (positive and negative) is applied to $V_{DD}$ and $V_{SS}$ through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. <sup>2.</sup> Cycling performed over the whole temperature range. | Symbol | Parameter | Conditions | Monitored | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ] | | Unit | |------------------|---------------------------|---------------------------------------------------------------------|---------------|------------------------------------------------|-------|------| | Cymbol | i didilietei | frequency band | 8/48 MHz | 8/72 MHz | Oilit | | | | | | 0.1 to 30 MHz | 9 | 9 | dΒμV | | | Peak level | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 25 °C,<br>LQFP100 package | 30 to 130 MHz | 26 | 13 | | | S <sub>EMI</sub> | compliant with IEC61967-2 | 130 MHz to 1GHz | 25 | 31 | | | | | | | EMI Level | 4 | 4 | - | Table 32. EMI characteristics # 5.3.11 Absolute maximum ratings (electrical sensitivity) Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity. ### Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard. Maximum **Symbol Ratings Conditions** Class Unit value<sup>(1)</sup> Electrostatic discharge voltage $T_A = +25$ °C conforming to 2000 2 $V_{ESD(HBM)}$ (human body model) JESD22-A114 V $T_A = +25$ °C conforming to Electrostatic discharge voltage Ш 500 $V_{ESD(CDM)}$ JESD22-C101 (charge device model) Table 33. ESD absolute maximum ratings # Static latch-up Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin - A current injection is applied to each input, output and configurable I/O pin These tests are compliant with EIA/JESD 78A IC latch-up standard. Table 34. Electrical sensitivities | Symbol | Parameter | Conditions | Class | |--------|-----------------------|------------------------------------------------|------------| | LU | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II level A | ### 5.3.12 I/O current injection characteristics As a general rule, current injection to the I/O pins, due to external voltage below $V_{SS}$ or above $V_{DD}$ (for standard, 3 V-capable I/O pins) should be avoided during normal product <sup>1.</sup> Based on characterization results, not tested in production. Figure 22. I/O AC characteristics definition # 5.3.14 NRST pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 36*). Unless otherwise specified, the parameters given in *Table 39* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 9*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------------|-------------------------|------|-----|----------------------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage | - | -0.5 | - | 8.0 | V | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage | - | 2 | - | V <sub>DD</sub> +0.5 | V | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | - | - | 200 | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST Input filtered pulse | - | - | - | 100 | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse | V <sub>DD</sub> > 2.7 V | 300 | - | - | ns | Table 39. NRST pin characteristics <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order). Figure 27. SPI timing diagram - master $\mathsf{mode}^{(1)}$ 1. Measurement points are done at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . | Driver characteristics | | | | | | | | | |------------------------------------------|---------------------------------|--------------------------------|-----|-----|----|--|--|--| | Symbol Parameter Conditions Min Max Unit | | | | | | | | | | t <sub>r</sub> | Rise time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | | | | t <sub>f</sub> | Fall time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4 | 20 | ns | | | | | t <sub>rfm</sub> | Rise/ fall time matching | t <sub>r</sub> /t <sub>f</sub> | 90 | 110 | % | | | | | V <sub>CRS</sub> | Output signal crossover voltage | - | 1.3 | 2.0 | V | | | | Table 47. USB OTG FS electrical characteristics<sup>(1)</sup> ### **Ethernet characteristics** Table 48 showns the Ethernet operating voltage. Table 48. Ethernet DC electrical characteristics | Symb | ol | Parameter | Min. <sup>(1)</sup> | Max. <sup>(1)</sup> | Unit | | |-------------|----------|----------------------------|---------------------|---------------------|------|--| | Input level | $V_{DD}$ | Ethernet operating voltage | 3.0 | 3.6 | V | | <sup>1.</sup> All the voltages are measured from the local ground potential. *Table 49* gives the list of Ethernet MAC signals for the SMI (station management interface) and *Figure 31* shows the corresponding timing diagram. Figure 31. Ethernet SMI timing diagram Table 49. Dynamic characteristics: Ethernet MAC signals for SMI | Symbol | Rating | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------|------|-------|------|------| | t <sub>MDC</sub> | MDC cycle time (1.71 MHz, AHB = 72 MHz) | 583 | 583.5 | 584 | ns | | t <sub>d(MDIO)</sub> | MDIO write data valid time | 13.5 | 14.5 | 15.5 | ns | | t <sub>su(MDIO)</sub> | Read data setup time | 35 | - | - | ns | | t <sub>h(MDIO)</sub> | Read data hold time | 0 | - | - | ns | <sup>1.</sup> Guaranteed by design, not tested in production. Measured from 10% to 90% of the data signal. For more detailed informations, refer to USB Specification -Chapter 7 (version 2.0). *Table 50* gives the list of Ethernet MAC signals for the RMII and *Figure 32* shows the corresponding timing diagram. RMII\_REF\_CLK RMII\_TX\_EN RMII\_TXD[1:0] t\_su(RXD) t\_su(CRS) RMII\_RXD[1:0] RMII\_CRS\_DV ai15667 Figure 32. Ethernet RMII timing diagram Table 50. Dynamic characteristics: Ethernet MAC signals for RMII | Symbol | Rating | Min | Тур | Max | Unit | |----------------------|----------------------------------|-----|-----|-----|------| | t <sub>su(RXD)</sub> | Receive data setup time | 4 | - | - | ns | | t <sub>ih(RXD)</sub> | Receive data hold time | 2 | - | - | ns | | t <sub>su(DV)</sub> | Carrier sense set-up time | 4 | - | - | ns | | t <sub>ih(DV)</sub> | Carrier sense hold time | 2 | - | - | ns | | t <sub>d(TXEN)</sub> | Transmit enable valid delay time | 8 | 10 | 16 | ns | | t <sub>d(TXD)</sub> | Transmit data valid delay time | 7 | 10 | 16 | ns | *Table 51* gives the list of Ethernet MAC signals for MII and *Figure 32* shows the corresponding timing diagram. Figure 33. Ethernet MII timing diagram **Symbol** Rating Min Тур Max Unit Receive data setup time 10 ns t<sub>su(RXD)</sub> Receive data hold time 10 t<sub>ih(RXD)</sub> Data valid setup time 10 ns t<sub>su(DV)</sub> Data valid hold time 10 ns t<sub>ih(DV)</sub> Error setup time 10 ns t<sub>su(ER)</sub> Error hold time 10 ns t<sub>ih(ER)</sub> Transmit enable valid delay time 14 16 18 ns t<sub>d(TXEN)</sub> Transmit data valid delay time 13 16 20 $t_{d(TXD)}$ ns Table 51. Dynamic characteristics: Ethernet MAC signals for MII # CAN (controller area network) interface Refer to Section 5.3.12: I/O current injection characteristics for more details on the input/output alternate function characteristics (CANTX and CANRX). ### 5.3.17 12-bit ADC characteristics Unless otherwise specified, the parameters given in *Table 52* are derived from tests performed under the ambient temperature, $f_{PCLK2}$ frequency and $V_{DDA}$ supply voltage conditions summarized in *Table 9*. Note: It is recommended to perform a calibration after each power-up. **Table 52. ADC characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------|-------------------------------------------|-----------------------------------------|--------------------------------------------------------------|--------------------|--------------------|--------------------| | $V_{DDA}$ | Power supply | - | 2.4 | - | 3.6 | V | | V <sub>REF+</sub> | Positive reference voltage | - | 2.4 | - | $V_{DDA}$ | V | | I <sub>VREF</sub> | Current on the V <sub>REF</sub> input pin | - | - | 160 <sup>(1)</sup> | 220 <sup>(1)</sup> | μA | | f <sub>ADC</sub> | ADC clock frequency | - | 0.6 | - | 14 | MHz | | f <sub>S</sub> <sup>(2)</sup> | Sampling rate | - | 0.05 | - | 1 | MHz | | f <sub>TRIG</sub> <sup>(2)</sup> | External trigger frequency | f <sub>ADC</sub> = 14 MHz | - | - | 823 | kHz | | 'TRIG` ' | External trigger frequency | - | - | - | 17 | 1/f <sub>ADC</sub> | | V <sub>AIN</sub> | Conversion voltage range <sup>(3)</sup> | - | 0 (V <sub>SSA</sub> or V <sub>REF</sub> -<br>tied to ground) | - | V <sub>REF+</sub> | V | | R <sub>AIN</sub> <sup>(2)</sup> | External input impedance | See Equation 1 and Table 53 for details | - | - | 50 | kΩ | | R <sub>ADC</sub> <sup>(2)</sup> | Sampling switch resistance | - | - | - | 1 | kΩ | | C <sub>ADC</sub> <sup>(2)</sup> | Internal sample and hold capacitor | - | - | - | 8 | pF | | t (2) | Calibration time | f <sub>ADC</sub> = 14 MHz | 5 | .9 | | μs | | t <sub>CAL</sub> <sup>(2)</sup> | | - | 83 | | | 1/f <sub>ADC</sub> | Figure 55. RMII with a 25 MHz crystal and PHY with PLL 1. HCLK must be greater than 25 MHz. STM32F107xx Ethernet PHY 10/100 MCU RMII\_TX\_EN Ethernet RMII\_TXD[1:0] MAC 10/100 RMII\_RXD[1:0] RMII **HCLK** RMII\_CRX\_DV = 7 pins RMII\_REF\_CLK RMII + MDC 50 MHz 50 MHz IEEE1588 PTP = 9 pins MDIO Timer input trigger MDC Time stamp comparator 50 MHz XTAL osc PLLS XT1/XT2 25 MHz NS DP83848<sup>(1)</sup> ai15659b Figure 56. RMII with a 25 MHz crystal The NS DP83848 is recommended as the input jitter requirement of this PHY. It is compliant with the output jitter specification of the MCU. ### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2017 STMicroelectronics - All rights reserved