Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | D.L.II. | | |----------------------------|-----------------------------------------------------------------------------| | Details | | | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, POR, WDT | | Number of I/O | 13 | | Program Memory Size | 896B (512 x 14) | | Program Memory Type | ОТР | | EEPROM Size | 128 x 8 | | RAM Size | 96 x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | 20-SSOP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16ce623-04i-ss | ### **Table of Contents** | 1.0 | General Description | | |------------------|-----------------------------------------------|-----| | 2.0 | PIC16CE62X Device Varieties | 5 | | 3.0 | Architectural Overview | 7 | | 4.0 | Memory Organization | 11 | | 5.0 | I/O Ports | 23 | | 6.0 | EEPROM Peripheral Operation | 29 | | 7.0 | Timer0 Module | 35 | | 8.0 | Comparator Module | 41 | | 9.0 | Voltage Reference Module | 47 | | | Special Features of the CPU | | | 11.0 | Instruction Set Summary | 65 | | 12.0 | Development Support | 77 | | | Electrical Specifications | | | 14.0 | Packaging Information | 97 | | Appe | ndix A: Code for Accessing EEPROM Data Memory | 103 | | | | | | | ne Support | | | Read | er Response | 108 | | PIC <sub>1</sub> | 6CF62X Product Identification System | 109 | ## To Our Valued Customers ### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number. e.g., DS30000A is version A of document DS30000. ## **New Customer Notification System** Register on our web site (www.microchip.com/cn) to receive the most current information on our products. ## **Errata** An errata sheet may exist for current devices, describing minor operational differences (from the data sheet) and recommended workarounds. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) - The Microchip Corporate Literature Center; U.S. FAX: (480) 786-7277 When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using. ## **Corrections to this Data Sheet** We constantly strive to improve the quality of all our products and documentation. We have spent a great deal of time to ensure that this document is correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please: - · Fill out and mail in the reader response form in the back of this data sheet. - E-mail us at webmaster@microchip.com. We appreciate your assistance in making this a better document. # 2.0 PIC16CE62X DEVICE VARIETIES A variety of frequency ranges and packaging options are available. Depending on application and production requirements the proper device option can be selected using the information in the PIC16CE62X Product Identification System section at the end of this data sheet. When placing orders, please use this page of the data sheet to specify the correct part number. ## 2.1 UV Erasable Devices The UV erasable version, offered in the CERDIP package is optimal for prototype development and pilot programs. This version can be erased and reprogrammed to any of the oscillator modes. Microchip's PICSTART® and PRO MATE® programmers both support programming of the PIC16CE62X. ## 2.2 <u>One-Time-Programmable (OTP)</u> Devices The availability of OTP devices is especially useful for customers who need the flexibility for frequent code updates and small volume applications. In addition to the program memory, the configuration bits must also be programmed. ## 2.3 Quick-Turn-Programming (QTP) Devices Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who chose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices but with all EPROM locations and configuration options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your Microchip Technology sales office for more details. ## 2.4 <u>Serialized Quick-Turn-Programming</u> (<u>SQTP</u><sup>SM</sup>) <u>Devices</u> Microchip offers a unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential. Serial programming allows each device to have a unique number which can serve as an entry-code, password or ID number. NOTES: FIGURE 3-1: BLOCK DIAGRAM ## 4.0 MEMORY ORGANIZATION ## 4.1 <u>Program Memory Organization</u> The PIC16CE62X has a 13-bit program counter capable of addressing an 8K x 14 program memory space. Only the first 512 x 14 (0000h - 01FFh) for the PIC16CE623, 1K x 14 (0000h - 03FFh) for the PIC16CE624 and 2K x 14 (0000h - 07FFh) for the PIC16CE625 are physically implemented. Accessing a location above these boundaries will cause a wrap-around within the first 512 x 14 space (PIC16CE623) or 1K x 14 space (PIC16CE624) or 2K x 14 space (PIC16CE625). The reset vector is at 0000h and the interrupt vector is at 0004h (Figure 4-1, Figure 4-2, Figure 4-3). FIGURE 4-1: PROGRAM MEMORY MAP AND STACK FOR THE PIC16CE623 FIGURE 4-2: PROGRAM MEMORY MAP AND STACK FOR THE PIC16CE624 FIGURE 4-3: PROGRAM MEMORY MAP AND STACK FOR THE PIC16CE625 ## 4.2.2.1 STATUS REGISTER The STATUS register, shown in Register 4-1, contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory. The STATUS register can be the destination for any instruction, like any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the $\overline{\text{TO}}$ and $\overline{\text{PD}}$ bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended. For example, CLRF STATUS will clear the upper-three bits and set the Z bit. This leaves the status register as 000uu1uu (where u = unchanged). It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect any status bit. For other instructions, not affecting any status bits, see the "Instruction Set Summary". Note 1: The IRP and RP1 bits (STATUS<7:6>) are not used by the PIC16CE62X and should be programmed as '0'. Use of these bits as general purpose R/W bits is NOT recommended, since this may affect upward compatibility with future products. Note 2: The C and DC bits operate as a Borrow and Digit Borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples. ## REGISTER 4-1: STATUS REGISTER (ADDRESS 03H OR 83H) | Reserved | Reserved | R/W-0 | R-1 | R-1 | R/W-x | R/W-x | R/W-x | | |----------|----------|-------|-----|-----|-------|-------|-------|---------------------------| | IRP | RP1 | RP0 | TO | PD | Z | DC | С | R = Readable bit | | bit7 | | | | | | | bit0 | W = Writable bit | | | | | | | | | | U = Unimplemented bit, | | | | | | | | | | read as '0' | | | | | | | | | | -n = Value at POR reset | | | | | | | | | | -x = Unknown at POR reset | - bit 7: IRP: The IRP bit is reserved on the PIC16CE62X, always maintain this bit clear. - bit 6:5 RP<1:0>: Register Bank Select bits (used for direct addressing) - 11 = Bank 3 (180h 1FFh) - 10 = Bank 2 (100h 17Fh) - 01 = Bank 1 (80h FFh) - 00 = Bank 0 (00h 7Fh) Each bank is 128 bytes. The RP1 bit is reserved, always maintain this bit clear. - bit 4: **TO**: Time-out bit - 1 = After power-up, CLRWDT instruction, or SLEEP instruction - 0 = A WDT time-out occurred - bit 3: **PD**: Power-down bit - 1 = After power-up or by the CLRWDT instruction - 0 = By execution of the SLEEP instruction - bit 2: Z: Zero bit - 1 = The result of an arithmetic or logic operation is zero - 0 = The result of an arithmetic or logic operation is not zero - bit 1: DC: Digit carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions) (for borrow the polarity is reversed) - 1 = A carry-out from the 4th low order bit of the result occurred - 0 = No carry-out from the 4th low order bit of the result - bit 0: **C**: Carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions) - 1 = A carry-out from the most significant bit of the result occurred 0 = No carry-out from the most significant bit of the result occurred - **Note:** For borrow the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high or low order bit of the source register. ### 4.2.2.2 **OPTION REGISTER** The OPTION register is a readable and writable register which contains various control bits to configure the TMR0/WDT prescaler, the external RB0/INT interrupt, TMR0 and the weak pull-ups on PORTB. Note: To achieve a 1:1 prescaler assignment for TMR0, assign the prescaler to the WDT (PSA = 1). | GISTE | R 4-2: 0 | PTION | REGIST | ER (ADD | RESS 811 | <del>1</del> ) | | | |----------|-------------------------------------------------|---------------------------------------------------|-------------------------------------|-----------------------------------------------------------|------------------------|----------------|-------|-------------------------------------------------------------------------------------------------------| | R/W-1 | | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | R = Readable bit | | bit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR reset -x = Unknown at POR reset | | bit 7: | <b>RBPU</b> : PO<br>1 = PORTI<br>0 = PORTI | B pull-ups | s are disa | bled | dividual port | : latch valu | es | | | bit 6: | INTEDG: Interru<br>1 = Interru<br>0 = Interru | pt on risi | ng edge d | f RB0/INT | | | | | | bit 5: | <b>TOCS</b> : TMI<br>1 = Transit<br>0 = Interna | ion on R | 44/T0CKI | pin | KOUT) | | | | | bit 4: | | ent on hi | gh-to-low | transition | on RA4/T0<br>on RA4/T0 | | | | | bit 3: | PSA: Pres<br>1 = Presca<br>0 = Presca | ıler is ass | signed to | the WDT | ) module | | | | | bit 2-0: | PS<2:0>: i | Prescaler | Rate Se | lect bits | | | | | | | Bit Value | TMR0 R | ate WD | T Rate | | | | | | | 000<br>001<br>010<br>011<br>100<br>101<br>110 | 1:2<br>1:4<br>1:8<br>1:16<br>1:32<br>1:64<br>1:12 | 1<br>1<br>6 1<br>2 1<br>4 1<br>28 1 | : 1<br>: 2<br>: 4<br>: 8<br>: 16<br>: 32<br>: 64<br>: 128 | | | | | ## 4.2.2.3 INTCON REGISTER The INTCON register is a readable and writable register which contains the various enable and flag bits for all interrupt sources except the comparator module. See Section 4.2.2.4 and Section 4.2.2.5 for a description of the comparator enable and flag bits. Interrupt flag bits get set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). ## REGISTER 4-3: INTCON REGISTER (ADDRESS 0BH OR 8BH) | | 11.4-0. | | | | IILOO UDI | | •, | | | | |--------|-----------|-----------------------------------------------|-------------|--------------|----------------------------------|-------------|--------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|--| | R/W-0 R/W-x | | | | | GIE | PEIE | T0IE | INTE | RBIE | TOIF | INTF | RBIF | R = | = Readable bit | | | bit7 | | | | | | | bit0 | U = | <ul> <li>Writable bit</li> <li>Unimplemented bit,</li> <li>read as '0'</li> <li>Value at POR reset</li> <li>Unknown at POR reset</li> </ul> | | | bit 7: | 1 = Enab | oal Interrup<br>les all un-r<br>bles all inte | masked in | | | | | | | | | bit 6: | 1 = Enab | ripheral Int<br>les all un-r<br>bles all per | nasked pe | eripheral ir | nterrupts | | | | | | | bit 5: | · | | | | | | | | | | | bit 4: | 1 = Enab | 0/INT Exte<br>les the RB<br>bles the RE | 0/INT ext | ernal inter | rupt | | | | | | | bit 3: | 1 = Enab | Port Cha<br>les the RB<br>les the RE | port char | nge interru | ıpt | | | | | | | bit 2: | 1 = TMR( | R0 Overflo<br>0 register h<br>0 register o | nas overflo | owed (mus | st be cleare | d in softwa | re) | | | | | bit 1: | 1 = The F | O/INT Exte<br>RBO/INT ex<br>RBO/INT ex | kternal int | errupt occ | urred (must | be cleared | d in softwar | e) | | | | bit 0: | 1 = When | | ne of the | RB<7:4> | it<br>pins change<br>anged state | ed state (m | ust be clea | red in | software) | | Note: ## 4.4 Indirect Addressing, INDF and FSR Registers The INDF register is not a physical register. Addressing the INDF register will cause indirect addressing. Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually accesses data pointed to by the File Select Register (FSR). Reading INDF itself indirectly will produce 00h. Writing to the INDF register indirectly results in a no-operation (although status bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 4-7. However, IRP is not used in the PIC16CE62X. A simple program to clear RAM location 20h-2Fh using indirect addressing is shown in Example 4-1. ## **EXAMPLE 4-1: INDIRECT ADDRESSING** movlw 0x20 ;initialize pointer movwf FSR ;to RAM NEXT clrf TNDF ;clear INDF register incf FSR ;inc pointer btfss FSR,4 ;all done? NEXT ;no clear next goto ;yes continue CONTINUE: FIGURE 4-7: DIRECT/INDIRECT ADDRESSING PIC16CE62X **TABLE 5-1: PORTA FUNCTIONS** | Name | Bit # | Buffer<br>Type | Function | |--------------|-------|----------------|------------------------------------------------------------------------------------------------| | RA0/AN0 | bit0 | ST | Input/output or comparator input | | RA1/AN1 | bit1 | ST | Input/output or comparator input | | RA2/AN2/VREF | bit2 | ST | Input/output or comparator input or VREF output | | RA3/AN3 | bit3 | ST | Input/output or comparator input/output | | RA4/T0CKI | bit4 | ST | Input/output or external clock input for TMR0 or comparator output. Output is open drain type. | Legend: ST = Schmitt Trigger input ## TABLE 5-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR | Value on<br>All Other<br>Resets | |---------|-------|-------|-------|-------|--------|--------|--------|--------|--------|------------------|---------------------------------| | 05h | PORTA | _ | _ | - | RA4 | RA3 | RA2 | RA1 | RA0 | x 0000 | u 0000 | | 85h | TRISA | _ | _ | _ | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1 1111 | 1 1111 | | 1Fh | CMCON | C2OUT | C1OUT | _ | _ | CIS | CM2 | CM1 | CM0 | 00 0000 | 00 0000 | | 9Fh | VRCON | VREN | VROE | VRR | 1 | VR3 | VR2 | VR1 | VR0 | 000- 0000 | 000- 0000 | Legend: — = Unimplemented locations, read as '0', x = unknown, u = unchanged Note: Shaded bits are not used by PORTA. TABLE 8-1: REGISTERS ASSOCIATED WITH COMPARATOR MODULE | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR | Value on<br>All Other<br>Resets | |---------|--------|-------|-------|-------|--------|--------|--------|--------|--------|------------------|---------------------------------| | 1Fh | CMCON | C2OUT | C1OUT | _ | _ | CIS | CM2 | CM1 | CM0 | 00 0000 | 00 0000 | | 9Fh | VRCON | VREN | VROE | VRR | _ | VR3 | VR2 | VR1 | VR0 | 000- 0000 | 000- 0000 | | 0Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | | CMIF | _ | _ | _ | | _ | _ | -0 | -0 | | 8Ch | PIE1 | | CMIE | _ | _ | _ | | _ | _ | -0 | -0 | | 85h | TRISA | _ | _ | _ | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1 1111 | 1 1111 | Legend: - = Unimplemented, read as "0", x = Unknown, u = unchanged ## 10.2.3 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT Either a prepackaged oscillator can be used or a simple oscillator circuit with TTL gates can be built. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used; one with series resonance or one with parallel resonance. Figure 10-3 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180° phase shift that a parallel oscillator requires. The 4.7 $k\Omega$ resistor provides the negative feedback for stability. The 10 $k\Omega$ potentiometers bias the 74AS04 in the linear region. This could be used for external oscillator designs. FIGURE 10-3: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT Figure 10-4 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180° phase shift in a series resonant oscillator circuit. The 330 k $\Omega$ resistors provide the negative feedback to bias the inverters in their linear region. FIGURE 10-4: EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT ### 10.2.4 RC OSCILLATOR For timing insensitive applications the "RC" device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (Rext) and capacitor (Cext) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low Cext values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 10-5 shows how the R/C combination is connected to the PIC16CE62X. For Rext values below 2.2 k $\Omega$ , the oscillator operation may become unstable, or stop completely. For very high Rext values (i.e., 1 $M\Omega$ ), the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend to keep Rext between 3 k $\Omega$ and 100 k $\Omega$ . Although the oscillator will operate with no external capacitor (Cext = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance. See Section 14.0 for RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more). See Section 14.0 for variation of oscillator frequency due to VDD for given Rext/Cext values, as well as frequency variation due to operating temperature for given R, C, and VDD values. The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin and can be used for test purposes or to synchronize other logic (Figure 3-2 for waveform). FIGURE 10-5: RC OSCILLATOR MODE | BCF | Bit Clear | f | | | В | | | | |------------------|----------------------------------|---------------------------------------------------------------------|----------------|------|----|--|--|--| | Syntax: | [ label ] B | [ label ] BCF f,b | | | | | | | | Operands: | $0 \le f \le 12$ $0 \le b \le 7$ | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ | | | | | | | | Operation: | $0 \rightarrow (f < b)$ | >) | | | Op | | | | | Status Affected: | None | | | | St | | | | | Encoding: | 01 | 00bb | bfff | ffff | Er | | | | | Description: | Bit 'b' in re | gister 'f' is | s cleared. | · | De | | | | | Words: | 1 | | | | | | | | | Cycles: | 1 | | | | | | | | | Example | BCF | FLAG_ | REG, 7 | | | | | | | | Before In | | ı<br>EG = 0xC7 | | | | | | | | After Inst | W | | | | | | | | | | Cy | | | | | | | | | | | | | Ex | | | | | BTFSC | Bit Test, S | Skip if Cl | ear | | | | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------|-------|--|--|--| | Syntax: | [ label ] B | TFSC f,b | ) | | | | | | Operands: | $0 \le f \le 127$ $0 \le b \le 7$ | | | | | | | | Operation: | skip if (f <b< td=""><td>o&gt;) = 0</td><td></td><td></td></b<> | o>) = 0 | | | | | | | Status Affected: | None | | | | | | | | Encoding: | 01 | 10bb | bfff | ffff | | | | | Description: | If bit 'b' in register 'f' is '0', then the next instruction is skipped. If bit 'b' is '0', then the next instruction fetched during the current instruction execution is discarded, and a NOP is executed instead, making this a two-cycle instruction. | | | | | | | | Words: | 1 | | | | | | | | Cycles: | 1(2) | | | | | | | | Example | HERE<br>FALSE<br>TRUE | | FLAG,1<br>PROCESS_ | _CODE | | | | | | Before Ins | | | | | | | | | After Instr<br>if<br>F<br>if | uction FLAG<1> C = 6 FLAG<1> | = 0,<br>address T | | | | | | BSF | Bit Set f | | | | | | | | |------------------|----------------------------------|------------------------------------------------------------------------|--------|------|--|--|--|--| | Syntax: | [ label ] B | [ label ] BSF f,b | | | | | | | | Operands: | $0 \le f \le 12$ $0 \le b \le 7$ | $\begin{aligned} 0 &\leq f \leq 127 \\ 0 &\leq b \leq 7 \end{aligned}$ | | | | | | | | Operation: | $1 \rightarrow (f < b)$ | $1 \rightarrow (f < b >)$ | | | | | | | | Status Affected: | None | | | | | | | | | Encoding: | 01 | 01bb | bfff | ffff | | | | | | Description: | Bit 'b' in re | gister 'f' is | s set. | | | | | | | Words: | 1 | | | | | | | | | Cycles: | 1 | | | | | | | | | Example | BSF | FLAG_F | REG, 7 | | | | | | | | Before Instruction | | | | | | | | After Instruction $FLAG_REG = 0x0A$ FLAG\_REG = 0x8A | SWAPF | Swap Ni | bbles in | f | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|------------|--|--|--| | Syntax: | [label] SWAPF f,d | | | | | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | | | | Operation: | $(f<3:0>) \rightarrow (dest<7:4>),$<br>$(f<7:4>) \rightarrow (dest<3:0>)$ | | | | | | | | Status Affected: | None | | | | | | | | Encoding: | 00 | 1110 | dfff | ffff | | | | | Description: | The upper and lower nibbles of register 'f' are exchanged. If 'd' is 0, the result is placed in W register. If 'd' is 1, the result is placed in register 'f'. | | | | | | | | Words: | 1 | | | | | | | | Cycles: | 1 | | | | | | | | Example | SWAPF | REG, | 0 | | | | | | | Before In | struction | | | | | | | | | REG1 | = 0 | xA5 | | | | | | After Inst | ruction | | | | | | | | | REG1<br>W | | xA5<br>x5A | | | | | XORLW | Exclusive OR Literal with W | |------------------|-------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] XORLW k | | Operands: | $0 \leq k \leq 255$ | | Operation: | (W) .XOR. $k \rightarrow (W)$ | | Status Affected: | Z | | Encoding: | 11 1010 kkkk kkkk | | Description: | The contents of the W register are XOR'ed with the eight bit literal 'k'. The result is placed in the W register. | | Words: | 1 | | Cycles: | 1 | | Example: | XORLW 0xAF | | | Before Instruction | | | W = 0xB5 | | | After Instruction | | | W = 0x1A | | | | | | | | TRIS | Load TRIS Register | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [ label ] TRIS f | | Operands: | $5 \leq f \leq 7$ | | Operation: | $(W) \rightarrow TRIS register f;$ | | Status Affected: | None | | Encoding: | 00 0000 0110 Offf | | Description: | The instruction is supported for code compatibility with the PIC16C5X products. Since TRIS registers are readable and writable, the user can directly address them. | | Words: | 1 | | Cycles: | 1 | | Example | | | | To maintain upward compatibility with future PIC <sup>®</sup> MCU products, do not use this instruction. | | XORWF | Exclusive | OR W | with 1 | • | | | |------------------|---------------------------------|-------------------------|-------------------|--------------|--|--| | Syntax: | [label] > | KORWF | f,d | | | | | Operands: | $0 \le f \le 127$ $d \in [0,1]$ | 7 | | | | | | Operation: | (W) .XOR | $. (f) \rightarrow (c$ | lest) | | | | | Status Affected: | Z | | | | | | | Encoding: | 00 | 0110 | dfff | ffff | | | | Description: | | with regis<br>stored in | ter 'f'.<br>the W | | | | | Words: | 1 | | | | | | | Cycles: | 1 | | | | | | | Example | XORWF | REG 1 | L | | | | | | Before Ins | struction | | | | | | | | REG<br>W | =<br>= | 0xAF<br>0xB5 | | | | | After Instr | uction | | | | | | | | REG<br>W | =<br>= | 0x1A<br>0xB5 | | | **TABLE 12-1: DEVELOPMENT TOOLS FROM MICROCHIP** | | | PIC1 | PIC16 | PIC16 | PIC16 | PIC16 | PIC16C | PIC16 | PIC16F | PIC16C | PIC170 | DC17C | PIC18C | 93CX<br>52CX | нсех | MCRF | WCP25 | |----------------------------------------------------------------------------------------|---|-------------|----------|-------|-------|------------|-------------|-------|--------|--------|--------|-------|--------|--------------|------|------|-------| | MPLAB® C17 Compiler MPLAB® C18 Compiler MPASW/MPLINK MPLAB®-ICE PICMASTER/PICMASTER-CE | > | > | > | > | > | > | ` | > | > | > | > | > | > | | | | | | MPLAB® C18 Compiler MPASM/MPLINK MPLAB®-ICE PICMASTER/PICMASTER-CE | | | | | | | | | | | > | > | | | | | | | MPASM/MPLINK MPLAB <sup>®</sup> -ICE PICMASTER/PICMASTER-CE | | | | | | | | | | | | | > | | | | | | MPLAB®-ICE<br>PICMASTER/PICMASTER-CE | > | ^ | > | > | > | > | > | > | > | > | > | > | > | > | > | | | | PICMASTER/PICMASTER-CE | ^ | ^ | ^ | ^ | **/ | ^ | <b>&gt;</b> | ^ | ^ | ` | > | ^ | ^ | | | | | | | > | ^ | > | > | | > | > | > | | > | > | > | | | | | | | ICEPIC™ Low-Cost In-Circuit Emulator | | ^ | > | > | | > | > | > | | > | | | | | | | | | MPLAB <sup>®</sup> -ICD In-Circuit<br>bebugger | | | * | | | * | | | > | | | | | | | | | | PICSTART® Plus<br>Low-Cost Universal Dev. Kit | ^ | ^ | > | ` | ** ^ | ` | ` | > | ` | ` | > | ` | ` | | | | | | PRO MATE® II | > | <i>&gt;</i> | > | > | ** | > | ` | > | > | > | > | > | > | > | > | | | | SIMICE | | ^ | | | | | | | | | | | | | | | | | PICDEM-1 | | ^ | | ^ | | | | ^ | | | ^ | | | | | | | | PICDEM-2 | | | <b>√</b> | | | <b>√</b> † | | | | | | | ^ | | | | | | PICDEM-3 | | | | | | | | | | ^ | | | | | | | | | PICDEM-14A | ^ | | | | | | | | | | | | | | | | | | PICDEM-17 | | | | | | | | | | | | ^ | | | | | | | KEELOQ® Evaluation Kit | | | | | | | | | | | | | | | ^ | | | | KEELOQ Transponder Kit | | | | | | | | | | | | | | | > | | | | microlD <sup>TM</sup> Programmer's Kit | | | | | | | | | | | | | | | | ^ | | | 125 kHz microID Developer's Kit | | | | | | | | | | | | | | | | ` | | | 125 kHz Anticollision microID<br>Developer's Kit | | | | | | | | | | | | | | | | > | | | 13.56 MHz Anticollision microlD<br>Developer's Kit | | | | | | | | | | | | | | | | > | | | MCP2510 CAN Developer's Kit | | | | | | | | | | | | | | | | | > | FIGURE 13-1: PIC16CE62X VOLTAGE-FREQUENCY GRAPH, 0°C ≤ TA ≤ +70°C Note 1: The shaded region indicates the permissible combinations of voltage and frequency. 2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts. FIGURE 13-2: PIC16CE62X VOLTAGE-FREQUENCY GRAPH, -40°C ≤ TA < 0°C, +70°C < TA ≤ +125°C Note 1: The shaded region indicates the permissible combinations of voltage and frequency. 2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts. ## 13.2 DC CHARACTERISTICS: PIC16LCE62X-04 (Commercial, Industrial) | DC CHARACTERISTICS | | | | rd Opera | _ | <b>-</b> 4 | ns (unless otherwise stated)<br>$0^{\circ}$ C $\leq$ TA $\leq$ +85 $^{\circ}$ C for industrial and<br>$0^{\circ}$ C $\leq$ TA $\leq$ +70 $^{\circ}$ C for commercial and<br>$0^{\circ}$ C $\leq$ TA $\leq$ +125 $^{\circ}$ C for extended | |--------------------|-------------------|---------------------------------------------------------------------|------|----------|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Param<br>No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | | D001 | VDD | Supply Voltage | 2.5 | _ | 5.5 | ٧ | See Figure 13-1 through Figure 13-3 | | D002 | VDR | RAM Data Retention<br>Voltage (Note 1) | - | 1.5* | - | V | Device in SLEEP mode | | D003 | VPOR | VDD start voltage to ensure Power-on Reset | _ | Vss | _ | V | See section on power-on reset for details | | D004 | SVDD | VDD rise rate to ensure<br>Power-on Reset | .05* | - | - | V/ms | See section on power-on reset for details | | D005 | VBOR | Brown-out Detect Voltage | 3.7 | 4.0 | 4.35 | V | BOREN configuration bit is cleared | | D010 | IDD | Supply Current (Note 2) | - | 1.2 | 2.0 | mA | FOSC = 4 MHz, VDD = 5.5V, WDT disabled, XT osc mode, (Note 4)* | | | | | - | - | 1.1 | mA | FOSC = 4 MHz, VDD = 2.5V, WDT disabled, | | | | | _ | 35 | 70 | μА | XT osc mode, (Note 4) Fosc = 32 kHz, VDD = 2.5V, WDT disabled, LP osc mode | | D020 | IPD | Power Down Current (Note 3) | - | _ | 2.0 | μА | VDD = 2.5V | | | | | - | - | 2.2 | μΑ | VDD = 3.0V* | | | | | _ | - | 9.0 | μA | VDD = 5.5V | | | | | _ | _ | 15 | μA | VDD = 5.5V Extended | | D022 | ΔIWDT | WDT Current (Note 5) | _ | 6.0 | 10<br>12 | μA<br>μA | VDD=4.0V<br>(125°C) | | D022A | ΔIBOR | Brown-out Reset Current<br>(Note 5) | - | 75 | 125 | μΑ | BOD enabled, VDD = 5.0V | | D023 | ΔΙCOMP | Comparator Current for each Comparator (Note 5) | - | 30 | 60 | μА | VDD = 4.0V | | D023A | $\Delta$ IVREF | VREF Current (Note 5) | _ | 80 | 135 | μΑ | VDD = 4.0V | | | ΔIEE Write | Operating Current | _ | | 3 | mA | Vcc = 5.5V, SCL = 400 kHz | | | $\Delta$ IEE Read | Operating Current | _ | | 1 | mA | | | | ΔIEE | Standby Current | _ | | 30 | μΑ | VCC = 3.0V, EE VDD = VCC | | | ΔIEE | Standby Current | _ | | 100 | μΑ | Vcc = 3.0V, EE Vdd = Vcc | | 1A | Fosc | LP Oscillator Operating Frequency | 0 | _ | 200 | kHz | All temperatures | | | | RC Oscillator Operating Frequency | 0 | _ | 4 | MHz | All temperatures | | | | XT Oscillator Operating Frequency HS Oscillator Operating Frequency | 0 | | 4<br>20 | MHz<br>MHz | All temperatures All temperatures | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in active operation mode are: OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD, MCLR = VDD; WDT enabled/disabled as specified. - 3: The power down current in SLEEP mode does not depend on the oscillator type. Power down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or VSs. - 4: For RC osc configuration, current through Rext is not included. The current through the resistor can be estimated by the formula Ir = VDD/2Rext (mA) with Rext in $k\Omega$ . - 5: The Δ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. - 6: Commercial temperature range only. FIGURE 13-9: TIMERO CLOCK TIMING **TABLE 13-6:** TIMERO CLOCK REQUIREMENTS | Parameter No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |---------------|------|------------------------|----------------|----------------|------|-----|-------|---------------------------------------| | 40 | Tt0H | T0CKI High Pulse Width | No Prescaler | 0.5 Tcy + 20* | _ | _ | ns | | | | | | With Prescaler | 10* | _ | _ | ns | | | 41 | TtOL | T0CKI Low Pulse Width | No Prescaler | 0.5 Tcy + 20* | _ | _ | ns | | | | | | With Prescaler | 10* | _ | _ | ns | | | 42 | Tt0P | T0CKI Period | | Tcy + 40*<br>N | _ | | ns | N = prescale value<br>(1, 2, 4,, 256) | These parameters are characterized but not tested. Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. | INDEX | BTFSC6 | |-----------------------------------------------|-----------------------------------------------------| | A | BTFSS6 | | ADDLW Instruction67 | CALL 6 | | ADDWF Instruction | CLRF | | ANDLW Instruction | CLRW | | ANDWF Instruction 67 | CLRWDT 7 | | Architectural Overview | COMF | | Assembler | DECF | | MPASM Assembler77 | DECFSZ 7 | | _ | GOTO | | В | INCF | | BCF Instruction | INCFSZ | | Block Diagram | IORUV | | TIMER0 | MOVF 7 | | TMR0/WDT PRESCALER | MOVLW 7 | | Brown-Out Detect (BOD) | MOVWF | | BSF Instruction | NOP | | BTFSS Instruction 69 | OPTION | | • | RETFIE | | C | RETLW | | CALL Instruction69 | RETURN7 | | Clocking Scheme/Instruction Cycle10 | RLF7 | | CLRF Instruction | RRF7 | | CLRW Instruction | SLEEP7 | | CLRWDT Instruction | SUBLW7 | | CMCON Register41 | SUBWF7 | | Code Protection | SWAPF7 | | COMF Instruction | TRIS 7 | | Comparator Configuration 42 | XORLW 7 | | Comparator Interrupts | XORWF 7 | | Comparator Module | Instruction Set Summary 6 | | Comparator Reference 43 | INT Interrupt | | Configuration Bits | INTCON Register | | Configuring the Voltage Reference | Interrupts | | Crystal Operation | IORLW Instruction | | D | IORWF Instruction | | _ | K | | Data Memory Organization | KeeLoq® Evaluation and Programming Tools 8 | | DECF Instruction | M | | Development Support | MOVF Instruction7 | | | MOVLW Instruction | | E | MOVWF Instruction | | EEPROM Peripheral Operation | MPLAB Integrated Development Environment Software 7 | | Errata2 | N | | External Crystal Oscillator Circuit | | | G | NOP Instruction | | General purpose Register File | 0 | | GOTO Instruction71 | One-Time-Programmable (OTP) Devices | | ı | OPTION Instruction 7 | | I NO De de | OPTION Register 1 | | I/O Programming Considerations 23 | Oscillator Configurations5 | | I/O Programming Considerations | Oscillator Start-up Timer (OST)5 | | ID Locations | P | | INCFSZ Instruction | Package Marking Information | | In-Circuit Serial Programming 64 | Packaging Information9 | | Indirect Addressing, INDF and FSR Registers21 | PCL and PCLATH2 | | Instruction Flow/Pipelining10 | PCON Register1 | | Instruction Set | PICDEM-1 Low-Cost PIC MCU Demo Board | | ADDLW67 | PICDEM-2 Low-Cost PIC16CXX Demo Board 7 | | ADDWF | PICDEM-3 Low-Cost PIC16CXXX Demo Board 7 | | ANDLW | PICSTART® Plus Entry Level Development System 7 | | ANDWF67 | PIE1 Register1 | | BCF68 | Pinout Description | | BSF68 | PIR1 Register 1 | # **PIC16XXXXXX FAMILY** ## **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information, and use this outline to provide us with your comments about this document. | TO:<br>RE: | • | Total Pages Sent | |------------|------------------------------------------------------|-------------------------------------------| | | m: Name | | | | Company | | | | Address | | | | City / State / ZIP / Country | | | | Telephone: () | FAX: ( | | App | lication (optional): | | | Wou | uld you like a reply?YN | | | Dev | rice: PIC16xxxxxx family | Literature Number: DS40182D | | Que | estions: | | | 1. | What are the best features of this document? | | | | | | | 2. | How does this document meet your hardware and s | oftware development needs? | | | | | | 3. | Do you find the organization of this document easy | to follow? If not, why? | | | | | | 4. | What additions to the document do you think would | enhance the structure and subject? | | | | | | 5. | What deletions from the document could be made v | vithout affecting the overall usefulness? | | | | | | 6. | Is there any incorrect or misleading information (wh | at and where)? | | | | | | 7. | How would you improve this document? | | | | | |