

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E-XF

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 4MHz                                                                        |
| Connectivity               | · ·                                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                            |
| Number of I/O              | 13                                                                          |
| Program Memory Size        | 1.75KB (1K x 14)                                                            |
| Program Memory Type        | OTP                                                                         |
| EEPROM Size                | 128 x 8                                                                     |
| RAM Size                   | 96 x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                   |
| Data Converters            | - ·                                                                         |
| Oscillator Type            | External                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                              |
| Supplier Device Package    | 18-SOIC                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16ce624-04i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2.0 PIC16CE62X DEVICE VARIETIES

A variety of frequency ranges and packaging options are available. Depending on application and production requirements the proper device option can be selected using the information in the PIC16CE62X Product Identification System section at the end of this data sheet. When placing orders, please use this page of the data sheet to specify the correct part number.

# 2.1 UV Erasable Devices

The UV erasable version, offered in the CERDIP package is optimal for prototype development and pilot programs. This version can be erased and reprogrammed to any of the oscillator modes.

Microchip's PICSTART<sup>®</sup> and PRO MATE<sup>®</sup> programmers both support programming of the PIC16CE62X.

# 2.2 <u>One-Time-Programmable (OTP)</u> <u>Devices</u>

The availability of OTP devices is especially useful for customers who need the flexibility for frequent code updates and small volume applications. In addition to the program memory, the configuration bits must also be programmed.

# 2.3 <u>Quick-Turn-Programming (QTP)</u> <u>Devices</u>

Microchip offers a QTP Programming Service for factory production orders. This service is made available for users who chose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices but with all EPROM locations and configuration options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your Microchip Technology sales office for more details.

## 2.4 <u>Serialized Quick-Turn-Programming</u> (SQTP<sup>SM</sup>) Devices

Microchip offers a unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number which can serve as an entry-code, password or ID number.

NOTES:

#### FIGURE 4-4: DATA MEMORY MAP FOR THE PIC16CE623/624

| File<br>Address  | 3                                         |                             | File<br>Address |
|------------------|-------------------------------------------|-----------------------------|-----------------|
| 00h              | INDF <sup>(1)</sup>                       | INDF <sup>(1)</sup>         | 80h             |
| 01h              | TMR0                                      | OPTION                      | 81h             |
| 02h              | PCL                                       | PCL                         | 82h             |
| 03h              | STATUS                                    | STATUS                      | 83h             |
| 04h              | FSR                                       | FSR                         | 84h             |
| 05h              | PORTA                                     | TRISA                       | 85h             |
| 06h              | PORTB                                     | TRISB                       | 86h             |
| 07h              |                                           |                             | 87h             |
| 08h              |                                           |                             | 88h             |
| 09h              |                                           |                             | 89h             |
| 0Ah              | PCLATH                                    | PCLATH                      | 8Ah             |
| 0Bh              | INTCON                                    | INTCON                      | 8Bh             |
| 0Ch              | PIR1                                      | PIE1                        | 8Ch             |
| 0Dh              |                                           |                             | 8Dh             |
| 0Eh              |                                           | PCON                        | 8Eh             |
| 0Fh              |                                           |                             | 8Fh             |
| 10h              |                                           | EEINTF                      | 90h             |
| 11h              |                                           | _                           | 91h             |
| 12h              |                                           |                             | 92h             |
| 13h              |                                           |                             | 93h             |
| 14h              |                                           |                             | 94h             |
| 15h              |                                           |                             | 95h             |
| 16h              |                                           |                             | 96h             |
| 17h              |                                           |                             | 97h             |
| 18h              |                                           |                             | 98h             |
| 19h              |                                           |                             | 99h             |
| 1Ah              |                                           |                             | 9Ah             |
| 1Bh              |                                           |                             | 9Bh             |
| 1Ch              |                                           |                             | 9Ch             |
| 1Dh              |                                           |                             | 9Dh             |
| 1Eh              |                                           |                             | 9Eh             |
| 1Fh              | CMCON                                     | VRCON                       | 9Fh             |
| 20h              |                                           |                             | A0h             |
|                  |                                           |                             | 7.011           |
|                  | General                                   |                             |                 |
|                  | Purpose<br>Register                       |                             |                 |
|                  | riogiotor                                 |                             |                 |
|                  |                                           |                             | FEb             |
|                  |                                           |                             |                 |
|                  |                                           | Accesses                    |                 |
| 7Eb              |                                           | /UN-/FN                     | FFh             |
| 7 - 11 -         | Bank 0                                    | Bank 1                      |                 |
| Unimp<br>Note 1: | blemented data me<br>Not a physical regis | mory locations, re<br>ster. | ad as '0'.      |

#### FIGURE 4-5: DATA MEMORY MAP FOR THE PIC16CE625

| File<br>Address | 6                     |                    | File<br>Address |
|-----------------|-----------------------|--------------------|-----------------|
| 00h             | INDE(1)               |                    | 80h             |
| 01h             | TMB0                  | OPTION             | 81h             |
| 02h             | PCI                   | PCI                | - 82h           |
| 02h             | STATUS                | STATUS             | - 83h           |
| 04h             | FSB                   | FSB                | 84h             |
| 05h             | PORTA                 | TRISA              | - 0-11<br>85h   |
| 05h             |                       | TRISA              | 0011            |
| 0011<br>07h     | ТОПТВ                 | THISD              | 87h             |
| 0711            |                       |                    | - 0711<br>- 00h |
| 001             |                       |                    | 90h             |
| 0.00            |                       |                    | 0.00            |
|                 |                       |                    |                 |
| 0Bn             |                       |                    | 8BN             |
|                 | PIRI                  | PIET               |                 |
|                 |                       | DOON               | 8Dn             |
| 0En             |                       | PCON               | 8En             |
| 0⊢h             |                       |                    | 8Fh             |
| 10h             |                       | EEINTE             | 90h             |
| 11h             |                       |                    | 91h             |
| 12h             |                       |                    | 92h             |
| 13h             |                       |                    | 93h             |
| 14h             |                       |                    | 94h             |
| 15h             |                       |                    | 95h             |
| 16h             |                       |                    | 96h             |
| 17h             |                       |                    | 97h             |
| 18h             |                       |                    | 98h             |
| 19h             |                       |                    | 99h             |
| 1Ah             |                       |                    | 9Ah             |
| 1Bh             |                       |                    | 9Bh             |
| 1Ch             |                       |                    | 9Ch             |
| 1Dh             |                       |                    | 9Dh             |
| 1Eh             |                       |                    | 9Eh             |
| 1Fh             | CMCON                 | VRCON              | 9Fh             |
| 20h             |                       |                    | A0h             |
|                 | General               | General            |                 |
|                 | Register              | Register           |                 |
|                 |                       |                    | BFh             |
|                 |                       |                    | C0h             |
|                 |                       |                    |                 |
|                 |                       | •                  | F0h             |
|                 |                       | ACCESSES           |                 |
| 756             |                       | 7011-7711          | FEh             |
| 7 - 11 -        | Bank 0                | Bank 1             |                 |
|                 | lomontad data         | monulocations      |                 |
|                 | Not a physical region | mory locations, fo | eau as 'U'.     |
| NOLE I.         | voi a priysical regis | DIG1.              |                 |

#### 4.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and peripheral functions for controlling the desired operation of the device (Table 4-1). These registers are static RAM. The special registers can be classified into two sets (core and peripheral). The Special Function Registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section of that peripheral feature.

| Address | Name          | Bit 7                  | Bit 6              | Bit 5       | Bit 4         | Bit 3        | Bit 2        | Bit 1        | Bit 0      | Value on<br>POR Reset | Value on all<br>other<br>resets <sup>(1)</sup> |
|---------|---------------|------------------------|--------------------|-------------|---------------|--------------|--------------|--------------|------------|-----------------------|------------------------------------------------|
| Bank 0  |               |                        |                    |             |               |              |              |              |            |                       |                                                |
| 00h     | INDF          | Addressin<br>register) | ig this locat      | ion uses co | ontents of F  | SR to addre  | ess data me  | emory (not a | a physical | xxxx xxxx             | xxxx xxxx                                      |
| 01h     | TMR0          | Timer0 M               | odule's Reg        | jister      |               |              |              |              |            | xxxx xxxx             | uuuu uuuu                                      |
| 02h     | PCL           | Program (              | Counter's (F       | PC) Least S | Significant B | yte          |              |              |            | 0000 0000             | 0000 0000                                      |
| 03h     | STATUS        | IRP <sup>(2)</sup>     | RP1 <sup>(2)</sup> | RP0         | TO            | PD           | Z            | DC           | С          | 0001 1xxx             | 000q quuu                                      |
| 04h     | FSR           | Indirect da            | ata memory         | address p   | ointer        |              |              |              |            | xxxx xxxx             | uuuu uuuu                                      |
| 05h     | PORTA         | —                      | —                  | —           | RA4           | RA3          | RA2          | RA1          | RA0        | x 0000                | u 0000                                         |
| 06h     | PORTB         | RB7                    | RB6                | RB5         | RB4           | RB3          | RB2          | RB1          | RB0        | xxxx xxxx             | uuuu uuuu                                      |
| 07h     | Unimplemented |                        |                    |             |               |              |              |              |            | _                     | -                                              |
| 08h     | Unimplemented |                        |                    |             |               |              |              |              |            | -                     | -                                              |
| 09h     | Unimplemented |                        |                    |             |               |              |              |              |            | -                     | -                                              |
| 0Ah     | PCLATH        | —                      | —                  | —           | Write buff    | er for upper | 5 bits of pr | ogram cou    | nter       | 0 0000                | 0 0000                                         |
| 0Bh     | INTCON        | GIE                    | PEIE               | TOIE        | INTE          | RBIE         | T0IF         | INTF         | RBIF       | 0000 000x             | 0000 000u                                      |
| 0Ch     | PIR1          | —                      | CMIF               | —           | —             | —            | —            | _            | —          | -0                    | - 0                                            |
| 0Dh-1Eh | Unimplemented |                        |                    |             |               |              |              |              |            | -                     | -                                              |
| 1Fh     | CMCON         | C2OUT                  | C10UT              |             | —             | CIS          | CM2          | CM1          | CM0        | 00 0000               | 00 0000                                        |
| Bank 1  |               |                        |                    |             |               |              |              |              |            |                       |                                                |
| 80h     | INDF          | Addressin<br>register) | ig this locat      | ion uses co | ontents of F  | SR to addre  | ess data me  | emory (not a | a physical | XXXX XXXX             | XXXX XXXX                                      |
| 81h     | OPTION        | RBPU                   | INTEDG             | TOCS        | TOSE          | PSA          | PS2          | PS1          | PS0        | 1111 1111             | 1111 1111                                      |
| 82h     | PCL           | Program (              | Counter's (F       | PC) Least S | Significant B | yte          |              |              |            | 0000 0000             | 0000 0000                                      |
| 83h     | STATUS        | IRP                    | RP1                | RP0         | TO            | PD           | Z            | DC           | С          | 0001 1xxx             | 000q quuu                                      |
| 84h     | FSR           | Indirect da            | ata memory         | address p   | ointer        |              |              |              |            | xxxx xxxx             | uuuu uuuu                                      |
| 85h     | TRISA         | —                      | —                  |             | TRISA4        | TRISA3       | TRISA2       | TRISA1       | TRISA0     | 1 1111                | 1 1111                                         |
| 86h     | TRISB         | TRISB7                 | TRISB6             | TRISB5      | TRISB4        | TRISB3       | TRISB2       | TRISB1       | TRISB0     | 1111 1111             | 1111 1111                                      |
| 87h     | Unimplemented |                        |                    |             |               |              |              |              |            | _                     | -                                              |
| 88h     | Unimplemented |                        |                    |             |               |              |              |              |            | _                     | _                                              |
| 89h     | Unimplemented |                        |                    |             |               |              |              |              |            | _                     | _                                              |
| 8Ah     | PCLATH        | —                      | _                  | _           | Write buff    | er for upper | 5 bits of pr | ogram cou    | nter       | 0 0000                | 0 0000                                         |
| 8Bh     | INTCON        | GIE                    | PEIE               | TOIE        | INTE          | RBIE         | T0IF         | INTF         | RBIF       | 0000 000x             | 0000 000u                                      |
| 8Ch     | PIE1          | —                      | CMIE               | _           | _             | —            | _            | _            | _          | -0                    | - 0                                            |
| 8Dh     | Unimplemented |                        |                    |             |               |              |              |              |            | _                     | _                                              |
| 8Eh     | PCON          | —                      | _                  | _           | _             | —            | _            | POR          | BOD        | 0x                    | uq                                             |
| 8Fh-9Eh | Unimplemented |                        |                    |             |               |              |              |              |            | -                     | _                                              |
| 90h     | EEINTF        | _                      | —                  | —           | —             | _            | EESCL        | EESDA        | EEVDD      | 111                   | 111                                            |
| 9Fh     | VRCON         | VREN                   | VROE               | VRR         | —             | VR3          | VR2          | VR1          | VR0        | 000- 0000             | 000- 0000                                      |

## TABLE 4-1: SPECIAL REGISTERS FOR THE PIC16CE62X

Legend: — = Unimplemented locations read as '0', u = unchanged, x = unknown, q = value depends on condition, shaded = unimplemented

Note 1: Other (non power-up) resets include MCLR reset, Brown-out Reset and Watchdog Timer Reset during normal operation.

Note 2: IRP & RPI bits are reserved; always maintain these bits clear.

#### 4.2.2.3 INTCON REGISTER

The INTCON register is a readable and writable register which contains the various enable and flag bits for all interrupt sources except the comparator module. See Section 4.2.2.4 and Section 4.2.2.5 for a description of the comparator enable and flag bits.

**Note:** Interrupt flag bits get set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>).

#### REGISTER 4-3: INTCON REGISTER (ADDRESS 0BH OR 8BH)

| R/W-0  | R/W-0                                       | R/W-0                                       | R/W-0                                       | R/W-0                                      | R/W-0                           | R/W-0       | R/W-x        |                                                                                                                                                          |
|--------|---------------------------------------------|---------------------------------------------|---------------------------------------------|--------------------------------------------|---------------------------------|-------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| GIE    | PEIE                                        | T0IE                                        | INTE                                        | RBIE                                       | T0IF                            | INTF        | RBIF         | R = Readable bit                                                                                                                                         |
| bit7   |                                             |                                             |                                             |                                            |                                 |             | bit0         | <ul> <li>W = Writable bit</li> <li>U = Unimplemented bit,<br/>read as '0'</li> <li>-n = Value at POR reset</li> <li>-x = Unknown at POR reset</li> </ul> |
| bit 7: | GIE: Glob<br>1 = Enabl<br>0 = Disab         | oal Interru<br>les all un-r<br>les all inte | ot Enable<br>masked in<br>errupts           | bit<br>terrupts                            |                                 |             |              |                                                                                                                                                          |
| bit 6: | PEIE: Per<br>1 = Enabl<br>0 = Disab         | ripheral In<br>les all un-r<br>les all per  | terrupt En<br>masked pe<br>ipheral int      | able bit<br>eripheral ir<br>errupts        | nterrupts                       |             |              |                                                                                                                                                          |
| bit 5: | <b>TOIE</b> : TMI<br>1 = Enabl<br>0 = Disab | R0 Overflo<br>les the TM<br>les the TM      | ow Interrup<br>1R0 interru<br>/IR0 interr   | ot Enable I<br>.pt<br>upt                  | bit                             |             |              |                                                                                                                                                          |
| bit 4: | INTE: RB<br>1 = Enabl<br>0 = Disab          | 0/INT Exte<br>les the RB<br>les the RE      | ernal Inter<br>30/INT exte<br>30/INT ext    | rupt Enabl<br>ərnal interr<br>ernal inter  | le bit<br>rupt<br>rupt          |             |              |                                                                                                                                                          |
| bit 3: | <b>RBIE</b> : RB<br>1 = Enabl<br>0 = Disab  | Port Cha<br>les the RB<br>les the RE        | nge Intern<br>3 port char<br>3 port cha     | upt Enable<br>1ge interru<br>nge interrı   | e bit<br>pt<br>ıpt              |             |              |                                                                                                                                                          |
| bit 2: | <b>TOIF</b> : TMI<br>1 = TMRC<br>0 = TMRC   | R0 Overflo<br>) register l<br>) register (  | ow Interrup<br>has overflo<br>did not ove   | ot Flag bit<br>owed (mus<br>erflow         | t be cleare                     | d in softwa | ire)         |                                                                                                                                                          |
| bit 1: | <b>INTF</b> : RB<br>1 = The F<br>0 = The F  | 0/INT Exte<br>}B0/INT ex<br>}B0/INT ex      | ernal Inter<br>xternal inte<br>xternal inte | rupt Flag b<br>errupt occi<br>errupt did i | oit<br>urred (must<br>not occur | be cleare   | d in softwaı | are)                                                                                                                                                     |
| bit 0: | <b>RBIF</b> : RB<br>1 = When<br>0 = None    | Port Cha<br>at least c<br>of the RB         | nge Internone of the <a></a>                | upt Flag bi<br>RB<7:4> p<br>s have cha     | t<br>bins change<br>anged state | d state (m  | ust be clea  | ared in software)                                                                                                                                        |

#### 4.2.2.4 PIE1 REGISTER

This register contains the individual enable bit for the comparator interrupt.

## REGISTER 4-4: PIE1 REGISTER (ADDRESS 8CH)



#### 4.2.2.5 PIR1 REGISTER

This register contains the individual flag bit for the comparator interrupt.

| Note: | Interrupt flag bits get set when an interrupt   |  |  |  |  |  |  |  |  |
|-------|-------------------------------------------------|--|--|--|--|--|--|--|--|
|       | condition occurs, regardless of the state of    |  |  |  |  |  |  |  |  |
|       | its corresponding enable bit or the global      |  |  |  |  |  |  |  |  |
|       | enable bit, GIE (INTCON<7>). User               |  |  |  |  |  |  |  |  |
|       | software should ensure the appropriate          |  |  |  |  |  |  |  |  |
|       | interrupt flag bits are clear prior to enabling |  |  |  |  |  |  |  |  |
|       | an interrupt.                                   |  |  |  |  |  |  |  |  |

## REGISTER 4-5: PIR1 REGISTER (ADDRESS 0CH)



# TABLE 5-1:PORTA FUNCTIONS

| Name         | Bit # | Buffer<br>Type | Function                                                                                          |
|--------------|-------|----------------|---------------------------------------------------------------------------------------------------|
| RA0/AN0      | bit0  | ST             | Input/output or comparator input                                                                  |
| RA1/AN1      | bit1  | ST             | Input/output or comparator input                                                                  |
| RA2/AN2/VREF | bit2  | ST             | Input/output or comparator input or VREF output                                                   |
| RA3/AN3      | bit3  | ST             | Input/output or comparator input/output                                                           |
| RA4/T0CKI    | bit4  | ST             | Input/output or external clock input for TMR0 or comparator output.<br>Output is open drain type. |

Legend: ST = Schmitt Trigger input

| TABLE 5-2: | SUMMARY OF REGISTERS ASSOCIATED WITH PORTA |
|------------|--------------------------------------------|
|            |                                            |

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on:<br>POR | Value on<br>All Other<br>Resets |
|---------|-------|-------|-------|-------|--------|--------|--------|--------|--------|------------------|---------------------------------|
| 05h     | PORTA | —     | _     | —     | RA4    | RA3    | RA2    | RA1    | RA0    | x 0000           | u 0000                          |
| 85h     | TRISA | —     | —     |       | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1 1111           | 1 1111                          |
| 1Fh     | CMCON | C2OUT | C1OUT |       | —      | CIS    | CM2    | CM1    | CM0    | 00 0000          | 00 0000                         |
| 9Fh     | VRCON | VREN  | VROE  | VRR   | —      | VR3    | VR2    | VR1    | VR0    | 000- 0000        | 000- 0000                       |

Legend: — = Unimplemented locations, read as '0', x = unknown, u = unchanged

Note: Shaded bits are not used by PORTA.

| Name    | Bit # | Buffer Type           | Function                                                                                                                |
|---------|-------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|
| RB0/INT | bit0  | TTL/ST <sup>(1)</sup> | Input/output or external interrupt input. Internal software programmable weak pull-up.                                  |
| RB1     | bit1  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB2     | bit2  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB3     | bit3  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB4     | bit4  | TTL                   | Input/output pin (with interrupt on change). Internal software programmable weak pull-up.                               |
| RB5     | bit5  | TTL                   | Input/output pin (with interrupt on change). Internal software programmable weak pull-up.                               |
| RB6     | bit6  | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming clock pin. |
| RB7     | bit7  | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming data pin.  |

TABLE 5-3: PORTB FUNCTIONS

Legend: ST = Schmitt Trigger, TTL = TTL input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

**Note 2:** This buffer is a Schmitt Trigger input when used in serial programming mode.

# TABLE 5-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Address | Name   | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on:<br>POR | Value on<br>All Other<br>Resets |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|------------------|---------------------------------|
| 06h     | PORTB  | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | xxxx xxxx        | uuuu uuuu                       |
| 86h     | TRISB  | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | 1111 1111        | 1111 1111                       |
| 81h     | OPTION | RBPU   | INTEDG | TOCS   | TOSE   | PSA    | PS2    | PS1    | PS0    | 1111 1111        | 1111 1111                       |

Legend: u = unchanged, x = unknown

**Note:** Shaded bits are not used by PORTB.

## 7.3 <u>Prescaler</u>

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 7-6). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusive between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine the prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (i.e., CLRF 1, MOVWF 1, BSF 1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable.



#### FIGURE 7-6: BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER

| Address | Name    | Bit 7    | Bit 6     | Bit 5 | Bit 4    | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on:<br>POR | Value on<br>All Other<br>Resets |
|---------|---------|----------|-----------|-------|----------|--------|--------|--------|--------|------------------|---------------------------------|
| 1Fh     | CMCON   | C2OUT    | C1OUT     | _     | —        | CIS    | CM2    | CM1    | CM0    | 00 0000          | 00 0000                         |
| 9Fh     | VRCON   | VREN     | VROE      | VRR   | —        | VR3    | VR2    | VR1    | VR0    | 000- 0000        | 000- 0000                       |
| 0Bh     | INTCON  | GIE      | PEIE      | TOIE  | INTE     | RBIE   | T0IF   | INTF   | RBIF   | 0000 000x        | 0000 000u                       |
| 0Ch     | PIR1    | —        | CMIF      | _     | —        | —      | _      | —      | —      | -0               | -0                              |
| 8Ch     | PIE1    | —        | CMIE      | _     | —        | —      | _      | —      | —      | -0               | -0                              |
| 85h     | TRISA   |          | _         | _     | TRISA4   | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1 1111           | 1 1111                          |
| Logondi | _ Unimn | lomontor | h rood oo | "0"   | llakaowa |        | hongod |        |        |                  |                                 |

TABLE 8-1: REGISTERS ASSOCIATED WITH COMPARATOR MODULE

Legend: - = Unimplemented, read as "0", x = Unknown, u = unchanged

#### EXAMPLE 9-1: VOLTAGE REFERENCE CONFIGURATION

| MOVLW | 0x02        | ; | 4 Inputs Muxed |
|-------|-------------|---|----------------|
| MOVWF | CMCON       | ; | to 2 comps.    |
| BSF   | STATUS, RPO | ; | go to Bank 1   |
| MOVLW | 0x07        | ; | RA3-RA0 are    |
| MOVWF | TRISA       | ; | outputs        |
| MOVLW | 0xA6        | ; | enable VREF    |
| MOVWF | VRCON       | ; | low range      |
|       |             | ; | set VR<3:0>=6  |
| BCF   | STATUS, RPO | ; | go to Bank 0   |
| CALL  | DELAY10     | ; | 10µs delay     |

#### 9.2 <u>Voltage Reference Accuracy/Error</u>

The full range of VSS to VDD cannot be realized due to the construction of the module. The transistors on the top and bottom of the resistor ladder network (Figure 9-1) keep VREF from approaching VSS or VDD. The Voltage Reference is VDD derived and therefore, the VREF output changes with fluctuations in VDD. The absolute accuracy of the Voltage Reference can be found in Table 13-2.

#### 9.3 Operation During Sleep

When the device wakes up from sleep through an interrupt or a Watchdog Timer time-out, the contents of the VRCON register are not affected. To minimize current consumption in SLEEP mode, the Voltage Reference should be disabled.

# 9.4 Effects of a Reset

A device reset disables the Voltage Reference by clearing bit VREN (VRCON<7>). This reset also disconnects the reference from the RA2 pin by clearing bit VROE (VRCON<6>) and selects the high voltage range by clearing bit VRR (VRCON<5>). The VREF value select bits, VRCON<3:0>, are also cleared.

#### 9.5 <u>Connection Considerations</u>

The Voltage Reference Module operates independently of the comparator module. The output of the reference generator may be connected to the RA2 pin if the TRISA<2> bit is set and the VROE bit, VRCON<6>, is set. Enabling the Voltage Reference output onto the RA2 pin with an input signal present will increase current consumption. Connecting RA2 as a digital output with VREF enabled will also increase current consumption.

The RA2 pin can be used as a simple D/A output with limited drive capability. Due to the limited drive capability, a buffer must be used in conjunction with the Voltage Reference output for external connections to VREF. Figure 9-2 shows an example buffering technique.

# VREF Module Voltage Reference Output Impedance

# FIGURE 9-2: VOLTAGE REFERENCE OUTPUT BUFFER EXAMPLE

Note 1: R is dependent upon the Voltage Reference Configuration VRCON<3:0> and VRCON<5>.

## TABLE 9-1: REGISTERS ASSOCIATED WITH VOLTAGE REFERENCE

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value On<br>POR / BOD | Value On<br>All Other<br>Resets |
|---------|-------|-------|-------|-------|--------|--------|--------|--------|--------|-----------------------|---------------------------------|
| 9Fh     | VRCON | VREN  | VROE  | VRR   | _      | VR3    | VR2    | VR1    | VR0    | 000- 0000             | 000- 0000                       |
| 1Fh     | CMCON | C2OUT | C10UT | _     | —      | CIS    | CM2    | CM1    | CM0    | 00 0000               | 00 0000                         |
| 85h     | TRISA | —     | —     | _     | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1 1111                | 1 1111                          |

Legend: - = Unimplemented, read as "0"

## 10.1 Configuration Bits

The configuration bits can be programmed (read as '0') or left unprogrammed (read as '1') to select various device configurations. These bits are mapped in program memory location 2007h.

**REGISTER 10-1: CONFIGURATION WORD** 

The user will note that address 2007h is beyond the user program memory space. In fact, it belongs to the special test/configuration memory space (2000h - 3FFFh), which can be accessed only during programming.

| CP1 CF    | P0 <sup>(2)</sup> CP1 CP0 <sup>(2)</sup> CP1 CP0 <sup>(2)</sup> - BODEN <sup>(1)</sup> CP1 CP0 <sup>(2)</sup> PWRTE <sup>(1)</sup> WDTE F0SC1 F0SC0 CONFIG A | ddress<br>2007b |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
|           |                                                                                                                                                              | 200711          |
| bit 13-8, | CP1:CP0 Pairs: Code protection bit pairs <sup>(*)</sup>                                                                                                      |                 |
| 5-4.      | 11 = Program memory code protection off                                                                                                                      |                 |
|           | 10 = 0400h-07FFh code protected                                                                                                                              |                 |
|           | 01 = 0200h-07FFh code protected                                                                                                                              |                 |
|           | 00 = 0000h-07FFh code protected                                                                                                                              |                 |
|           | Code protection for 1K program memory                                                                                                                        |                 |
|           | 11 = Program memory code protection off                                                                                                                      |                 |
|           | 10 =Program memory code protection on                                                                                                                        |                 |
|           | 01 = 02001-03FF1 code protected                                                                                                                              |                 |
|           | Code protection for 0.5K program memory                                                                                                                      |                 |
|           | 11 = Program memory code protection off                                                                                                                      |                 |
|           | 10 = Program memory code protection off                                                                                                                      |                 |
|           | 01 = Program memory code protection off                                                                                                                      |                 |
|           | 00 = 0000h-01FFh code protected                                                                                                                              |                 |
| bit 7:    | Unimplemented: Read as '1'                                                                                                                                   |                 |
| bit 6:    | BODEN: Brown-out Reset Enable bit <sup>(1)</sup>                                                                                                             |                 |
|           | 1 = BOD enabled                                                                                                                                              |                 |
|           | 0 = BOD disabled                                                                                                                                             |                 |
| bit 3:    | <b>PWRTE</b> : Power-up Timer Enable bit <sup>(1)</sup>                                                                                                      |                 |
|           | 1 = PWRT disabled                                                                                                                                            |                 |
|           | 0 = PWRT enabled                                                                                                                                             |                 |
| bit 2:    | WDTE: Watchdog Timer Enable bit                                                                                                                              |                 |
|           | 1 = WDT enabled                                                                                                                                              |                 |
|           | 0 = WD1 disabled                                                                                                                                             |                 |
| bit 1-0:  | FOSC1:FOSC0: Oscillator Selection bits                                                                                                                       |                 |
|           | 11 = RC oscillator                                                                                                                                           |                 |
|           | 10 = HS OSCIIIATOR                                                                                                                                           |                 |
|           | 00 = 1 P  oscillator                                                                                                                                         |                 |
|           |                                                                                                                                                              |                 |
| Note 1:   | Enabling Brown-out Reset automatically enables Power-up Timer (PWRT), regardless of the value of bit PWRTE.                                                  |                 |
|           | Ensure the Power-up Timer is enabled anytime Brown-out Reset is enabled.                                                                                     |                 |
| 2:        | All of the CP<1:0> pairs have to be given the same value to enable the code protection scheme listed.                                                        |                 |

#### 10.2 Oscillator Configurations

#### 10.2.1 OSCILLATOR TYPES

The PIC16CE62X can be operated in four different oscillator options. The user can program two configuration bits (FOSC1 and FOSC0) to select one of these four modes:

- LP Low Power Crystal
- XT Crystal/Resonator
- HS High Speed Crystal/Resonator
- RC Resistor/Capacitor

# 10.2.2 CRYSTAL OSCILLATOR / CERAMIC RESONATORS

In XT, LP or HS modes, a crystal or ceramic resonator is connected to the OSC1 and OSC2 pins to establish oscillation (Figure 10-1). The PIC16CE62X oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source to drive the OSC1 pin (Figure 10-2).

#### FIGURE 10-1: CRYSTAL OPERATION (OR CERAMIC RESONATOR) (HS, XT OR LP OSC CONFIGURATION)



See Table 10-1 and Table 10-2 for recommended values of C1 and C2.

Note: A series resistor may be required for AT strip cut crystals.

## FIGURE 10-2: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION)



# TABLE 10-1: CERAMIC RESONATORS, PIC16CE62X

**Ranges Tested:** OSC2 Mode Freq OSC1 XT 455 kHz 68 - 100 pF 68 - 100 pF 15 - 68 pF 15 - 68 pF 2.0 MHz 4.0 MHz 15 - 68 pF 15 - 68 pF HS 10 - 68 pF 10 - 68 pF 8.0 MHz 16.0 MHz 10 - 22 pF 10 - 22 pF

These values are for design guidance only. See notes at bottom of page.

#### TABLE 10-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR, PIC16CE62X

| Osc Type | Crystal<br>Freq | Cap. Range<br>C1 | Cap. Range<br>C2 |
|----------|-----------------|------------------|------------------|
| LP       | 32 kHz          | 33 pF            | 33 pF            |
|          | 200 kHz         | 15 pF            | 15 pF            |
| XT       | 200 kHz         | 47-68 pF         | 47-68 pF         |
|          | 1 MHz           | 15 pF            | 15 pF            |
|          | 4 MHz           | 15 pF            | 15 pF            |
| HS       | 4 MHz           | 15 pF            | 15 pF            |
|          | 8 MHz           | 15-33 pF         | 15-33 pF         |
|          | 20 MHz          | 15-33 pF         | 15-33 pF         |

These values are for design guidance only. See notes at bottom of page.

- 1. Recommended values of C1 and C2 are identical to the ranges tested table.
- 2. Higher capacitance increases the stability of oscillator, but also increases the start-up time.
- 3. Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components.
- 4. Rs may be required in HS mode, as well as XT mode, to avoid overdriving crystals with low drive level specification.

© 1998-2013 Microchip Technology Inc.

#### 10.6 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt (i.e. W register and STATUS register). This will have to be implemented in software.

Example 10-1 stores and restores the STATUS and W registers. The user register, W\_TEMP, must be defined in both banks and must be defined at the same offset from the bank base address (i.e., W\_TEMP is defined at 0x70 in Bank 0 and it must also be defined at 0xF0 in Bank 1). The user register, STATUS\_TEMP, must be defined in Bank 0. The Example 10-1:

- Stores the W register
- Stores the STATUS register in Bank 0
- Executes the ISR code
- Restores the STATUS (and bank select bit register)
- · Restores the W register

#### EXAMPLE 10-1: SAVING THE STATUS AND W REGISTERS IN RAM

| MOVWF | W_TEMP        | ;copy W to temp register,<br>;could be in either bank                  |
|-------|---------------|------------------------------------------------------------------------|
| SWAPF | STATUS,W      | ;swap status to be saved into $\ensuremath{\mathtt{W}}$                |
| BCF   | STATUS, RPO   | ;change to bank 0 regardless<br>;of current bank                       |
| MOVWF | STATUS_TEMP   | ;save status to bank 0<br>;register                                    |
| :     |               |                                                                        |
| :     | (ISR)         |                                                                        |
| :     |               |                                                                        |
| SWAPF | STATUS_TEMP,W | ;swap STATUS_TEMP register<br>;into W, sets bank to original<br>;state |
| MOVWF | STATUS        | ;move W into STATUS register                                           |
| SWAPF | W_TEMP,F      | ;swap W_TEMP                                                           |
| SWAPF | W_TEMP,W      | ;swap W_TEMP into W                                                    |

# 10.7 <u>Watchdog Timer (WDT)</u>

The Watchdog Timer is a free running on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the CLKIN pin. That means that the WDT will run, even if the clock on the OSC1 and OSC2 pins of the device have been stopped, for example, by execution of a SLEEP instruction. During normal operation, a WDT time-out generates a device RESET. If the device is in SLEEP mode, a WDT time-out causes the device to wake-up and continue with normal operation. The WDT can be permanently disabled by programming the configuration bit WDTE as clear (Section 10.1).

#### 10.7.1 WDT PERIOD

The WDT has a nominal time-out period of 18 ms, (with no prescaler). The time-out periods vary with temperature, VDD and process variations from part to part (see DC specs). If longer time-out periods are desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT under software control by writing to the OPTION register. Thus, time-out periods up to 2.3 seconds can be realized.

The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT, and prevent it from timing out and generating a device RESET.

The  $\overline{\text{TO}}$  bit in the STATUS register will be cleared upon a Watchdog Timer time-out.

#### 10.7.2 WDT PROGRAMMING CONSIDERATIONS

It should also be taken in account that under worst case conditions (VDD = Min., Temperature = Max., max. WDT prescaler), it may take several seconds before a WDT time-out occurs.

| IORWF            | Inclusive OR W with f                                                                                                                                                |  |  |  |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Syntax:          | [label] IORWF f,d                                                                                                                                                    |  |  |  |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                   |  |  |  |  |  |  |  |  |
| Operation:       | (W) .OR. (f) $\rightarrow$ (dest)                                                                                                                                    |  |  |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                    |  |  |  |  |  |  |  |  |
| Encoding:        | 00 0100 dfff ffff                                                                                                                                                    |  |  |  |  |  |  |  |  |
| Description:     | Inclusive OR the W register with<br>register 'f'. If 'd' is 0, the result is<br>placed in the W register. If 'd' is 1, the<br>result is placed back in register 'f'. |  |  |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                    |  |  |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                    |  |  |  |  |  |  |  |  |
| Example          | IORWF RESULT, 0                                                                                                                                                      |  |  |  |  |  |  |  |  |
|                  | Before Instruction<br>RESULT = 0x13<br>W = 0x91                                                                                                                      |  |  |  |  |  |  |  |  |
|                  | After Instruction                                                                                                                                                    |  |  |  |  |  |  |  |  |
|                  | RESULT = 0x13                                                                                                                                                        |  |  |  |  |  |  |  |  |
|                  | W = 0x93<br>7 - 1                                                                                                                                                    |  |  |  |  |  |  |  |  |
|                  | ∠ = I                                                                                                                                                                |  |  |  |  |  |  |  |  |

| MOVF             | Move f                                                                                                                                                                                                                      |  |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [label] MOVF f,d                                                                                                                                                                                                            |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                           |  |  |  |  |  |  |
| Operation:       | $(f) \rightarrow (dest)$                                                                                                                                                                                                    |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                                                                           |  |  |  |  |  |  |
| Encoding:        | 00 1000 dfff ffff                                                                                                                                                                                                           |  |  |  |  |  |  |
|                  | to a destination dependant upon the status of d. If $d = 0$ , destination is W register. If $d = 1$ , the destination is file register f itself. $d = 1$ is useful to test a file register since status flag Z is affected. |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                           |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                                                                           |  |  |  |  |  |  |
| Example          | MOVF FSR, 0                                                                                                                                                                                                                 |  |  |  |  |  |  |
|                  | After Instruction<br>W = value in FSR register<br>Z = 1                                                                                                                                                                     |  |  |  |  |  |  |

| MOVLW            | Move Literal to W                                                                          |                     |      |      |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------|---------------------|------|------|--|--|--|--|--|
| Syntax:          | [ label ]                                                                                  | MOVLW               | / k  |      |  |  |  |  |  |
| Operands:        | $0 \le k \le 2$                                                                            | $0 \le k \le 255$   |      |      |  |  |  |  |  |
| Operation:       | $k \rightarrow (W)$                                                                        | $k \rightarrow (W)$ |      |      |  |  |  |  |  |
| Status Affected: | None                                                                                       | None                |      |      |  |  |  |  |  |
| Encoding:        | 11                                                                                         | 00xx                | kkkk | kkkk |  |  |  |  |  |
| Description:     | The eight bit literal 'k' is loaded into W register. The don't cares will assemble as 0's. |                     |      |      |  |  |  |  |  |
| Words:           | 1                                                                                          |                     |      |      |  |  |  |  |  |
| Cycles:          | 1                                                                                          |                     |      |      |  |  |  |  |  |
| Example          | MOVLW                                                                                      | 0x5A                |      |      |  |  |  |  |  |
|                  | After Instruction<br>W = 0x5A                                                              |                     |      |      |  |  |  |  |  |

| MOVWF            | Move W to f                           |                                                    |             |                                      |             |  |  |  |
|------------------|---------------------------------------|----------------------------------------------------|-------------|--------------------------------------|-------------|--|--|--|
| Syntax:          | [label] MOVWF f                       |                                                    |             |                                      |             |  |  |  |
| Operands:        | $0 \le f \le 127$                     |                                                    |             |                                      |             |  |  |  |
| Operation:       | $(W) \to (f)$                         |                                                    |             |                                      |             |  |  |  |
| Status Affected: | None                                  |                                                    |             |                                      |             |  |  |  |
| Encoding:        | 00 0000 1fff fff                      |                                                    |             |                                      |             |  |  |  |
| Description:     | Move data from W register to register |                                                    |             |                                      |             |  |  |  |
| Words:           | 1                                     |                                                    |             |                                      |             |  |  |  |
| Cycles:          | 1                                     |                                                    |             |                                      |             |  |  |  |
| Example          | MOVWF                                 | OPT                                                | TION        |                                      |             |  |  |  |
|                  | Before In:                            | struction<br>OPTION<br>W<br>ruction<br>OPTION<br>W | =<br>=<br>= | 0xFF<br>0x4F<br>0x4F<br>0x4F<br>0x4F | -<br>-<br>- |  |  |  |

NOTES:

# 13.4 <u>Timing Parameter Symbology</u>

The timing parameter symbols have been created with one of the following formats:

- 1. TppS2ppS
- 2. TppS

| Т       |                                               |     |              |  |  |  |  |
|---------|-----------------------------------------------|-----|--------------|--|--|--|--|
| F       | Frequency                                     | Т   | Time         |  |  |  |  |
| Lowerca | Lowercase subscripts (pp) and their meanings: |     |              |  |  |  |  |
| рр      |                                               |     |              |  |  |  |  |
| ck      | CLKOUT                                        | OSC | OSC1         |  |  |  |  |
| io      | I/O port                                      | t0  | TOCKI        |  |  |  |  |
| mc      | MCLR                                          |     |              |  |  |  |  |
| Upperca | ase letters and their meanings:               |     |              |  |  |  |  |
| S       |                                               |     |              |  |  |  |  |
| F       | Fall                                          | Р   | Period       |  |  |  |  |
| Н       | High                                          | R   | Rise         |  |  |  |  |
| I       | Invalid (Hi-impedance)                        | V   | Valid        |  |  |  |  |
| L       | Low                                           | Z   | Hi-Impedance |  |  |  |  |

## FIGURE 13-4: LOAD CONDITIONS



# 20-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units | INCHES* |      |      | MILLIMETERS |        |        |  |
|--------------------------|-------|---------|------|------|-------------|--------|--------|--|
| Dimension                | MIN   | NOM     | MAX  | MIN  | NOM         | MAX    |        |  |
| Number of Pins           | n     |         | 20   |      |             | 20     |        |  |
| Pitch                    | р     |         | .026 |      |             | 0.66   |        |  |
| Overall Height           | A     | .068    | .073 | .078 | 1.73        | 1.85   | 1.98   |  |
| Molded Package Thickness | A2    | .064    | .068 | .072 | 1.63        | 1.73   | 1.83   |  |
| Standoff                 | A1    | .002    | .006 | .010 | 0.05        | 0.15   | 0.25   |  |
| Overall Width            | E     | .299    | .309 | .322 | 7.59        | 7.85   | 8.18   |  |
| Molded Package Width     | E1    | .201    | .207 | .212 | 5.11        | 5.25   | 5.38   |  |
| Overall Length           | D     | .278    | .284 | .289 | 7.06        | 7.20   | 7.34   |  |
| Foot Length              | L     | .022    | .030 | .037 | 0.56        | 0.75   | 0.94   |  |
| Lead Thickness           | с     | .004    | .007 | .010 | 0.10        | 0.18   | 0.25   |  |
| Foot Angle               | ¢     | 0       | 4    | 8    | 0.00        | 101.60 | 203.20 |  |
| Lead Width               | В     | .010    | .013 | .015 | 0.25        | 0.32   | 0.38   |  |
| Mold Draft Angle Top     | α     | 0       | 5    | 10   | 0           | 5      | 10     |  |
| Mold Draft Angle Bottom  | β     | 0       | 5    | 10   | 0           | 5      | 10     |  |

\*Controlling Parameter

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-150

Drawing No. C04-072

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 1998-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620769768

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.