



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 4MHz                                                                        |
| Connectivity               | -                                                                           |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                            |
| Number of I/O              | 13                                                                          |
| Program Memory Size        | 3.5KB (2K x 14)                                                             |
| Program Memory Type        | ОТР                                                                         |
| EEPROM Size                | 128 x 8                                                                     |
| RAM Size                   | 128 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                   |
| Data Converters            | -                                                                           |
| Oscillator Type            | External                                                                    |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                              |
| Supplier Device Package    | 20-SSOP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16ce625-04e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1.0 GENERAL DESCRIPTION

The PIC16CE62X are 18 and 20-Pin EPROM-based members of the versatile PIC<sup>®</sup> family of low-cost, high-performance, CMOS, fully-static, 8-bit microcontrollers with EEPROM data memory.

All PIC<sup>®</sup> microcontrollers employ an advanced RISC architecture. The PIC16CE62X family has enhanced core features, eight-level deep stack, and multiple internal and external interrupt sources. The separate instruction and data buses of the Harvard architecture allow a 14-bit wide instruction word with separate 8-bit wide data. The two-stage instruction pipeline allows all instructions to execute in a single-cycle, except for program branches (which require two cycles). A total of 35 instructions (reduced instruction set) are available. Additionally, a large register set gives some of the architectural innovations used to achieve a very high performance.

PIC16CE62X microcontrollers typically achieve a 2:1 code compression and a 4:1 speed improvement over other 8-bit microcontrollers in their class.

The PIC16CE623 and PIC16CE624 have 96 bytes of RAM. The PIC16CE625 has 128 bytes of RAM. Each microcontroller contains a 128x8 EEPROM memory array for storing non-volatile information, such as calibration data or security codes. This memory has an endurance of 1,000,000 erase/write cycles and a retention of 40 plus years.

Each device has 13 I/O pins and an 8-bit timer/counter with an 8-bit programmable prescaler. In addition, the PIC16CE62X adds two analog comparators with a programmable on-chip voltage reference module. The comparator module is ideally suited for applications requiring a low-cost analog interface (e.g., battery chargers, threshold detectors, white goods controllers, etc).

PIC16CE62X devices have special features to reduce external components, thus reducing system cost, enhancing system reliability and reducing power consumption. There are four oscillator options, of which the single pin RC oscillator provides a low-cost solution, the LP oscillator minimizes power consumption, XT is a standard crystal, and the HS is for High Speed crystals. The SLEEP (power-down) mode offers power savings. The user can wake-up the chip from SLEEP through several external and internal interrupts and reset. A highly reliable Watchdog Timer with its own on-chip RC oscillator provides protection against software lock- up.

A UV-erasable CERDIP-packaged version is ideal for code development, while the cost-effective One-Time Programmable (OTP) version is suitable for production in any volume.

Table 1-1 shows the features of the PIC16CE62X mid-range microcontroller families.

A simplified block diagram of the PIC16CE62X is shown in Figure 3-1.

The PIC16CE62X series fits perfectly in applications ranging from multi-pocket battery chargers to low-power remote sensors. The EPROM technology makes customization of application programs (detection levels, pulse generation, timers, etc.) extremely fast and convenient. The small footprint packages make this microcontroller series perfect for all applications with space limitations. Low-cost, low-power, high-performance, ease of use and I/O flexibility make the PIC16CE62X very versatile.

### 1.1 <u>Development Support</u>

The PIC16CE62X family is supported by a full-featured macro assembler, a software simulator, an in-circuit emulator, a low-cost development programmer and a full-featured programmer. A "C" compiler is also available.

#### 4.3 PCL and PCLATH

The program counter (PC) is 13 bits wide. The low byte comes from the PCL register, which is a readable and writable register. The high byte (PC<12:8>) is not directly readable or writable and comes from PCLATH. On any reset, the PC is cleared. Figure 4-6 shows the two situations for the loading of the PC. The upper example in the figure shows how the PC is loaded on a write to PCL (PCLATH<4:0>  $\rightarrow$  PCH). The lower example in the figure shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3>  $\rightarrow$  PCH).

#### FIGURE 4-6: LOADING OF PC IN DIFFERENT SITUATIONS



#### 4.3.1 COMPUTED GOTO

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When doing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256 byte block). Refer to the application note, *"Implementing a Table Read"* (AN556).

#### 4.3.2 STACK

The PIC16CE62X family has an 8 level deep x 13-bit wide hardware stack (Figure 4-2 and Figure 4-3). The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer. This means that after the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

- Note 1: There are no STATUS bits to indicate stack overflow or stack underflow conditions.
- Note 2: There are no instruction/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW and RETFIE instructions or the vectoring to an interrupt address.

#### 7.2 Using Timer0 with External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

#### 7.2.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 7-5). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple-counter type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple-counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4TOSC (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

#### 7.2.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the TMR0 is actually incremented. Figure 7-5 shows the delay from the external clock edge to the timer incrementing.



#### FIGURE 7-5: TIMER0 TIMING WITH EXTERNAL CLOCK

### 8.0 COMPARATOR MODULE

The comparator module contains two analog comparators. The inputs to the comparators are multiplexed with the RA0 through RA3 pins. The on-chip voltage reference (Section 9.0) can also be an input to the comparators.

The CMCON register, shown in Register 8-1, controls the comparator input and output multiplexers. A block diagram of the comparator is shown in Figure 8-1.

| R-0      | R-0                                                                                                                    | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | U-0                                                                                      | R/W-0                            | R/W-0 | R/W-0 | R/W-0 |                                                                                       |
|----------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------|-------|-------|-------|---------------------------------------------------------------------------------------|
| C2OU1    | C10UT                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                          | CIS                              | CM2   | CM1   | CM0   | R = Readable bit                                                                      |
| bit7     |                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                          |                                  |       |       | bit0  | W = Writable bit<br>U = Unimplemented bit,<br>read as '0'<br>- n = Value at POR reset |
| bit 7:   | <b>C2OUT</b> : Con<br>1 = C2 VIN+<br>0 = C2 VIN+                                                                       | mparato<br>- > C2 V<br>- < C2 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | or 2 outp<br>'IN—<br>'IN—                                                                | out                              |       |       |       |                                                                                       |
| bit 6:   | C1OUT: Col<br>1 = C1 VIN+<br>0 = C1 VIN+                                                                               | mparato<br>- > C1 V<br>- < C1 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | or 1 outp<br>/in–<br>/in–                                                                | out                              |       |       |       |                                                                                       |
| bit 5-4: | Unimpleme                                                                                                              | ented: F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | lead as                                                                                  | '0'                              |       |       |       |                                                                                       |
| bit 3:   | CIS: Compa<br>When CM<2<br>1 = C1 VIN-<br>0 = C1 VIN-<br>When CM<2<br>1 = C1 VIN-<br>C2 VIN-<br>0 = C1 VIN-<br>C2 VIN- | 2:0>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0 | put Swit<br>201:<br>cts to RA<br>tts to RA<br>10:<br>cts to RA<br>cts to RA<br>cts to RA | A3<br>A0<br>A3<br>A2<br>A0<br>A1 |       |       |       |                                                                                       |
| bit 2-0: | <b>CM&lt;2:0&gt;</b> : C<br>Figure 8-1.                                                                                | Compara                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ator moo                                                                                 | le                               |       |       |       |                                                                                       |

#### REGISTER 8-1: CMCON REGISTER (ADDRESS 1Fh)

#### 8.1 <u>Comparator Configuration</u>

There are eight modes of operation for the comparators. The CMCON register is used to select the mode. Figure 8-1 shows the eight possible modes. The TRISA register controls the data direction of the comparator pins for each mode. If the comparator

mode is changed, the comparator output level may not be valid for the specified mode change delay shown in Table 13-1.

Note: Comparator interrupts should be disabled during a comparator mode change, otherwise a false interrupt may occur.



FIGURE 8-1: COMPARATOR I/O OPERATING MODES

#### 10.1 Configuration Bits

The configuration bits can be programmed (read as '0') or left unprogrammed (read as '1') to select various device configurations. These bits are mapped in program memory location 2007h.

**REGISTER 10-1: CONFIGURATION WORD** 

The user will note that address 2007h is beyond the user program memory space. In fact, it belongs to the special test/configuration memory space (2000h - 3FFFh), which can be accessed only during programming.

| lr        |                                                                                                                                                            | 1               |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| CP1 CF    | P0 <sup>(2)</sup> CP1 CP0 <sup>(2)</sup> CP1 CP0 <sup>(2)</sup> BODEN <sup>(1)</sup> CP1 CP0 <sup>(2)</sup> PWRTE <sup>(1)</sup> WDTE F0SC1 F0SC0 CONFIG A | ddress<br>2007b |
|           |                                                                                                                                                            | 200711          |
| bit 13-8, | CP1:CP0 Pairs: Code protection bit pairs <sup>C</sup>                                                                                                      |                 |
| 5-4.      | 11 = Program memory code protection off                                                                                                                    |                 |
|           | 10 = 0400h-07FFh code protected                                                                                                                            |                 |
|           | 01 = 0200h-07FFh code protected                                                                                                                            |                 |
|           | 00 = 0000h-07FFh code protected                                                                                                                            |                 |
|           | Code protection for 1K program memory                                                                                                                      |                 |
|           | 11 = Program memory code protection off                                                                                                                    |                 |
|           | 10 =Program memory code protection on                                                                                                                      |                 |
|           | 01 = 0200 - 03FFh code protected                                                                                                                           |                 |
|           | Code protection for 0.5K program memory                                                                                                                    |                 |
|           | 11 = Program memory code protection off                                                                                                                    |                 |
|           | 10 = Program memory code protection off                                                                                                                    |                 |
|           | 01 = Program memory code protection off                                                                                                                    |                 |
|           | 00 = 0000h-01FFh code protected                                                                                                                            |                 |
| bit 7:    | Unimplemented: Read as '1'                                                                                                                                 |                 |
| bit 6:    | BODEN: Brown-out Reset Enable bit <sup>(1)</sup>                                                                                                           |                 |
|           | 1 = BOD enabled                                                                                                                                            |                 |
|           | 0 = BOD disabled                                                                                                                                           |                 |
| bit 3:    | <b>PWRTE</b> : Power-up Timer Enable bit <sup>(1)</sup>                                                                                                    |                 |
|           | 1 = PWRT disabled                                                                                                                                          |                 |
|           | 0 = PWRT enabled                                                                                                                                           |                 |
| bit 2:    | WDTE: Watchdog Timer Enable bit                                                                                                                            |                 |
|           | 1 = WDT enabled                                                                                                                                            |                 |
|           | 0 = WDT disabled                                                                                                                                           |                 |
| bit 1-0:  | FOSC1:FOSC0: Oscillator Selection bits                                                                                                                     |                 |
|           | 11 = RC oscillator                                                                                                                                         |                 |
|           | 10 = HS oscillator                                                                                                                                         |                 |
|           | 01 = X I OSCIIIATOR                                                                                                                                        |                 |
|           |                                                                                                                                                            |                 |
| Note 1:   | Enabling Brown-out Reset automatically enables Power-up Timer (PWRT), regardless of the value of bit PWRTE                                                 |                 |
|           | Ensure the Power-up Timer is enabled anytime Brown-out Reset is enabled.                                                                                   |                 |
| 2:        | All of the CP<1:0> pairs have to be given the same value to enable the code protection scheme listed.                                                      |                 |





#### FIGURE 10-9: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2



#### FIGURE 10-10: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD)



<sup>© 1998-2013</sup> Microchip Technology Inc.

#### 10.6 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt (i.e. W register and STATUS register). This will have to be implemented in software.

Example 10-1 stores and restores the STATUS and W registers. The user register, W\_TEMP, must be defined in both banks and must be defined at the same offset from the bank base address (i.e., W\_TEMP is defined at 0x70 in Bank 0 and it must also be defined at 0xF0 in Bank 1). The user register, STATUS\_TEMP, must be defined in Bank 0. The Example 10-1:

- Stores the W register
- Stores the STATUS register in Bank 0
- Executes the ISR code
- Restores the STATUS (and bank select bit register)
- · Restores the W register

#### EXAMPLE 10-1: SAVING THE STATUS AND W REGISTERS IN RAM

| MOVWF | W_TEMP        | ;copy W to temp register,<br>;could be in either bank                  |
|-------|---------------|------------------------------------------------------------------------|
| SWAPF | STATUS,W      | ;swap status to be saved into $\ensuremath{\mathtt{W}}$                |
| BCF   | STATUS, RPO   | ;change to bank 0 regardless<br>;of current bank                       |
| MOVWF | STATUS_TEMP   | ;save status to bank 0<br>;register                                    |
| :     |               |                                                                        |
| :     | (ISR)         |                                                                        |
| :     |               |                                                                        |
| SWAPF | STATUS_TEMP,W | ;swap STATUS_TEMP register<br>;into W, sets bank to original<br>;state |
| MOVWF | STATUS        | ;move W into STATUS register                                           |
| SWAPF | W_TEMP,F      | ;swap W_TEMP                                                           |
| SWAPF | W_TEMP,W      | ;swap W_TEMP into W                                                    |

#### 10.7 <u>Watchdog Timer (WDT)</u>

The Watchdog Timer is a free running on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the CLKIN pin. That means that the WDT will run, even if the clock on the OSC1 and OSC2 pins of the device have been stopped, for example, by execution of a SLEEP instruction. During normal operation, a WDT time-out generates a device RESET. If the device is in SLEEP mode, a WDT time-out causes the device to wake-up and continue with normal operation. The WDT can be permanently disabled by programming the configuration bit WDTE as clear (Section 10.1).

#### 10.7.1 WDT PERIOD

The WDT has a nominal time-out period of 18 ms, (with no prescaler). The time-out periods vary with temperature, VDD and process variations from part to part (see DC specs). If longer time-out periods are desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT under software control by writing to the OPTION register. Thus, time-out periods up to 2.3 seconds can be realized.

The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT, and prevent it from timing out and generating a device RESET.

The  $\overline{\text{TO}}$  bit in the STATUS register will be cleared upon a Watchdog Timer time-out.

#### 10.7.2 WDT PROGRAMMING CONSIDERATIONS

It should also be taken in account that under worst case conditions (VDD = Min., Temperature = Max., max. WDT prescaler), it may take several seconds before a WDT time-out occurs.

### 11.1 Instruction Descriptions

| ADDLW            | Add Literal and W                                                                                                       |                           |              |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] ADDLW k                                                                                                |                           |              |  |  |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                                       | $0 \le k \le 255$         |              |  |  |  |  |  |
| Operation:       | $(W) + k \rightarrow (W)$                                                                                               | $(W) + k \rightarrow (W)$ |              |  |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                |                           |              |  |  |  |  |  |
| Encoding:        | 11 111x kkkk kkkk                                                                                                       |                           |              |  |  |  |  |  |
| Description:     | The contents of the W register are<br>added to the eight bit literal 'k' and the<br>result is placed in the W register. |                           |              |  |  |  |  |  |
| Words:           | 1                                                                                                                       |                           |              |  |  |  |  |  |
| Cycles:          | 1                                                                                                                       |                           |              |  |  |  |  |  |
| Example          | ADDLW 0x                                                                                                                | 15                        |              |  |  |  |  |  |
|                  | Before Instruc<br>W<br>After Instructi<br>W                                                                             | ction<br>=<br>on<br>=     | 0x10<br>0x25 |  |  |  |  |  |

| ANDLW            | AND Literal with W                                                                                                  |                                    |              |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] ANDLW k                                                                                            |                                    |              |  |  |  |  |  |
| Operands:        | $0 \le k \le 2\xi$                                                                                                  | 55                                 |              |  |  |  |  |  |
| Operation:       | (W) .AND                                                                                                            | 0. (k) $\rightarrow$ (             | W)           |  |  |  |  |  |
| Status Affected: | Z                                                                                                                   |                                    |              |  |  |  |  |  |
| Encoding:        | 11 1001 kkkk kkkk                                                                                                   |                                    |              |  |  |  |  |  |
| Description:     | The contents of W register are<br>AND'ed with the eight bit literal 'k'. The<br>result is placed in the W register. |                                    |              |  |  |  |  |  |
| Words:           | 1                                                                                                                   |                                    |              |  |  |  |  |  |
| Cycles:          | 1                                                                                                                   |                                    |              |  |  |  |  |  |
| Example          | ANDLW                                                                                                               | 0x5F                               |              |  |  |  |  |  |
|                  | Before In<br>After Inst                                                                                             | struction<br>W =<br>ruction<br>W = | 0xA3<br>0x03 |  |  |  |  |  |

| ADDWF            | Add W and f                                                                                                                                                                 |                                                      |                              |      |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------|------|--|--|
| Syntax:          | [label] A                                                                                                                                                                   | DDWF                                                 | f,d                          |      |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                          |                                                      |                              |      |  |  |
| Operation:       | (W) + (f) -                                                                                                                                                                 | $\rightarrow$ (dest)                                 |                              |      |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                    |                                                      |                              |      |  |  |
| Encoding:        | 0 0                                                                                                                                                                         | 0111                                                 | dfff                         | ffff |  |  |
| Description:     | Add the contents of the W register<br>with register 'f'. If 'd' is 0, the result is<br>stored in the W register. If 'd' is 1, the<br>result is stored back in register 'f'. |                                                      |                              |      |  |  |
| Words:           | 1                                                                                                                                                                           |                                                      |                              |      |  |  |
| Cycles:          | 1                                                                                                                                                                           |                                                      |                              |      |  |  |
| Example          | ADDWF                                                                                                                                                                       | FSR,                                                 | 0                            |      |  |  |
|                  | Before Inst                                                                                                                                                                 | struction<br>W =<br>FSR =<br>ruction<br>W =<br>FSR = | 0x17<br>0xC2<br>0xD9<br>0xC2 |      |  |  |

| ANDWF            | AND W with f                                                                                                                                                |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [label] ANDWF f,d                                                                                                                                           |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                             |  |  |  |  |  |  |
| Operation:       | (W) .AND. (f) $\rightarrow$ (dest)                                                                                                                          |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                           |  |  |  |  |  |  |
| Encoding:        | 00 0101 dfff ffff                                                                                                                                           |  |  |  |  |  |  |
| Description:     | AND the W register with register 'f'. If<br>'d' is 0, the result is stored in the W<br>register. If 'd' is 1, the result is stored<br>back in register 'f'. |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                           |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                           |  |  |  |  |  |  |
| Example          | ANDWF FSR, 1                                                                                                                                                |  |  |  |  |  |  |
|                  | Before Instruction<br>W = 0x17<br>FSR = 0xC2<br>After Instruction<br>W = 0x17<br>FSR = 0x02                                                                 |  |  |  |  |  |  |

## 12.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools:

- Integrated Development Environment
  - MPLAB<sup>®</sup> IDE Software
- Assemblers/Compilers/Linkers
  - MPASM Assembler
  - MPLAB-C17 and MPLAB-C18 C Compilers
  - MPLINK/MPLIB Linker/Librarian
- Simulators
  - MPLAB-SIM Software Simulator
- Emulators
  - MPLAB-ICE Real-Time In-Circuit Emulator
  - PICMASTER<sup>®</sup>/PICMASTER-CE In-Circuit Emulator
  - ICEPIC™
- In-Circuit Debugger
  - MPLAB-ICD for PIC16F877
- Device Programmers
  - PRO MATE<sup>®</sup> II Universal Programmer
  - PICSTART<sup>®</sup> Plus Entry-Level Prototype Programmer
- Low-Cost Demonstration Boards
  - SIMICE
  - PICDEM-1
  - PICDEM-2
  - PICDEM-3
  - PICDEM-17
  - SEEVAL®
  - KEELOQ<sup>®</sup>

#### 12.1 <u>MPLAB Integrated Development</u> <u>Environment Software</u>

The MPLAB IDE software brings an ease of software development previously unseen in the 8-bit microcontroller market. MPLAB is a Windows<sup>®</sup>-based application which contains:

- · Multiple functionality
  - editor
  - simulator
  - programmer (sold separately)
  - emulator (sold separately)
- A full featured editor
- A project manager
- Customizable tool bar and key mapping
- · A status bar
- On-line help

MPLAB allows you to:

- Edit your source files (either assembly or 'C')
- One touch assemble (or compile) and download to PIC MCU tools (automatically updates all project information)
- Debug using:
  - source files
  - absolute listing file
  - object code

The ability to use MPLAB with Microchip's simulator, MPLAB-SIM, allows a consistent platform and the ability to easily switch from the cost-effective simulator to the full featured emulator with minimal retraining.

#### 12.2 MPASM Assembler

MPASM is a full featured universal macro assembler for all PIC MCUs. It can produce absolute code directly in the form of HEX files for device programmers, or it can generate relocatable objects for MPLINK.

MPASM has a command line interface and a Windows shell and can be used as a standalone application on a Windows 3.x or greater system. MPASM generates relocatable object files, Intel standard HEX files, MAP files to detail memory usage and symbol reference, an absolute LST file which contains source lines and generated machine code, and a COD file for MPLAB debugging.

MPASM features include:

- MPASM and MPLINK are integrated into MPLAB projects.
- MPASM allows user defined macros to be created for streamlined assembly.
- MPASM allows conditional assembly for multi purpose source files.
- MPASM directives allow complete control over the assembly process.

#### 12.3 <u>MPLAB-C17 and MPLAB-C18</u> <u>C Compilers</u>

The MPLAB-C17 and MPLAB-C18 Code Development Systems are complete ANSI 'C' compilers and integrated development environments for Microchip's PIC17CXXX and PIC18CXXX family of microcontrollers, respectively. These compilers provide powerful integration capabilities and ease of use not found with other compilers.

For easier source level debugging, the compilers provide symbol information that is compatible with the MPLAB IDE memory display.

#### 12.4 MPLINK/MPLIB Linker/Librarian

MPLINK is a relocatable linker for MPASM and MPLAB-C17 and MPLAB-C18. It can link relocatable objects from assembly or C source files along with precompiled libraries using directives from a linker script.

and test the sample code. In addition, PICDEM-17 supports down-loading of programs to and executing out of external FLASH memory on board. The PICDEM-17 is also usable with the MPLAB-ICE or PICMASTER emulator, and all of the sample programs can be run and modified using either emulator. Additionally, a generous prototype area is available for user hardware.

#### 12.17 <u>SEEVAL Evaluation and Programming</u> <u>System</u>

The SEEVAL SEEPROM Designer's Kit supports all Microchip 2-wire and 3-wire Serial EEPROMs. The kit includes everything necessary to read, write, erase or program special features of any Microchip SEEPROM product including Smart Serials<sup>™</sup> and secure serials. The Total Endurance<sup>™</sup> Disk is included to aid in tradeoff analysis and reliability calculations. The total kit can significantly reduce time-to-market and result in an optimized system.

#### 12.18 <u>KEELOQ Evaluation and</u> <u>Programming Tools</u>

KEELOQ evaluation and programming tools support Microchips HCS Secure Data Products. The HCS evaluation kit includes an LCD display to show changing codes, a decoder to decode transmissions, and a programming interface to program test transmitters.

NOTES:



#### TABLE 13-1: COMPARATOR SPECIFICATIONS

| Param No. | Characteristics                           | Sym    | Min  | Тур   | Max       | Units | Comments   |
|-----------|-------------------------------------------|--------|------|-------|-----------|-------|------------|
| D300      | Input offset voltage                      | VIOFF  |      | ± 5.0 | ± 10      | mV    |            |
| D301      | Input common mode voltage                 | VICM   | 0    |       | Vdd - 1.5 | V     |            |
| D302      | CMRR                                      | CMRR   | +55* |       |           | db    |            |
| 300       | Response Time <sup>(1)</sup>              | TRESP  |      | 150*  | 400*      | ns    | PIC16CE62X |
| 301       | Comparator Mode Change to<br>Output Valid | Тмс2ov |      |       | 10*       | μS    |            |

Operating Conditions: VDD range as described in Table 12-1, -40°C<TA<+125°C. .

\* These parameters are characterized but not tested.

Note 1: Response time measured with one comparator input at (VDD - 1.5)/2 while the other input transitions from Vss to VDD.

#### TABLE 13-2: VOLTAGE REFERENCE SPECIFICATIONS

Operating Conditions: VDD range as described in Table 12-1, -40°C<TA<+125°C.

| Param<br>No. | Characteristics              | Sym  | Min    | Тур | Мах                          | Units      | Comments                                |
|--------------|------------------------------|------|--------|-----|------------------------------|------------|-----------------------------------------|
| D310         | Resolution                   | VRES | Vdd/24 |     | Vdd/32                       | LSB        |                                         |
| D311         | Absolute Accuracy            | Vraa |        |     | <u>+</u> 1/4<br><u>+</u> 1/2 | LSB<br>LSB | Low Range (VRR=1)<br>High Range (VRR=0) |
| D312         | Unit Resistor Value (R)      | VRur |        | 2K* |                              | Ω          | Figure 9-1                              |
| 310          | Settling Time <sup>(1)</sup> | TSET |        |     | 10*                          | μS         |                                         |

\* These parameters are characterized but not tested.

Note 1: Settling time measured while VRR = 1 and VR<3:0> transitions from 0000 to 1111.

#### FIGURE 13-9: TIMER0 CLOCK TIMING



#### **TABLE 13-6:** TIMER0 CLOCK REQUIREMENTS

| Parameter<br>No. | Sym  | Characteristic         |                | Min                    | Тур† | Max | Units | Conditions                            |
|------------------|------|------------------------|----------------|------------------------|------|-----|-------|---------------------------------------|
| 40               | Tt0H | T0CKI High Pulse Width | No Prescaler   | 0.5 TCY + 20*          | —    | —   | ns    |                                       |
|                  |      |                        | With Prescaler | 10*                    | _    | _   | ns    |                                       |
| 41               | Tt0L | T0CKI Low Pulse Width  | No Prescaler   | 0.5 TCY + 20*          | _    | _   | ns    |                                       |
|                  |      |                        | With Prescaler | 10*                    | —    | —   | ns    |                                       |
| 42               | Tt0P | T0CKI Period           |                | <u>Tcy + 40</u> *<br>N |      |     | ns    | N = prescale value<br>(1, 2, 4,, 256) |

t

These parameters are characterized but not tested. Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### 13.6 EEPROM Timing





| Parameter                                           | Symbol  | STANE<br>MOI | DARD<br>DE | Vcc = 4.5<br>FAST N | 5 - 5.5V<br>10DE | Units  | Remarks                                                             |
|-----------------------------------------------------|---------|--------------|------------|---------------------|------------------|--------|---------------------------------------------------------------------|
|                                                     |         | Min.         | Max.       | Min.                | Max.             |        |                                                                     |
| Clock frequency                                     | FCLK    |              | 100        |                     | 400              | kHz    |                                                                     |
| Clock high time                                     | Thigh   | 4000         | —          | 600                 | _                | ns     |                                                                     |
| Clock low time                                      | TLOW    | 4700         | —          | 1300                | —                | ns     |                                                                     |
| SDA and SCL rise time                               | TR      | _            | 1000       | —                   | 300              | ns     | (Note 1)                                                            |
| SDA and SCL fall time                               | TF      | _            | 300        | _                   | 300              | ns     | (Note 1)                                                            |
| START condition hold time                           | THD:STA | 4000         | —          | 600                 | —                | ns     | After this period the first clock pulse is generated                |
| START condition setup time                          | TSU:STA | 4700         | —          | 600                 | —                | ns     | Only relevant for repeated START condition                          |
| Data input hold time                                | THD:DAT | 0            | _          | 0                   | —                | ns     | (Note 2)                                                            |
| Data input setup time                               | TSU:DAT | 250          |            | 100                 | _                | ns     |                                                                     |
| STOP condition setup time                           | Tsu:sto | 4000         | _          | 600                 |                  | ns     |                                                                     |
| Output valid from clock                             | ΤΑΑ     | —            | 3500       | —                   | 900              | ns     | (Note 2)                                                            |
| Bus free time                                       | TBUF    | 4700         | _          | 1300                | _                | ns     | Time the bus must be free<br>before a new transmission<br>can start |
| Output fall time from VIH<br>minimum to VI∟ maximum | TOF     | —            | 250        | 20 + 0.1<br>CB      | 250              | ns     | (Note 1), $CB \le 100 \text{ pF}$                                   |
| Input filter spike suppression (SDA and SCL pins)   | TSP     | —            | 50         | —                   | 50               | ns     | (Note 3)                                                            |
| Write cycle time                                    | Twr     | —            | 10         | _                   | 10               | ms     | Byte or Page mode                                                   |
| Endurance                                           | _       | 10M<br>1M    | _          | 10M<br>1M           | _                | cycles | 25°C, Vcc = 5.0V, Block<br>Mode (Note 4)                            |

#### TABLE 13-7: AC CHARACTERISTICS

**Note 1:** Not 100% tested. CB = total capacitance of one bus line in pF.

2: As a transmitter, the device must provide an internal minimum delay time to bridge the undefined region (minimum 300 ns) of the falling edge of SCL to avoid unintended generation of START or STOP conditions.

3: The combined TSP and VHYS specifications are due to new Schmitt trigger inputs which provide improved noise spike suppression. This eliminates the need for a TI specification for standard operation.

4: This parameter is not tested but guaranteed by characterization. For endurance estimates in a specific application, please consult the Total Endurance Model which can be obtained on our website.

### 14.0 PACKAGING INFORMATION

### 18-Lead Ceramic Dual In-line with Window (JW) – 300 mil (CERDIP)

For the most current package drawings, please see the Microchip Packaging Specification located Note: at http://www.microchip.com/packaging



|                            | Units    | INCHES* |      |      | MILLIMETERS |       |       |
|----------------------------|----------|---------|------|------|-------------|-------|-------|
| Dimensior                  | 1 Limits | MIN     | NOM  | MAX  | MIN         | NOM   | MAX   |
| Number of Pins             | n        |         | 18   |      |             | 18    |       |
| Pitch                      | р        |         | .100 |      |             | 2.54  |       |
| Top to Seating Plane       | Α        | .170    | .183 | .195 | 4.32        | 4.64  | 4.95  |
| Ceramic Package Height     | A2       | .155    | .160 | .165 | 3.94        | 4.06  | 4.19  |
| Standoff                   | A1       | .015    | .023 | .030 | 0.38        | 0.57  | 0.76  |
| Shoulder to Shoulder Width | E        | .300    | .313 | .325 | 7.62        | 7.94  | 8.26  |
| Ceramic Pkg. Width         | E1       | .285    | .290 | .295 | 7.24        | 7.37  | 7.49  |
| Overall Length             | D        | .880    | .900 | .920 | 22.35       | 22.86 | 23.37 |
| Tip to Seating Plane       | L        | .125    | .138 | .150 | 3.18        | 3.49  | 3.81  |
| Lead Thickness             | С        | .008    | .010 | .012 | 0.20        | 0.25  | 0.30  |
| Upper Lead Width           | B1       | .050    | .055 | .060 | 1.27        | 1.40  | 1.52  |
| Lower Lead Width           | В        | .016    | .019 | .021 | 0.41        | 0.47  | 0.53  |
| Overall Row Spacing        | eB       | .345    | .385 | .425 | 8.76        | 9.78  | 10.80 |
| Window Width               | W1       | .130    | .140 | .150 | 3.30        | 3.56  | 3.81  |
| Window Length              | W2       | .190    | .200 | .210 | 4.83        | 5.08  | 5.33  |

\*Controlling Parameter JEDEC Equivalent: MO-036 Drawing No. C04-010

NOTES:

### PIC16CE62X PRODUCT IDENTIFICATION SYSTEM

To order or to obtain information, e.g., on pricing or delivery, please use the listed part numbers, and refer to the factory or the listed sales offices.

| PART NOXX X /XX XXX |                                                                                                                                                                                                                                                                                                                                                 |                                                                            |  |  |  |  |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--|--|
| Pattern:            | 3-Digit Pattern Code for QTP (blank otherwise)                                                                                                                                                                                                                                                                                                  |                                                                            |  |  |  |  |
| Package:            | P = PDIP<br>SO = SOIC (Gull Wing, 300 mil body)                                                                                                                                                                                                                                                                                                 |                                                                            |  |  |  |  |
|                     | JW* = Windowed CERDIP Example<br>a) PIC10                                                                                                                                                                                                                                                                                                       | es:<br>6CE623-04/P301 =                                                    |  |  |  |  |
| Temperature Range:  | $\begin{array}{rcl} - & = & 0^{\circ} \mathbb{C} \text{ to } + 70^{\circ} \mathbb{C} & & & \mathbb{C} \text{ Comm} \\ \mathbb{I} & = & -40^{\circ} \mathbb{C} \text{ to } + 85^{\circ} \mathbb{C} & & & \text{age,} \\ \mathbb{E} & = & -40^{\circ} \mathbb{C} \text{ to } + 125^{\circ} \mathbb{C} & & & \mathbb{Q} \text{ TP} \\ \end{array}$ | age, 4 MHz, normal VDD limits,<br>QTP pattern #301.<br>PIC16CE623-04I/SO = |  |  |  |  |
| Frequency<br>Range: | 04=200kHz (LP osc)Indus04=4 MHz (XT and RC osc)age, a20=20 MHz (HS osc)its.                                                                                                                                                                                                                                                                     | strial temp., SOIC pack-<br>4MHz, industrial VDD lim-                      |  |  |  |  |
| Device:             | PIC16CE62X :Vod range 3.0V to 5.5V<br>PIC16CE62XT:Vod range 3.0V to 5.5V (Tape and Reel)                                                                                                                                                                                                                                                        |                                                                            |  |  |  |  |
|                     |                                                                                                                                                                                                                                                                                                                                                 |                                                                            |  |  |  |  |
|                     |                                                                                                                                                                                                                                                                                                                                                 |                                                                            |  |  |  |  |
|                     |                                                                                                                                                                                                                                                                                                                                                 |                                                                            |  |  |  |  |

\* JW Devices are UV erasable and can be programmed to any device configuration. JW Devices meet the electrical requirement of each oscillator type.

#### Sales and Support

#### Data Sheets

Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

1. Your local Microchip sales office

2. The Microchip Worldwide Site (www.microchip.com)

NOTES: