



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 4MHz                                                                        |
| Connectivity               | -                                                                           |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                            |
| Number of I/O              | 13                                                                          |
| Program Memory Size        | 3.5KB (2K x 14)                                                             |
| Program Memory Type        | ОТР                                                                         |
| EEPROM Size                | 128 x 8                                                                     |
| RAM Size                   | 128 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                   |
| Data Converters            | -                                                                           |
| Oscillator Type            | External                                                                    |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                              |
| Supplier Device Package    | 18-SOIC                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16ce625t-04-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Table of Contents**

| 1.0   | General Description                           | 3   |
|-------|-----------------------------------------------|-----|
| 2.0   | PIC16CE62X Device Varieties                   | 5   |
| 3.0   | Architectural Overview                        | 7   |
| 4.0   | Memory Organization                           | 11  |
| 5.0   | I/O Ports                                     | 23  |
| 6.0   | EEPROM Peripheral Operation                   | 29  |
| 7.0   | Timer0 Module                                 | 35  |
| 8.0   | Comparator Module                             | 41  |
| 9.0   | Voltage Reference Module                      | 47  |
| 10.0  | Special Features of the CPU                   | 49  |
| 11.0  | Instruction Set Summary                       | 65  |
| 12.0  | Development Support                           | 77  |
| 13.0  | Electrical Specifications                     | 83  |
| 14.0  | Packaging Information                         | 97  |
| Appe  | ndix A: Code for Accessing EEPROM Data Memory | 103 |
| Index |                                               | 105 |
| On Li | ne Support                                    | 107 |
| Read  | er Response                                   | 108 |
| PIC1  | 6CE62X Product Identification System          | 109 |

#### To Our Valued Customers

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number. e.g., DS30000A is version A of document DS30000.

#### New Customer Notification System

Register on our web site (www.microchip.com/cn) to receive the most current information on our products.

#### Errata

An errata sheet may exist for current devices, describing minor operational differences (from the data sheet) and recommended workarounds. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (480) 786-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Corrections to this Data Sheet**

We constantly strive to improve the quality of all our products and documentation. We have spent a great deal of time to ensure that this document is correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please:

- Fill out and mail in the reader response form in the back of this data sheet.
- E-mail us at webmaster@microchip.com.

We appreciate your assistance in making this a better document.

# PIC16CE62X

NOTES:

#### 4.2.2.1 STATUS REGISTER

The STATUS register, shown in Register 4-1, contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory.

The STATUS register can be the destination for any instruction, like any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper-three bits and set the Z bit. This leaves the status register as 000uu1uu (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect any status bit. For other instructions, not affecting any status bits, see the "Instruction Set Summary".

| Note 1: | The IRP and RP1 bits (STATUS<7:6>) are not used by the PIC16CE62X and should be programmed as '0'. Use of these bits as general purpose R/W bits is NOT recommended, since this may affect upward compatibility with future products. |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note 2: | The C and DC bits operate as a Borrow<br>and Digit Borrow out bit, respectively, in<br>subtraction. See the SUBLW and SUBWF<br>instructions for examples.                                                                             |

# REGISTER 4-1: STATUS REGISTER (ADDRESS 03H OR 83H)

| Reserved    | Reserved                                                                                                                                                                                                                                                            | R/W-0                                                                         | R-1                                                                    | R-1                                                                   | R/W-x                                                                    | R/W-x                                                                        | R/W-x                                               |                                                                         |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------|-------------------------------------------------------------------------|
| IRP<br>bit7 | RP1                                                                                                                                                                                                                                                                 | RP0                                                                           | TO                                                                     | PD                                                                    | Z                                                                        | DC                                                                           | C<br>bit0                                           | R = Readable bit<br>W = Writable bit                                    |
|             |                                                                                                                                                                                                                                                                     |                                                                               |                                                                        |                                                                       |                                                                          |                                                                              |                                                     | U = Unimplemented bit,<br>read as '0'                                   |
|             |                                                                                                                                                                                                                                                                     |                                                                               |                                                                        |                                                                       |                                                                          |                                                                              |                                                     | -n = Value at POR reset<br>-x = Unknown at POR reset                    |
| bit 7:      | IRP: The IF                                                                                                                                                                                                                                                         | RP bit is r                                                                   | eserved or                                                             | the PIC1                                                              | 6CE62X, a                                                                | lways mair                                                                   | ntain this bit                                      | t clear.                                                                |
| bit 6:5     | RP<1:O>: Register Bank Select bits (used for direct addressing)<br>11 = Bank 3 (180h - 1FFh)<br>10 = Bank 2 (100h - 17Fh)<br>01 = Bank 1 (80h - FFh)<br>00 = Bank 0 (00h - 7Fh)<br>Fach bank is 128 bytes. The BP1 bit is reserved, always maintain this bit clear. |                                                                               |                                                                        |                                                                       |                                                                          |                                                                              |                                                     |                                                                         |
| bit 4:      | TO: Time-out bit<br>1 = After power-up, CLRWDT instruction, or SLEEP instruction<br>0 = A WDT time-out occurred                                                                                                                                                     |                                                                               |                                                                        |                                                                       |                                                                          |                                                                              |                                                     |                                                                         |
| bit 3:      | <b>PD</b> : Power-down bit<br>1 = After power-up or by the CLRWDT instruction<br>0 = By execution of the SLEEP instruction                                                                                                                                          |                                                                               |                                                                        |                                                                       |                                                                          |                                                                              |                                                     |                                                                         |
| bit 2:      | <b>Z</b> : Zero bit<br>1 = The res<br>0 = The res                                                                                                                                                                                                                   | sult of an<br>sult of an                                                      | arithmetic<br>arithmetic                                               | or logic op<br>or logic op                                            | peration is a                                                            | zero<br>not zero                                                             |                                                     |                                                                         |
| bit 1:      | <b>DC</b> : Digit c<br>1 = A carry<br>0 = No carr                                                                                                                                                                                                                   | arry/borro<br>v-out from<br>ry-out fro                                        | bw bit (ADD<br>the 4th low<br>m the 4th l                              | WF, ADDLW<br>w order bit<br>ow order b                                | of the result of the result                                              | SUBWF instr<br>ult occurred<br>sult                                          | uctions) (for<br>I                                  | or borrow the polarity is reversed)                                     |
| bit 0:      | C: Carry/bc<br>1 = A carry<br>0 = No carr<br>Note: For b<br>second ope<br>the source                                                                                                                                                                                | orrow bit<br>-out from<br>ry-out from<br>porrow the<br>erand. Fo<br>register. | (ADDWF, AD<br>the most s<br>m the mos<br>e polarity is<br>r rotate (RH | DLW, SUB:<br>significant<br>t significan<br>s reversed<br>RF, RLF) in | LW, SUBWF<br>bit of the ro<br>t bit of the<br>. A subtrac<br>structions, | instructior<br>esult occurr<br>result occu<br>tion is exec<br>this bit is lo | ns)<br>red<br>urred<br>suted by add<br>baded with e | ding the two's complement of the<br>either the high or low order bit of |

### 4.3 PCL and PCLATH

The program counter (PC) is 13 bits wide. The low byte comes from the PCL register, which is a readable and writable register. The high byte (PC<12:8>) is not directly readable or writable and comes from PCLATH. On any reset, the PC is cleared. Figure 4-6 shows the two situations for the loading of the PC. The upper example in the figure shows how the PC is loaded on a write to PCL (PCLATH<4:0>  $\rightarrow$  PCH). The lower example in the figure shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3>  $\rightarrow$  PCH).

#### FIGURE 4-6: LOADING OF PC IN DIFFERENT SITUATIONS



#### 4.3.1 COMPUTED GOTO

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). When doing a table read using a computed GOTO method, care should be exercised if the table location crosses a PCL memory boundary (each 256 byte block). Refer to the application note, *"Implementing a Table Read"* (AN556).

#### 4.3.2 STACK

The PIC16CE62X family has an 8 level deep x 13-bit wide hardware stack (Figure 4-2 and Figure 4-3). The stack space is not part of either program or data space and the stack pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer. This means that after the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

- Note 1: There are no STATUS bits to indicate stack overflow or stack underflow conditions.
- Note 2: There are no instruction/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, RETURN, RETLW and RETFIE instructions or the vectoring to an interrupt address.

# 5.0 I/O PORTS

The PIC16CE62X parts have two ports, PORTA and PORTB. Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

# 5.1 PORTA and TRISA Registers

PORTA is a 5-bit wide latch. RA4 is a Schmitt Trigger input and an open drain output. Port RA4 is multiplexed with the TOCKI clock input. All other RA port pins have Schmitt Trigger input levels and full CMOS output drivers. All pins have data direction bits (TRIS registers), which can configure these pins as input or output.

A '1' in the TRISA register puts the corresponding output driver in a hi- impedance mode. A '0' in the TRISA register puts the contents of the output latch on the selected pin(s).

Reading the PORTA register reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. So a write to a port implies that the port pins are first read, then this value is modified and written to the port data latch.

The PORTA pins are multiplexed with comparator and voltage reference functions. The operation of these pins are selected by control bits in the CMCON (Comparator Control Register) register and the VRCON (Voltage Reference Control Register) register. When selected as a comparator input, these pins will read as '0's.

#### FIGURE 5-1: BLOCK DIAGRAM OF RA<1:0> PINS



| Note: | On reset, the TRISA register is set to all  |
|-------|---------------------------------------------|
|       | inputs. The digital inputs are disabled and |
|       | the comparator inputs are forced to ground  |
|       | to reduce excess current consumption.       |

TRISA controls the direction of the RA pins, even when they are being used as comparator inputs. The user must make sure to keep the pins configured as inputs when using them as comparator inputs.

The RA2 pin will also function as the output for the voltage reference. When in this mode, the VREF pin is a very high impedance output. The user must configure TRISA<2> bit as an input and use high impedance loads.

In one of the comparator modes defined by the CMCON register, pins RA3 and RA4 become outputs of the comparators. The TRISA<4:3> bits must be cleared to enable outputs to use this function.

#### **EXAMPLE 5-1: INITIALIZING PORTA**

| CLRF  | PORTA       | ;Initialize PORTA by setting |
|-------|-------------|------------------------------|
|       |             | ;output data latches         |
| MOVLW | 0X07        | ;Turn comparators off and    |
| MOVWF | CMCON       | ;enable pins for I/O         |
|       |             | ;functions                   |
| BSF   | STATUS, RPO | ;Select Bank1                |
| MOVLW | 0x1F        | ;Value used to initialize    |
|       |             | ;data direction              |
| MOVWF | TRISA       | ;Set RA<4:0> as inputs       |
|       |             | ;TRISA<7:5> are always       |
|       |             | ;read as '0'.                |

#### FIGURE 5-2: BLOCK DIAGRAM OF RA2 PIN



<sup>© 1998-2013</sup> Microchip Technology Inc.

### TABLE 5-1:PORTA FUNCTIONS

| Name         | Bit # | Buffer<br>Type | Function                                                                                          |  |
|--------------|-------|----------------|---------------------------------------------------------------------------------------------------|--|
| RA0/AN0      | bit0  | ST             | Input/output or comparator input                                                                  |  |
| RA1/AN1      | bit1  | ST             | Input/output or comparator input                                                                  |  |
| RA2/AN2/VREF | bit2  | ST             | Input/output or comparator input or VREF output                                                   |  |
| RA3/AN3      | bit3  | ST             | Input/output or comparator input/output                                                           |  |
| RA4/T0CKI    | bit4  | ST             | Input/output or external clock input for TMR0 or comparator output.<br>Output is open drain type. |  |

Legend: ST = Schmitt Trigger input

| TABLE 5-2: | SUMMARY OF REGISTERS ASSOCIATED WITH PORTA |
|------------|--------------------------------------------|
|            |                                            |

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on:<br>POR | Value on<br>All Other<br>Resets |
|---------|-------|-------|-------|-------|--------|--------|--------|--------|--------|------------------|---------------------------------|
| 05h     | PORTA | —     | _     | —     | RA4    | RA3    | RA2    | RA1    | RA0    | x 0000           | u 0000                          |
| 85h     | TRISA | —     | —     |       | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1 1111           | 1 1111                          |
| 1Fh     | CMCON | C2OUT | C1OUT |       | —      | CIS    | CM2    | CM1    | CM0    | 00 0000          | 00 0000                         |
| 9Fh     | VRCON | VREN  | VROE  | VRR   | —      | VR3    | VR2    | VR1    | VR0    | 000- 0000        | 000- 0000                       |

Legend: — = Unimplemented locations, read as '0', x = unknown, u = unchanged

Note: Shaded bits are not used by PORTA.

### 5.2 PORTB and TRISB Registers

PORTB is an 8-bit wide, bi-directional port. The corresponding data direction register is TRISB. A '1' in the TRISB register puts the corresponding output driver in a high impedance mode. A '0' in the TRISB register puts the contents of the output latch on the selected pin(s).

Reading PORTB register reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. So a write to a port implies that the port pins are first read, then this value is modified and written to the port data latch.

Each of the PORTB pins has a weak internal pull-up ( $\approx 200 \ \mu A$  typical). A single control bit can turn on all the pull-ups. This is done by clearing the  $\overline{RBPU}$  (OPTION<7>) bit. The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on Power-on Reset.

Four of PORTB's pins, RB<7:4>, have an interrupt on change feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB<7:4> pin configured as an output is excluded from the interrupt on change comparison). The input pins of RB<7:4> are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB<7:4> are OR'ed together to generate the RBIF interrupt (flag latched in INTCON<0>).





This interrupt can wake the device from SLEEP. The user, in the interrupt service routine, can clear the interrupt in the following manner:

- a) Any read or write of PORTB. This will end the mismatch condition.
- b) Clear flag bit RBIF.

A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition and allow flag bit RBIF to be cleared.

This interrupt on mismatch feature, together with software configurable pull-ups on these four pins allow easy interface to a key pad and make it possible for wake-up on key-depression. (See AN552, "Implementing Wake-Up on Key Strokes".)

| Note: | If a change on the I/O pin should occur       |  |  |  |  |  |
|-------|-----------------------------------------------|--|--|--|--|--|
|       | when the read operation is being executed     |  |  |  |  |  |
|       | (start of the Q2 cycle), then the RBIF inter- |  |  |  |  |  |
|       | rupt flag may not get set.                    |  |  |  |  |  |

The interrupt on change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt on change feature. Polling of PORTB is not recommended while using the interrupt on change feature.











#### 6.2 Device Addressing

After generating a START condition, the processor transmits a control byte consisting of a EEPROM address and a Read/Write bit that indicates what type of operation is to be performed. The EEPROM address consists of a 4-bit device code (1010) followed by three don't care bits.

The last bit of the control byte determines the operation to be performed. When set to a one, a read operation is selected, and when set to a zero, a write operation is selected. (Figure 6-3). The bus is monitored for its corresponding EEPROM address all the time. It generates an acknowledge bit if the EEPROM address was true and it is not in a programming mode.

#### FIGURE 6-3: CONTROL BYTE FORMAT



### 8.1 <u>Comparator Configuration</u>

There are eight modes of operation for the comparators. The CMCON register is used to select the mode. Figure 8-1 shows the eight possible modes. The TRISA register controls the data direction of the comparator pins for each mode. If the comparator

mode is changed, the comparator output level may not be valid for the specified mode change delay shown in Table 13-1.

Note: Comparator interrupts should be disabled during a comparator mode change, otherwise a false interrupt may occur.



FIGURE 8-1: COMPARATOR I/O OPERATING MODES

The code example in Example 8-1 depicts the steps required to configure the comparator module. RA3 and RA4 are configured as digital output. RA0 and RA1 are configured as the V- inputs and RA2 as the V+ input to both comparators.

#### EXAMPLE 8-1: INITIALIZING COMPARATOR MODULE

| FLAG_REG EQU |              | 0X20                              |
|--------------|--------------|-----------------------------------|
| CLRF         | FLAG_REG     | ;Init flag register               |
| CLRF         | PORTA        | ;Init PORTA                       |
| MOVF         | CMCON,W      | ;Move comparator contents to W    |
| ANDLW        | 0xC0         | ;Mask comparator bits             |
| IORWF        | FLAG_REG,F   | ;Store bits in flag register      |
| MOVLW        | 0x03         | ;Init comparator mode             |
| MOVWF        | CMCON        | ;CM<2:0> = 011                    |
| BSF          | STATUS, RPO  | ;Select Bank1                     |
| MOVLW        | 0x07         | ;Initialize data direction        |
| MOVWF        | TRISA        | ;Set RA<2:0> as inputs            |
|              |              | ;RA<4:3> as outputs               |
|              |              | ;TRISA<7:5> always read `0'       |
| BCF          | STATUS, RPO  | ;Select Bank 0                    |
| CALL         | DELAY 10     | ;10µs delay                       |
| MOVF         | CMCON, F     | ;Read CMCONtoend change condition |
| BCF          | PIR1,CMIF    | ;Clear pending interrupts         |
| BSF          | STATUS, RPO  | ;Select Bank 1                    |
| BSF          | PIE1,CMIE    | ;Enable comparator interrupts     |
| BCF          | STATUS, RPO  | ;Select Bank 0                    |
| BSF          | INTCON, PEIE | ;Enable peripheral interrupts     |
| BSF          | INTCON,GIE   | ;Global interrupt enable          |
|              |              |                                   |

#### 8.2 Comparator Operation

A single comparator is shown in Figure 8-2 along with the relationship between the analog input levels and the digital output. When the analog input at VIN+ is less than the analog input VIN–, the output of the comparator is a digital low level. When the analog input at VIN+ is greater than the analog input VIN–, the output of the comparator is a digital high level. The shaded areas of the output of the comparator in Figure 8-2 represent the uncertainty due to input offsets and response time.

#### 8.3 <u>Comparator Reference</u>

An external or internal reference signal may be used depending on the comparator operating mode. The analog signal that is present at VIN– is compared to the signal at VIN+, and the digital output of the comparator is adjusted accordingly (Figure 8-2).

FIGURE 8-2: SINGLE COMPARATOR



#### 8.3.1 EXTERNAL REFERENCE SIGNAL

When external voltage references are used, the comparator module can be configured to have the comparators operate from the same or different reference sources. However, threshold detector applications may require the same reference. The reference signal must be between VSS and VDD and can be applied to either pin of the comparator(s).

#### 8.3.2 INTERNAL REFERENCE SIGNAL

The comparator module also allows the selection of an internally generated voltage reference for the comparators. Section 13, Instruction Sets, contains a detailed description of the Voltage Reference Module that provides this signal. The internal reference signal is used when the comparators are in mode CM<2:0>=010 (Figure 8-1). In this mode, the internal voltage reference is applied to the VIN+ pin of both comparators.

#### 10.2 Oscillator Configurations

#### 10.2.1 OSCILLATOR TYPES

The PIC16CE62X can be operated in four different oscillator options. The user can program two configuration bits (FOSC1 and FOSC0) to select one of these four modes:

- LP Low Power Crystal
- XT Crystal/Resonator
- HS High Speed Crystal/Resonator
- RC Resistor/Capacitor

# 10.2.2 CRYSTAL OSCILLATOR / CERAMIC RESONATORS

In XT, LP or HS modes, a crystal or ceramic resonator is connected to the OSC1 and OSC2 pins to establish oscillation (Figure 10-1). The PIC16CE62X oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source to drive the OSC1 pin (Figure 10-2).

#### FIGURE 10-1: CRYSTAL OPERATION (OR CERAMIC RESONATOR) (HS, XT OR LP OSC CONFIGURATION)



See Table 10-1 and Table 10-2 for recommended values of C1 and C2.

Note: A series resistor may be required for AT strip cut crystals.

#### FIGURE 10-2: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION)



# TABLE 10-1: CERAMIC RESONATORS, PIC16CE62X

**Ranges Tested:** OSC2 Mode Freq OSC1 XT 455 kHz 68 - 100 pF 68 - 100 pF 15 - 68 pF 15 - 68 pF 2.0 MHz 4.0 MHz 15 - 68 pF 15 - 68 pF HS 10 - 68 pF 10 - 68 pF 8.0 MHz 16.0 MHz 10 - 22 pF 10 - 22 pF

These values are for design guidance only. See notes at bottom of page.

#### TABLE 10-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR, PIC16CE62X

| Osc Type | Crystal<br>Freq | Crystal Cap. Range<br>Freq C1 |          |
|----------|-----------------|-------------------------------|----------|
| LP       | 32 kHz          | 33 pF                         | 33 pF    |
|          | 200 kHz         | 15 pF                         | 15 pF    |
| XT       | 200 kHz         | 47-68 pF                      | 47-68 pF |
|          | 1 MHz           | 15 pF                         | 15 pF    |
|          | 4 MHz           | 15 pF                         | 15 pF    |
| HS       | 4 MHz           | 15 pF                         | 15 pF    |
|          | 8 MHz           | 15-33 pF                      | 15-33 pF |
|          | 20 MHz          | 15-33 pF                      | 15-33 pF |

These values are for design guidance only. See notes at bottom of page.

- 1. Recommended values of C1 and C2 are identical to the ranges tested table.
- 2. Higher capacitance increases the stability of oscillator, but also increases the start-up time.
- 3. Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components.
- 4. Rs may be required in HS mode, as well as XT mode, to avoid overdriving crystals with low drive level specification.

© 1998-2013 Microchip Technology Inc.

#### 10.4 <u>Power-on Reset (POR), Power-up</u> <u>Timer (PWRT), Oscillator Start-up</u> <u>Timer (OST) and Brown-out Reset</u> (BOD)

#### 10.4.1 POWER-ON RESET (POR)

The on-chip POR circuit holds the chip in reset until VDD has reached a high enough level for proper operation. To take advantage of the POR, just tie the  $\overline{\text{MCLR}}$  pin through a resistor to VDD. This will eliminate external RC components usually needed to create Power-on Reset. A maximum rise time for VDD is required. See electrical specifications for details.

The POR circuit does not produce an internal reset when VDD declines.

When the device starts normal operation (exits the reset condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in reset until the operating conditions are met.

For additional information, refer to Application Note AN607, "Power-up Trouble Shooting".

#### 10.4.2 POWER-UP TIMER (PWRT)

The Power-up Timer provides a fixed 72 ms (nominal) time-out on power-up only, from POR or Brown-out Reset. The Power-up Timer operates on an internal RC oscillator. The chip is kept in reset as long as PWRT is active. The PWRT delay allows the VDD to rise to an acceptable level. A configuration bit, PWRTE, can disable (if set) or enable (if cleared or programmed) the Power-up Timer. The Power-up Timer should always be enabled when Brown-out Reset is enabled.

The Power-Up Time delay will vary from chip-to-chip and due to VDD, temperature and process variation. See DC parameters for details.

#### 10.4.3 OSCILLATOR START-UP TIMER (OST)

The Oscillator Start-Up Timer (OST) provides a 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over. This ensures that the crystal oscillator or resonator has started and stabilized.

The OST time-out is invoked only for XT, LP and HS modes and only on power-on reset or wake-up from SLEEP.

#### 10.4.4 BROWN-OUT RESET (BOD)

The PIC16CE62X members have on-chip Brown-out Reset circuitry. A configuration bit, BOREN, can disable (if clear/programmed) or enable (if set) the Brown-out Reset circuitry. If VDD falls below 4.0V (refer to BVDD parameter D005) for greater than parameter (TBOR) in Table 13-5, the brown-out situation will reset the chip. A reset won't occur if VDD falls below 4.0V for less than parameter (TBOR).

On any reset (Power-on, Brown-out, Watch-dog, etc.) the chip will remain in reset until VDD rises above BVDD. The Power-up Timer will then be invoked and will keep the chip in reset an additional 72 ms.

If VDD drops below BVDD while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be re-initialized. Once VDD rises above BVDD, the Power-Up Timer will execute a 72 ms reset. The Power-up Timer should always be enabled when Brown-out Reset is enabled. Figure 10-7 shows typical Brown-out situations.



#### FIGURE 10-7: BROWN-OUT SITUATIONS

#### 10.8 Power-Down Mode (SLEEP)

The Power-down mode is entered by executing a SLEEP instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the  $\overline{PD}$  bit in the STATUS register is cleared, the  $\overline{TO}$  bit is set and the oscillator driver is turned off. The I/O ports maintain the status they had before SLEEP was executed (driving high, low, or hi-impedance).

For lowest current consumption in this mode, all I/O pins should be either at VDD or VSS, with no external circuitry drawing current from the I/O pin, and the comparators and VREF should be disabled. I/O pins that are hi-impedance inputs should be pulled high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or VSS for lowest current consumption. The contribution from on chip pull-ups on PORTB should be considered.

The MCLR pin must be at a logic high level (VIHMC).

| Note: | It should be noted that a RESET generated |  |  |  |  |  |
|-------|-------------------------------------------|--|--|--|--|--|
|       | by a WDT time-out does not drive MCLR     |  |  |  |  |  |
|       | pin low.                                  |  |  |  |  |  |

#### 10.8.1 WAKE-UP FROM SLEEP

The device can wake-up from SLEEP through one of the following events:

- 1. External reset input on MCLR pin
- 2. Watchdog Timer Wake-up (if WDT was enabled)
- 3. Interrupt from RB0/INT pin, RB Port change, or the Peripheral Interrupt (Comparator).

The first event will cause a device reset. The two latter events are considered a continuation of program execution. The  $\overline{TO}$  and  $\overline{PD}$  bits in the STATUS register can be used to determine the cause of device reset.  $\overline{PD}$  bit, which is set on power-up is cleared when SLEEP is invoked.  $\overline{TO}$  bit is cleared if WDT wake-up occurred.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction after the SLEEP instruction after the instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have an NOP after the SLEEP instruction.

| If the global interrupts are disabled (GIE is |
|-----------------------------------------------|
| cleared), but any interrupt source has both   |
| its interrupt enable bit and the correspond-  |
| ing interrupt flag bits set, the device will  |
| immediately wake-up from sleep. The           |
| sleep instruction is completely executed.     |
|                                               |

The WDT is cleared when the device wakes-up from sleep, regardless of the source of wake-up.

| ; a1  a2  a3  a4 ; a1  a2  a3  a<br>osc1////////////////////////////////////                                                                                          | 4 Q1                  | a1 a2 a3 a4  | a1 a2 a3 a4       | ; a1  a2  a3   a4<br>/~ | ; a1  a2  a3  a4;<br>//////////////////////////////////// |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------|-------------------|-------------------------|-----------------------------------------------------------|
| CLKOUT(4)                                                                                                                                                             | Tost(2)               |              | \/                | <u>\</u> /              | \ł                                                        |
| INT pin<br>INTF flag<br>(INTCON<1>)<br>GIE bit<br>(INTCON<7>)                                                                                                         | Processor in<br>SLEEP |              | Interrupt Latency |                         |                                                           |
| INSTRUCTION FLOW                                                                                                                                                      |                       |              | I<br>I            | I<br>I                  |                                                           |
| PC PC PC+1                                                                                                                                                            | PC+2                  | X PC+2       | X PC + 2          | X 0004h                 | X 0005h                                                   |
| $\begin{array}{l} \mbox{Instruction} \\ \mbox{fetched} \end{array} \left\{ \begin{array}{l} \mbox{Inst(PC)} = \mbox{SLEEP} & \mbox{Inst(PC + 1)} \end{array} \right.$ |                       | Inst(PC + 2) | 1<br>1<br>1       | Inst(0004h)             | Inst(0005h)                                               |
| Instruction { Inst(PC - 1) SLEEP                                                                                                                                      | 1<br>1<br>1           | Inst(PC + 1) | Dummy cycle       | Dummy cycle             | Inst(0004h)                                               |
|                                                                                                                                                                       |                       |              |                   |                         |                                                           |

#### FIGURE 10-19: WAKE-UP FROM SLEEP THROUGH INTERRUPT

**Note 1:** XT, HS or LP oscillator mode assumed.

2: TOST = 1024TOSC (drawing not to scale) This delay does not occur for RC osc mode.

3: GIE = '1' assumed. In this case after wake- up, the processor jumps to the interrupt routine. If GIE = '0', execution will continue in-line.

4: CLKOUT is not available in these osc modes, but shown here for timing reference.

# PIC16CE62X

| Bit Test f, Skip if Set                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| [ <i>label</i> ] BTFSS f,b                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b < 7 \end{array}$                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| skip if (f<                                                                                                                                                                                                                                                               | b>) = 1                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| None                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 01                                                                                                                                                                                                                                                                        | 11bb                                                                                                                                                                                                                                                                      | bfff                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ffff                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| If bit 'b' in register 'f' is '1' then the next<br>instruction is skipped.<br>If bit 'b' is '1', then the next instruction<br>fetched during the current instruction<br>execution, is discarded and a NOP is<br>executed instead, making this a<br>two-cycle instruction. |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 1                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 1(2)                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| HERE<br>FALSE<br>TRUE                                                                                                                                                                                                                                                     | BTFSS<br>GOTO<br>•<br>•                                                                                                                                                                                                                                                   | FLAG,1<br>PROCESS_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _CODE                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| Before Instruction                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| After Inst                                                                                                                                                                                                                                                                | PC = a<br>ruction<br>if FLAG<1><br>PC = a<br>if FLAG<1><br>PC = a                                                                                                                                                                                                         | ddress H<br>r = 0,<br>address F,<br>r = 1,<br>address T                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ERE<br>ALSE<br>RUE                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|                                                                                                                                                                                                                                                                           | Bit Test 1<br>[label] B<br>$0 \le f \le 12$<br>$0 \le b < 7$<br>skip if (f<<br>None<br>1<br>If bit 'b' in r<br>instruction<br>If bit 'b' is '<br>fetched du<br>execution,<br>executed it<br>two-cycle it<br>1<br>1(2)<br>HERE<br>FALSE<br>TRUE<br>Before In<br>After Inst | Bit Test f, Skip if S<br>[ label ] BTFSS f,t<br>$0 \le f \le 127$<br>$0 \le b < 7$<br>skip if (f <b>) = 1<br/>None<br/>1 11bb<br/>If bit 'b' in register 'f' is<br/>instruction is skipped.<br/>If bit 'b' is '1', then the<br/>fetched during the cur<br/>executed instead, ma<br/>two-cycle instruction.<br/>1<br/>1(2)<br/>HERE BTFSS<br/>FALSE GOTO<br/>TRUE •<br/>•<br/>•<br/>Before Instruction<br/>PC = a<br/>After Instruction<br/>PC = a<br/>if FLAG&lt;1&gt;<br/>PC = a<br/>if FLAG&lt;1&gt;<br/>PC = a</b> | Bit Test f, Skip if Set[ label ] BTFSS f,b $0 \le f \le 127$ $0 \le b < 7$ skip if (f <b>) = 1None111bit 'b' in register 'f' is '1' then the<br/>instruction is skipped.If bit 'b' is '1', then the next instru-<br/>fetched during the current instru-<br/>executed instead, making this a<br/>two-cycle instruction.11(2)HEREBTFSS<br/>FLAG, 1<br/>FALSETRUE•••••••••••••••••••••••••••••••••••••••••••••••••••••••••••••••••••••••••••</b> |  |  |

| CLRF             | Clear f                                                               |         |       |      |      |
|------------------|-----------------------------------------------------------------------|---------|-------|------|------|
| Syntax:          | [label] (                                                             | CLRF f  |       |      |      |
| Operands:        | $0 \le f \le 12$                                                      | 27      |       |      |      |
| Operation:       | $\begin{array}{l} 00h \rightarrow (f) \\ 1 \rightarrow Z \end{array}$ |         |       |      |      |
| Status Affected: | Z                                                                     |         |       |      |      |
| Encoding:        | 00 0001 1fff ffff                                                     |         |       |      |      |
| Description:     | The contents of register 'f' are cleared and the Z bit is set.        |         |       |      |      |
| Words:           | 1                                                                     |         |       |      |      |
| Cycles:          | 1                                                                     |         |       |      |      |
| Example          | CLRF                                                                  | FLAC    | G_REG |      |      |
|                  | Before Instruction                                                    |         |       |      |      |
|                  | FLAG_REG = 0x5A                                                       |         |       | 0x5A |      |
|                  | After Instruction                                                     |         |       |      |      |
|                  |                                                                       | FLAG_RE | EG =  | =    | 0x00 |
|                  |                                                                       | /       | -     | _    | 1    |

| CALL                                                                                                | Call Subroutine                                                                                                                                                                                                                               |  |  |  |
|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:                                                                                             | [ <i>label</i> ] CALL k                                                                                                                                                                                                                       |  |  |  |
| Operands:                                                                                           | $0 \leq k \leq 2047$                                                                                                                                                                                                                          |  |  |  |
| Operation:                                                                                          | (PC)+ 1→ TOS,<br>k → PC<10:0>,<br>(PCLATH<4:3>) → PC<12:11>                                                                                                                                                                                   |  |  |  |
| Status Affected:                                                                                    | None                                                                                                                                                                                                                                          |  |  |  |
| Encoding:                                                                                           | 10 0kkk kkkk kkkk                                                                                                                                                                                                                             |  |  |  |
| Description:                                                                                        | Call Subroutine. First, return address<br>(PC+1) is pushed onto the stack. The<br>eleven bit immediate address is<br>loaded into PC bits <10:0>. The upper<br>bits of the PC are loaded from<br>PCLATH. CALL is a two-cycle instruc-<br>tion. |  |  |  |
| Words:                                                                                              | 1                                                                                                                                                                                                                                             |  |  |  |
| Cycles:                                                                                             | 2                                                                                                                                                                                                                                             |  |  |  |
| Example                                                                                             | HERE CALL THERE                                                                                                                                                                                                                               |  |  |  |
| Before Instruction<br>PC = Address HE<br>After Instruction<br>PC = Address THE<br>TOS = Address HEF |                                                                                                                                                                                                                                               |  |  |  |

| CLRW             | Clear W                                                                  |  |  |  |
|------------------|--------------------------------------------------------------------------|--|--|--|
| Syntax:          | [label] CLRW                                                             |  |  |  |
| Operands:        | None                                                                     |  |  |  |
| Operation:       | $\begin{array}{l} 00h \rightarrow (W) \\ 1 \rightarrow Z \end{array}$    |  |  |  |
| Status Affected: | Z                                                                        |  |  |  |
| Encoding:        | 00 0001 0000 0011                                                        |  |  |  |
| Description:     | W register is cleared. Zero bit (Z) is set.                              |  |  |  |
| Words:           | 1                                                                        |  |  |  |
| Cycles:          | 1                                                                        |  |  |  |
| Example          | CLRW                                                                     |  |  |  |
|                  | Before Instruction<br>W = 0x5A<br>After Instruction<br>W = 0x00<br>Z = 1 |  |  |  |

 $\odot$  1998-2013 Microchip Technology Inc.

# PIC16CE62X

| CLRWDT           | Clear Watchdog Timer                                                                                                                               |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [label] CLRWDT                                                                                                                                     |  |  |  |
| Operands:        | None                                                                                                                                               |  |  |  |
| Operation:       | $\begin{array}{l} 00h \rightarrow WDT \\ 0 \rightarrow WDT \ prescaler, \\ 1 \rightarrow \overline{TO} \\ 1 \rightarrow \overline{PD} \end{array}$ |  |  |  |
| Status Affected: | TO, PD                                                                                                                                             |  |  |  |
| Encoding:        | 00 0000 0110 0100                                                                                                                                  |  |  |  |
|                  | Watchdog Timer. It also resets the prescaler of the WDT. Status bits $\overline{\text{TO}}$ and $\overline{\text{PD}}$ are set.                    |  |  |  |
| Words:           | 1                                                                                                                                                  |  |  |  |
| Cycles:          | 1                                                                                                                                                  |  |  |  |
| Example          | CLRWDT                                                                                                                                             |  |  |  |
|                  | Before Instruction<br>WDT counter = ?<br>After Instruction<br>WDT counter = $0x00$<br>WDT prescaler= $0$<br>TO = $1$<br>PD = $1$                   |  |  |  |
| COMF             | Complement f                                                                                                                                       |  |  |  |
| Syntax:          | [label] COME fd                                                                                                                                    |  |  |  |

| COMI             | oomplement                                                                                                                                             |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [label] COMF f,d                                                                                                                                       |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                      |  |  |
| Operation:       | $(\overline{f}) \rightarrow (dest)$                                                                                                                    |  |  |
| Status Affected: | Z                                                                                                                                                      |  |  |
| Encoding:        | 00 1001 dfff ffff                                                                                                                                      |  |  |
| Description:     | The contents of register 'f are<br>complemented. If 'd' is 0, the result is<br>stored in W. If 'd' is 1, the result is<br>stored back in register 'f'. |  |  |
| Words:           | 1                                                                                                                                                      |  |  |
| Cycles:          | 1                                                                                                                                                      |  |  |
| Example          | COMF REG1,0                                                                                                                                            |  |  |
|                  | Before Instruction<br>REG1 = 0x13<br>After Instruction<br>REG1 = 0x13<br>W = 0xEC                                                                      |  |  |
|                  |                                                                                                                                                        |  |  |

| DECF             | Decreme                                                                                                                              | ent f                                        |     |                        |      |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----|------------------------|------|
| Syntax:          | [ label ]                                                                                                                            | DECF f,                                      | d   |                        |      |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                      |                                              |     |                        |      |
| Operation:       | (f) - 1 $\rightarrow$                                                                                                                | (dest)                                       |     |                        |      |
| Status Affected: | Z                                                                                                                                    |                                              |     |                        |      |
| Encoding:        | 00                                                                                                                                   | 0011                                         | df  | ff                     | ffff |
| Description:     | Decrement register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. |                                              |     |                        |      |
| Words:           | 1                                                                                                                                    |                                              |     |                        |      |
| Cycles:          | 1                                                                                                                                    |                                              |     |                        |      |
| Example          | DECF                                                                                                                                 | CNT,                                         | 1   |                        |      |
|                  | Before In<br>After Inst                                                                                                              | struction<br>CNT<br>Z<br>ruction<br>CNT<br>Z | = = | 0x01<br>0<br>0x00<br>1 | )    |

| DECFSZ           | Decrement f, Skip if 0                                                                                                                                                                                                                                                                                                        |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [label] DECFSZ f,d                                                                                                                                                                                                                                                                                                            |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                                                                                                                                               |  |  |  |
| Operation:       | (f) - 1 $\rightarrow$ (dest); skip if result = 0                                                                                                                                                                                                                                                                              |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                          |  |  |  |
| Encoding:        | 00 1011 dfff ffff                                                                                                                                                                                                                                                                                                             |  |  |  |
| Description:     | Ine contents of register 't are<br>decremented. If 'd' is 0, the result is<br>placed in the W register. If 'd' is 1, the<br>result is placed back in register 'f'.<br>If the result is 0, the next instruction,<br>which is already fetched, is discarded.<br>A NOP is executed instead making it a<br>two-cycle instruction. |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Cycles:          | 1(2)                                                                                                                                                                                                                                                                                                                          |  |  |  |
| Example          | HERE DECFSZ CNT, 1<br>GOTO LOOP<br>CONTINUE<br>•<br>•                                                                                                                                                                                                                                                                         |  |  |  |
|                  | $\begin{array}{rcl} Before \ Instruction \\ PC &= & address \ {\tt HERE} \\ After \ Instruction \\ CNT &= & CNT - 1 \\ if \ CNT &= & 0, \\ PC &= & address \ {\tt CONTINUE} \\ if \ CNT \neq & 0, \\ PC &= & address \ {\tt HERE+1} \\ \end{array}$                                                                           |  |  |  |

| GOTO                              | Unconditional Branch                                                                                                                                                                               | INCFSZ           | Increment f, Skip if 0                                                                                                                                                                                                                                                                                                        |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                           | [ <i>label</i> ] GOTO k                                                                                                                                                                            | Syntax:          | [label] INCFSZ f,d                                                                                                                                                                                                                                                                                                            |
| Operands:                         | $0 \le k \le 2047$                                                                                                                                                                                 | Operands:        | $0 \leq f \leq 127$                                                                                                                                                                                                                                                                                                           |
| Operation:                        | $k \rightarrow PC < 10:0 >$                                                                                                                                                                        |                  | d ∈ [0,1]                                                                                                                                                                                                                                                                                                                     |
|                                   | $PCLATH<4:3> \rightarrow PC<12:11>$                                                                                                                                                                | Operation:       | (f) + 1 $\rightarrow$ (dest), skip if result = 0                                                                                                                                                                                                                                                                              |
| Status Affected:                  | None                                                                                                                                                                                               | Status Affected: | None                                                                                                                                                                                                                                                                                                                          |
| Encoding:                         | 10 1kkk kkkk kkkk                                                                                                                                                                                  | Encoding:        | 00 1111 dfff ffff                                                                                                                                                                                                                                                                                                             |
| Description:<br>Words:<br>Cycles: | GOTO is an unconditional branch. The<br>eleven bit immediate value is loaded<br>into PC bits <10:0>. The upper bits of<br>PC are loaded from PCLATH<4:3>.<br>GOTO is a two-cycle instruction.<br>1 | Description:     | The contents of register 'f' are<br>incremented. If 'd' is 0, the result is<br>placed in the W register. If 'd' is 1, the<br>result is placed back in register 'f'.<br>If the result is 0, the next instruction,<br>which is already fetched, is discarded.<br>A NOP is executed instead making it a<br>two curls instruction |
| Example                           | GOTO THERE                                                                                                                                                                                         | Words:           | 1                                                                                                                                                                                                                                                                                                                             |
|                                   | After Instruction                                                                                                                                                                                  | Cycles:          | 1(2)                                                                                                                                                                                                                                                                                                                          |
|                                   | PC = Address THERE                                                                                                                                                                                 | Example          | HERE INCFSZ CNT, 1<br>GOTO LOOP<br>CONTINUE •                                                                                                                                                                                                                                                                                 |

 $\begin{array}{rcl} Before \ Instruction \\ PC & = & address \ HERE \\ After \ Instruction \\ CNT & = & CNT + 1 \\ if \ CNT = & 0, \\ PC & = & address \ CONTINUE \\ if \ CNT \neq & 0, \\ PC & = & address \ HERE \ +1 \\ \end{array}$ 

| INCF             | Increment f                                                                                                                                                                             |  |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [label] INCF f,d                                                                                                                                                                        |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                         |  |  |  |  |  |  |
| Operation:       | (f) + 1 $\rightarrow$ (dest)                                                                                                                                                            |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                                       |  |  |  |  |  |  |
| Encoding:        | 00 1010 dfff ffff                                                                                                                                                                       |  |  |  |  |  |  |
| Description:     | The contents of register 'f' are<br>incremented. If 'd' is 0, the result is<br>placed in the W register. If 'd' is 1, the<br>result is placed back in register 'f'.                     |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                       |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                                       |  |  |  |  |  |  |
| Example          | INCF CNT, 1                                                                                                                                                                             |  |  |  |  |  |  |
|                  | $\begin{array}{rrrr} \text{Before Instruction} \\ & \text{CNT} & = & 0 \text{xFF} \\ & Z & = & 0 \end{array}$<br>After Instruction $\begin{array}{rrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrr$ |  |  |  |  |  |  |

| IORLW            | Inclusive OR Literal with W                                                                                            |  |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] IORLW k                                                                                               |  |  |  |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                                      |  |  |  |  |  |  |
| Operation:       | (W) .OR. $k \rightarrow$ (W)                                                                                           |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                      |  |  |  |  |  |  |
| Encoding:        | 11 1000 kkkk kkkk                                                                                                      |  |  |  |  |  |  |
| Description:     | The contents of the W register are<br>OR'ed with the eight bit literal 'k'. The<br>result is placed in the W register. |  |  |  |  |  |  |
| Words:           | 1                                                                                                                      |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                      |  |  |  |  |  |  |
| Example          | IORLW 0x35                                                                                                             |  |  |  |  |  |  |
|                  | Before Instruction<br>W = 0x9A<br>After Instruction<br>W = 0xBF<br>Z = 1                                               |  |  |  |  |  |  |

# PIC16CE62X

| IORWF            | Inclusive OR W with f                                                                                                                                                |  |  |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Syntax:          | [label] IORWF f,d                                                                                                                                                    |  |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                    |  |  |  |  |  |  |  |
| Operation:       | (W) .OR. (f) $\rightarrow$ (dest)                                                                                                                                    |  |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                    |  |  |  |  |  |  |  |
| Encoding:        | 00 0100 dfff ffff                                                                                                                                                    |  |  |  |  |  |  |  |
| Description:     | Inclusive OR the W register with<br>register 'f'. If 'd' is 0, the result is<br>placed in the W register. If 'd' is 1, the<br>result is placed back in register 'f'. |  |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                    |  |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                    |  |  |  |  |  |  |  |
| Example          | IORWF RESULT, 0                                                                                                                                                      |  |  |  |  |  |  |  |
|                  | Before Instruction<br>RESULT = 0x13<br>W = 0x91                                                                                                                      |  |  |  |  |  |  |  |
|                  | After Instruction                                                                                                                                                    |  |  |  |  |  |  |  |
|                  | RESULT = 0x13                                                                                                                                                        |  |  |  |  |  |  |  |
|                  | W = 0x93<br>7 - 1                                                                                                                                                    |  |  |  |  |  |  |  |
|                  | ∠ = I                                                                                                                                                                |  |  |  |  |  |  |  |

| MOVF             | Move f                                                                                                                                                                                                                      |  |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [label] MOVF f,d                                                                                                                                                                                                            |  |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>d $\in [0,1]$                                                                                                                                                                                          |  |  |  |  |  |  |
| Operation:       | $(f) \rightarrow (dest)$                                                                                                                                                                                                    |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                                                                           |  |  |  |  |  |  |
| Encoding:        | 00 1000 dfff ffff                                                                                                                                                                                                           |  |  |  |  |  |  |
|                  | to a destination dependant upon the status of d. If $d = 0$ , destination is W register. If $d = 1$ , the destination is file register f itself. $d = 1$ is useful to test a file register since status flag Z is affected. |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                           |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                                                                           |  |  |  |  |  |  |
| Example          | MOVF FSR, 0                                                                                                                                                                                                                 |  |  |  |  |  |  |
|                  | After Instruction<br>W = value in FSR register<br>Z = 1                                                                                                                                                                     |  |  |  |  |  |  |

| MOVLW            | Move Lit                                                                                   | Move Literal to W   |      |      |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------|---------------------|------|------|--|--|--|--|
| Syntax:          | [ label ]                                                                                  | MOVLW               | / k  |      |  |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                          |                     |      |      |  |  |  |  |
| Operation:       | $k \rightarrow (W)$                                                                        | $k \rightarrow (W)$ |      |      |  |  |  |  |
| Status Affected: | None                                                                                       |                     |      |      |  |  |  |  |
| Encoding:        | 11                                                                                         | 00xx                | kkkk | kkkk |  |  |  |  |
| Description:     | The eight bit literal 'k' is loaded into W register. The don't cares will assemble as 0's. |                     |      |      |  |  |  |  |
| Words:           | 1                                                                                          |                     |      |      |  |  |  |  |
| Cycles:          | 1                                                                                          |                     |      |      |  |  |  |  |
| Example          | MOVLW                                                                                      | 0x5A                |      |      |  |  |  |  |
|                  | After Instruction<br>W = 0x5A                                                              |                     |      |      |  |  |  |  |

| MOVWF            | Move W                | to f                                               |             |                                      |              |  |  |
|------------------|-----------------------|----------------------------------------------------|-------------|--------------------------------------|--------------|--|--|
| Syntax:          | [ label ]             | MOVW                                               | = f         |                                      |              |  |  |
| Operands:        | $0 \le f \le 12$      | 7                                                  |             |                                      |              |  |  |
| Operation:       | $(W) \rightarrow (f)$ |                                                    |             |                                      |              |  |  |
| Status Affected: | None                  |                                                    |             |                                      |              |  |  |
| Encoding:        | 0 0                   | 0000                                               | 1ff         | f                                    | ffff         |  |  |
| Description:     | Move data<br>'f'.     | from W r                                           | egiste      | er to r                              | register     |  |  |
| Words:           | 1                     |                                                    |             |                                      |              |  |  |
| Cycles:          | 1                     |                                                    |             |                                      |              |  |  |
| Example          | MOVWF                 | OPT                                                | TION        |                                      |              |  |  |
|                  | Before In:            | struction<br>OPTION<br>W<br>ruction<br>OPTION<br>W | =<br>=<br>= | 0xFF<br>0x4F<br>0x4F<br>0x4F<br>0x4F | <del>.</del> |  |  |

| SUBLW               | Subtract W from Literal SUBWF                                                                                                        |                           | Subtract W from f                                                                                     |  |  |  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:             | [ <i>label</i> ] SUBLW k                                                                                                             | Syntax:                   | [ <i>label</i> ] SUBWF f,d                                                                            |  |  |  |
| Operands:           | $0 \le k \le 255$                                                                                                                    | Operands:                 | $0 \le f \le 127$                                                                                     |  |  |  |
| Operation:          | $k - (W) \rightarrow (W)$                                                                                                            |                           | d ∈ [0,1]                                                                                             |  |  |  |
| Status<br>Affected: | C, DC, Z                                                                                                                             | Operation:<br>Status      | (f) - (W) $\rightarrow$ (dest)<br>C, DC, Z                                                            |  |  |  |
| Encoding:           | 11 110x kkkk kkkk                                                                                                                    | Affected:                 | ·                                                                                                     |  |  |  |
| Description:        | The W register is subtracted (2's com-<br>plement method) from the eight bit literal<br>'k'. The result is placed in the W register. | Encoding:<br>Description: | 00 0010 dfff ffff   Subtract (2's complement method)   W register from register 'f'. If 'd' is 0, the |  |  |  |
| Words:              | 1                                                                                                                                    |                           | result is stored in the W register. If 'd' is 1,                                                      |  |  |  |
| Cycles:             | 1                                                                                                                                    | Words:                    |                                                                                                       |  |  |  |
| Example 1:          | SUBLW 0x02                                                                                                                           | Cycles:                   | 1                                                                                                     |  |  |  |
|                     | Before Instruction                                                                                                                   | Example 1                 | '<br>SIIBWE DECI 1                                                                                    |  |  |  |
|                     | W = 1 $C = ?$                                                                                                                        |                           | Before Instruction                                                                                    |  |  |  |
|                     | After Instruction<br>W = 1<br>C = 1; result is positive                                                                              |                           | REG1 = 3<br>W = 2<br>C = ?                                                                            |  |  |  |
| Example 2:          | Before Instruction                                                                                                                   |                           | After Instruction                                                                                     |  |  |  |
|                     | W = 2<br>C = ?                                                                                                                       |                           | REG1 = 1<br>W = 2<br>C = 1; result is positive                                                        |  |  |  |
|                     | After Instruction                                                                                                                    | Example 2:                | Before Instruction                                                                                    |  |  |  |
| Example 3:          | W = 0<br>C = 1; result is zero<br>Before Instruction                                                                                 |                           | REG1 = 2<br>W = 2<br>C = ?                                                                            |  |  |  |
|                     | W = 3                                                                                                                                |                           | After Instruction                                                                                     |  |  |  |
|                     | C = ?<br>After Instruction                                                                                                           |                           | REG1 = 0<br>W = 2<br>C = 1; result is zero                                                            |  |  |  |
|                     | W = 0xFF<br>C = 0; result is nega-                                                                                                   | Example 3:                | Before Instruction                                                                                    |  |  |  |
|                     | tive                                                                                                                                 |                           | REG1 = 1<br>W = 2<br>C = ?                                                                            |  |  |  |
|                     |                                                                                                                                      |                           | After Instruction                                                                                     |  |  |  |
|                     |                                                                                                                                      |                           | REG1 = 0xFF<br>W = 2<br>C = 0; result is negative                                                     |  |  |  |

# 13.4 <u>Timing Parameter Symbology</u>

The timing parameter symbols have been created with one of the following formats:

- 1. TppS2ppS
- 2. TppS

| Т       |                                         |     |              |
|---------|-----------------------------------------|-----|--------------|
| F       | Frequency                               | Т   | Time         |
| Lowerca | ase subscripts (pp) and their meanings: |     |              |
| рр      |                                         |     |              |
| ck      | CLKOUT                                  | OSC | OSC1         |
| io      | I/O port                                | t0  | TOCKI        |
| mc      | MCLR                                    |     |              |
| Upperca | ase letters and their meanings:         |     |              |
| S       |                                         |     |              |
| F       | Fall                                    | Р   | Period       |
| Н       | High                                    | R   | Rise         |
| I       | Invalid (Hi-impedance)                  | V   | Valid        |
| L       | Low                                     | Z   | Hi-Impedance |

#### FIGURE 13-4: LOAD CONDITIONS



# 14.0 PACKAGING INFORMATION

# 18-Lead Ceramic Dual In-line with Window (JW) – 300 mil (CERDIP)

For the most current package drawings, please see the Microchip Packaging Specification located Note: at http://www.microchip.com/packaging



|                            | Units | INCHES* |      |      | MILLIMETERS |       |       |
|----------------------------|-------|---------|------|------|-------------|-------|-------|
| Dimensior                  | MIN   | NOM     | MAX  | MIN  | NOM         | MAX   |       |
| Number of Pins             | n     |         | 18   |      |             | 18    |       |
| Pitch                      | р     |         | .100 |      |             | 2.54  |       |
| Top to Seating Plane       | Α     | .170    | .183 | .195 | 4.32        | 4.64  | 4.95  |
| Ceramic Package Height     | A2    | .155    | .160 | .165 | 3.94        | 4.06  | 4.19  |
| Standoff                   | A1    | .015    | .023 | .030 | 0.38        | 0.57  | 0.76  |
| Shoulder to Shoulder Width | E     | .300    | .313 | .325 | 7.62        | 7.94  | 8.26  |
| Ceramic Pkg. Width         | E1    | .285    | .290 | .295 | 7.24        | 7.37  | 7.49  |
| Overall Length             | D     | .880    | .900 | .920 | 22.35       | 22.86 | 23.37 |
| Tip to Seating Plane       | L     | .125    | .138 | .150 | 3.18        | 3.49  | 3.81  |
| Lead Thickness             | С     | .008    | .010 | .012 | 0.20        | 0.25  | 0.30  |
| Upper Lead Width           | B1    | .050    | .055 | .060 | 1.27        | 1.40  | 1.52  |
| Lower Lead Width           | В     | .016    | .019 | .021 | 0.41        | 0.47  | 0.53  |
| Overall Row Spacing        | eB    | .345    | .385 | .425 | 8.76        | 9.78  | 10.80 |
| Window Width               | W1    | .130    | .140 | .150 | 3.30        | 3.56  | 3.81  |
| Window Length              | W2    | .190    | .200 | .210 | 4.83        | 5.08  | 5.33  |

\*Controlling Parameter JEDEC Equivalent: MO-036 Drawing No. C04-010