

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                          |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 4MHz                                                                         |
| Connectivity               | -                                                                            |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                             |
| Number of I/O              | 13                                                                           |
| Program Memory Size        | 3.5KB (2K x 14)                                                              |
| Program Memory Type        | OTP                                                                          |
| EEPROM Size                | 128 x 8                                                                      |
| RAM Size                   | 128 x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                    |
| Data Converters            | <u>.</u>                                                                     |
| Oscillator Type            | External                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                               |
| Supplier Device Package    | 20-SSOP                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16ce625t-04i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Table of Contents**

| 1.0   | General Description                           | 3     |
|-------|-----------------------------------------------|-------|
| 2.0   | PIC16CE62X Device Varieties                   | 5     |
| 3.0   | Architectural Overview                        |       |
| 4.0   | Memory Organization                           | 11    |
| 5.0   | I/O Ports                                     |       |
| 6.0   | EEPROM Peripheral Operation                   | 29    |
| 7.0   | Timer0 Module                                 |       |
| 8.0   | Comparator Module                             | 41    |
| 9.0   | Voltage Reference Module                      | 47    |
| 10.0  | Special Features of the CPU                   | 49    |
| 11.0  | Instruction Set Summary                       | 65    |
|       | Development Support                           |       |
|       | Electrical Specifications                     |       |
| 14.0  | Packaging Information                         | 97    |
| Appe  | ndix A: Code for Accessing EEPROM Data Memory | 103   |
| Index |                                               | 105   |
| On Li | ne Support                                    | . 107 |
| Read  | ne Support<br>er Response                     | 108   |
| PIC1  | 6CE62X Product Identification System          | . 109 |

#### To Our Valued Customers

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number. e.g., DS30000A is version A of document DS30000.

#### New Customer Notification System

Register on our web site (www.microchip.com/cn) to receive the most current information on our products.

#### Errata

An errata sheet may exist for current devices, describing minor operational differences (from the data sheet) and recommended workarounds. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (480) 786-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Corrections to this Data Sheet**

We constantly strive to improve the quality of all our products and documentation. We have spent a great deal of time to ensure that this document is correct. However, we realize that we may have missed a few things. If you find any information that is missing or appears in error, please:

- Fill out and mail in the reader response form in the back of this data sheet.
- E-mail us at webmaster@microchip.com.

We appreciate your assistance in making this a better document.

#### FIGURE 4-4: DATA MEMORY MAP FOR THE PIC16CE623/624

| File<br>Address | 3                                         | -                   | File<br>Address |
|-----------------|-------------------------------------------|---------------------|-----------------|
| 00h             | INDF <sup>(1)</sup>                       | INDF <sup>(1)</sup> | 80h             |
| 01h             | TMR0                                      | OPTION              | 81h             |
| 02h             | PCL                                       | PCL                 | 82h             |
| 03h             | STATUS                                    | STATUS              | 83h             |
| 04h             | FSR                                       | FSR                 | 84h             |
| 05h             | PORTA                                     | TRISA               | 85h             |
| 06h             | PORTB                                     | TRISB               | 86h             |
| 07h             |                                           |                     | 87h             |
| 08h             |                                           |                     | 88h             |
| 09h             |                                           |                     | 89h             |
| 0Ah             | PCLATH                                    | PCLATH              | 8Ah             |
| 0Bh             | INTCON                                    | INTCON              | 8Bh             |
| 0Ch             | PIR1                                      | PIE1                | 8Ch             |
| 0Dh             |                                           |                     | 8Dh             |
| 0Eh             |                                           | PCON                | 8Eh             |
| 0Fh             |                                           |                     | 8Fh             |
| 10h             |                                           | EEINTF              | 90h             |
| 11h             |                                           |                     | 91h             |
| 12h             |                                           |                     | 92h             |
| 13h             |                                           |                     | 93h             |
| 14h             |                                           |                     | 94h             |
| 15h             |                                           |                     | 95h             |
| 16h             |                                           |                     | 96h             |
| 17h             |                                           |                     | 97h             |
| 18h             |                                           |                     | 98h             |
| 19h             |                                           |                     | 99h             |
| 1Ah             |                                           |                     | 9Ah             |
| 1Bh             |                                           |                     | 9Bh             |
| 1Ch             |                                           |                     | 9Ch             |
| 1Dh             |                                           |                     | 9Dh             |
| 1Eh             |                                           |                     | 9Eh             |
| 1Fh             | CMCON                                     | VRCON               | 9Fh             |
| 20h             |                                           |                     | A0h             |
|                 | General<br>Purpose<br>Register            |                     |                 |
|                 |                                           |                     |                 |
|                 |                                           |                     | EFh             |
|                 |                                           | Accesses            | F0h             |
| 7Fh             |                                           | 70h-7Fh             | FFh             |
| / [1]           | Bank 0                                    | Bank 1              |                 |
|                 | blemented data me<br>Not a physical regis | •                   | ead as '0'.     |

#### FIGURE 4-5: DATA MEMORY MAP FOR THE PIC16CE625

| File     |                      |                     | File       |
|----------|----------------------|---------------------|------------|
| Address  | ;                    |                     | Address    |
| 00h      | INDF <sup>(1)</sup>  | INDF <sup>(1)</sup> | 80h        |
| 01h      | TMR0                 | OPTION              | 81h        |
| 02h      | PCL                  | PCL                 | 82h        |
| 03h      | STATUS               | STATUS              | 83h        |
| 04h      | FSR                  | FSR                 | 84h        |
| 05h      | PORTA                | TRISA               | 85h        |
| 06h      | PORTB                | TRISB               | 86h        |
| 07h      |                      |                     | 87h        |
| 08h      |                      |                     | 88h        |
| 09h      |                      |                     | 89h        |
| 0Ah      | PCLATH               | PCLATH              | 8Ah        |
| 0Bh      | INTCON               | INTCON              | 8Bh        |
| 0Ch      | PIR1                 | PIE1                | 8Ch        |
| 0Dh      |                      |                     | 8Dh        |
| 0Eh      |                      | PCON                | 8Eh        |
| 0Fh      |                      |                     | 8Fh        |
| 10h      |                      | EEINTF              | 90h        |
| 11h      |                      |                     | 91h        |
| 12h      |                      |                     | 92h        |
| 13h      |                      |                     | 93h        |
| 14h      |                      |                     | 94h        |
| 15h      |                      |                     | 95h        |
| 16h      |                      |                     | 96h        |
| 17h      |                      |                     | 97h        |
| 18h      |                      |                     | 98h        |
| 19h      |                      |                     | 99h        |
| 1Ah      |                      |                     | 9Ah        |
| 1Bh      |                      |                     | 9Bh        |
| 1Ch      |                      |                     | 9Ch        |
| 1Dh      |                      |                     | 9Dh        |
| 1Eh      |                      |                     | 9Eh        |
| 1Fh      | CMCON                | VRCON               | 9Fh        |
| 20h      |                      |                     | A0h        |
|          | General              | General             | AUII       |
|          | Purpose<br>Register  | Purpose<br>Register |            |
|          | negistei             | negister            | BFh        |
|          |                      |                     | C0h        |
|          |                      |                     |            |
|          |                      | _                   | F0h        |
|          |                      | Accesses            |            |
| 751      |                      | 70h-7Fh             | FFh        |
| 7Fh I    | Bank 0               | Bank 1              | J FFN      |
| <b>—</b> |                      |                     |            |
|          | plemented data me    |                     | ad as '0'. |
| Note 1:  | Not a physical regis | ster.               |            |

#### 4.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and peripheral functions for controlling the desired operation of the device (Table 4-1). These registers are static RAM. The special registers can be classified into two sets (core and peripheral). The Special Function Registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section of that peripheral feature.

| Address | Name          | Bit 7                  | Bit 6              | Bit 5       | Bit 4         | Bit 3        | Bit 2        | Bit 1        | Bit 0      | Value on<br>POR Reset | Value on all<br>other<br>resets <sup>(1)</sup> |
|---------|---------------|------------------------|--------------------|-------------|---------------|--------------|--------------|--------------|------------|-----------------------|------------------------------------------------|
| Bank 0  |               |                        |                    |             |               |              |              |              |            |                       |                                                |
| 00h     | INDF          | Addressin<br>register) | ig this locat      | a physical  | xxxx xxxx     | xxxx xxxx    |              |              |            |                       |                                                |
| 01h     | TMR0          | Timer0 M               | odule's Reg        | jister      |               |              |              |              |            | xxxx xxxx             | uuuu uuuu                                      |
| 02h     | PCL           | Program (              | Counter's (F       | PC) Least S | Significant B | yte          |              |              |            | 0000 0000             | 0000 0000                                      |
| 03h     | STATUS        | IRP <sup>(2)</sup>     | RP1 <sup>(2)</sup> | RP0         | TO            | PD           | Z            | DC           | С          | 0001 1xxx             | 000q quuu                                      |
| 04h     | FSR           | Indirect da            | ata memory         | address p   | ointer        |              | I            |              | I          | xxxx xxxx             | uuuu uuuu                                      |
| 05h     | PORTA         |                        |                    |             | RA4           | RA3          | RA2          | RA1          | RA0        | x 0000                | u 0000                                         |
| 06h     | PORTB         | RB7                    | RB6                | RB5         | RB4           | RB3          | RB2          | RB1          | RB0        | xxxx xxxx             | uuuu uuuu                                      |
| 07h     | Unimplemented |                        | 1                  |             | 1             |              | 1            |              | 1          | -                     | -                                              |
| 08h     | Unimplemented |                        |                    |             |               |              |              |              |            | -                     | _                                              |
| 09h     | Unimplemented |                        |                    |             |               |              |              |              |            | -                     | _                                              |
| 0Ah     | PCLATH        | _                      |                    | _           | Write buff    | er for upper | 5 bits of pr | ogram cou    | nter       | 0 0000                | 0 0000                                         |
| 0Bh     | INTCON        | GIE                    | PEIE               | TOIE        | INTE          | RBIE         | TOIF         | INTF         | RBIF       | 0000 000x             | 0000 000u                                      |
| 0Ch     | PIR1          | —                      | CMIF               | —           | —             | —            | —            | —            | —          | - 0                   | -0                                             |
| 0Dh-1Eh | Unimplemented |                        |                    |             |               |              |              |              |            | —                     | _                                              |
| 1Fh     | CMCON         | C2OUT                  | C10UT              | _           |               | CIS          | CM2          | CM1          | CM0        | 00 0000               | 00 0000                                        |
| Bank 1  |               |                        |                    |             |               |              |              |              |            |                       |                                                |
| 80h     | INDF          | Addressin<br>register) | ig this locat      | ion uses co | ontents of F  | SR to addre  | ess data me  | emory (not a | a physical | xxxx xxxx             | xxxx xxxx                                      |
| 81h     | OPTION        | RBPU                   | INTEDG             | TOCS        | T0SE          | PSA          | PS2          | PS1          | PS0        | 1111 1111             | 1111 1111                                      |
| 82h     | PCL           | Program (              | Counter's (F       | PC) Least S | Significant B | yte          | 1            |              | 1          | 0000 0000             | 0000 0000                                      |
| 83h     | STATUS        | IRP                    | RP1                | RP0         | TO            | PD           | Z            | DC           | С          | 0001 1xxx             | 000q quuu                                      |
| 84h     | FSR           | Indirect da            | ata memory         | address p   | ointer        |              | 1            |              | 1          | xxxx xxxx             | uuuu uuuu                                      |
| 85h     | TRISA         | _                      |                    |             | TRISA4        | TRISA3       | TRISA2       | TRISA1       | TRISA0     | 1 1111                | 1 1111                                         |
| 86h     | TRISB         | TRISB7                 | TRISB6             | TRISB5      | TRISB4        | TRISB3       | TRISB2       | TRISB1       | TRISB0     | 1111 1111             | 1111 1111                                      |
| 87h     | Unimplemented |                        |                    |             |               |              |              |              |            | -                     | -                                              |
| 88h     | Unimplemented |                        |                    |             |               |              |              |              |            | -                     | -                                              |
| 89h     | Unimplemented |                        |                    |             |               |              |              |              |            | -                     | -                                              |
| 8Ah     | PCLATH        | _                      |                    | _           | Write buff    | er for upper | 5 bits of pr | ogram cou    | nter       | 0 0000                | 0 0000                                         |
| 8Bh     | INTCON        | GIE                    | PEIE               | TOIE        | INTE          | RBIE         | T0IF         | INTF         | RBIF       | 0000 000x             | 0000 000u                                      |
| 8Ch     | PIE1          | _                      | CMIE               | _           | —             | _            | —            | _            | —          | -0                    | -0                                             |
| 8Dh     | Unimplemented |                        |                    |             |               |              |              |              |            | -                     | -                                              |
| 8Eh     | PCON          | —                      | —                  | —           | _             | —            | —            | POR          | BOD        | 0x                    | uq                                             |
| 8Fh-9Eh | Unimplemented |                        |                    |             |               |              |              |              |            | -                     | -                                              |
| 90h     | EEINTF        | —                      | —                  | —           | _             | —            | EESCL        | EESDA        | EEVDD      | 111                   | 111                                            |
| 9Fh     | VRCON         | VREN                   | VROE               | VRR         | _             | VR3          | VR2          | VR1          | VR0        | 000- 0000             | 000- 0000                                      |

#### TABLE 4-1: SPECIAL REGISTERS FOR THE PIC16CE62X

Legend: — = Unimplemented locations read as '0', u = unchanged, x = unknown, q = value depends on condition, shaded = unimplemented

Note 1: Other (non power-up) resets include MCLR reset, Brown-out Reset and Watchdog Timer Reset during normal operation.

Note 2: IRP & RPI bits are reserved; always maintain these bits clear.

#### 4.2.2.2 OPTION REGISTER

The OPTION register is a readable and writable register which contains various control bits to configure the TMR0/WDT prescaler, the external RB0/INT interrupt, TMR0 and the weak pull-ups on PORTB.

Note: To achieve a 1:1 prescaler assignment for TMR0, assign the prescaler to the WDT (PSA = 1).

# REGISTER 4-2: OPTION REGISTER (ADDRESS 81H)

| R/W-1    | R/W-1                                                | R/W-1                                                       | R/W-1        | R/W-1      | R/W-1                  | R/W-1      | R/W-1 |                                                                                                                   |
|----------|------------------------------------------------------|-------------------------------------------------------------|--------------|------------|------------------------|------------|-------|-------------------------------------------------------------------------------------------------------------------|
| RBPU     | INTEDG                                               | TOCS                                                        | TOSE         | PSA        | PS2                    | PS1        | PS0   | R = Readable bit                                                                                                  |
| bit7     |                                                      |                                                             |              |            |                        |            | bitO  | W = Writable bit<br>U = Unimplemented bit,<br>read as '0'<br>-n = Value at POR reset<br>-x = Unknown at POR reset |
| bit 7:   | <b>RBPU</b> : PO<br>1 = PORTE<br>0 = PORTE           | 3 pull-ups                                                  | are disal    | oled       | lividual port          | latch valu | es    |                                                                                                                   |
| bit 6:   | INTEDG: In<br>1 = Interrup<br>0 = Interrup           | ot on rising                                                | g edge o     | f RB0/INT  |                        |            |       |                                                                                                                   |
| bit 5:   | <b>TOCS</b> : TMF<br>1 = Transiti<br>0 = Interna     | ion on RA                                                   | 4/T0CKI      | pin        | (OUT)                  |            |       |                                                                                                                   |
| bit 4:   |                                                      | ent on hig                                                  | h-to-low     | transition | on RA4/T0<br>on RA4/T0 |            |       |                                                                                                                   |
| bit 3:   | <b>PSA</b> : Prese<br>1 = Presca<br>0 = Presca       | ler is assi                                                 | gned to t    | he WDT     | ) module               |            |       |                                                                                                                   |
| bit 2-0: | <b>PS&lt;2:0&gt;</b> : F                             | Prescaler I                                                 | Rate Sele    | ect bits   |                        |            |       |                                                                                                                   |
|          | Bit Value                                            | TMR0 Ra                                                     | te WD1       | Γ Rate     |                        |            |       |                                                                                                                   |
|          | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 1:2<br>1:4<br>1:8<br>1:16<br>1:32<br>1:64<br>1:128<br>1:256 | 1 :<br>3 1 : | 2<br>4     |                        |            |       |                                                                                                                   |

| Name    | Bit # | Buffer Type           | Function                                                                                                                |
|---------|-------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|
| RB0/INT | bit0  | TTL/ST <sup>(1)</sup> | Input/output or external interrupt input. Internal software programmable weak pull-up.                                  |
| RB1     | bit1  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB2     | bit2  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB3     | bit3  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB4     | bit4  | TTL                   | Input/output pin (with interrupt on change). Internal software programmable weak pull-up.                               |
| RB5     | bit5  | TTL                   | Input/output pin (with interrupt on change). Internal software programmable weak pull-up.                               |
| RB6     | bit6  | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming clock pin. |
| RB7     | bit7  | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt on change). Internal software programmable weak pull-up. Serial programming data pin.  |

TABLE 5-3: PORTB FUNCTIONS

Legend: ST = Schmitt Trigger, TTL = TTL input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

**Note 2:** This buffer is a Schmitt Trigger input when used in serial programming mode.

# TABLE 5-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Address | Name   | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on:<br>POR | Value on<br>All Other<br>Resets |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|------------------|---------------------------------|
| 06h     | PORTB  | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | xxxx xxxx        | uuuu uuuu                       |
| 86h     | TRISB  | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | 1111 1111        | 1111 1111                       |
| 81h     | OPTION | RBPU   | INTEDG | TOCS   | T0SE   | PSA    | PS2    | PS1    | PS0    | 1111 1111        | 1111 1111                       |

Legend: u = unchanged, x = unknown

**Note:** Shaded bits are not used by PORTB.





#### FIGURE 6-8: RANDOM READ

BUS ACTIVITY

. .

A C K

DATAn



DATAn + 1

DATAn + 2

N O

A C K

DATAn + X

# 7.0 TIMER0 MODULE

The Timer0 module timer/counter has the following features:

- 8-bit timer/counter
- Readable and writable
- 8-bit software programmable prescaler
- Internal or external clock select
- Interrupt on overflow from FFh to 00h
- Edge select for external clock

Figure 7-1 is a simplified block diagram of the Timer0 module.

Timer mode is selected by clearing the TOCS bit (OPTION<5>). In timer mode, the TMR0 will increment every instruction cycle (without prescaler). If Timer0 is written, the increment is inhibited for the following two cycles (Figure 7-2 and Figure 7-3). The user can work around this by writing an adjusted value to TMR0.

Counter mode is selected by setting the T0CS bit. In this mode Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the source edge (T0SE) control bit (OPTION<4>). Clearing the TOSE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 7.2.

The prescaler is shared between the Timer0 module and the Watchdog Timer. The prescaler assignment is controlled in software by the control bit PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale value of 1:2, 1:4, ..., 1:256 are selectable. Section 7.3 details the operation of the prescaler.

#### 7.1 <u>Timer0 Interrupt</u>

Timer0 interrupt is generated when the TMR0 register timer/counter overflows from FFh to 00h. This overflow sets the T0IF bit. The interrupt can be masked by clearing the T0IE bit (INTCON<5>). The T0IF bit (INTCON<2>) must be cleared in software by the Timer0 module interrupt service routine before re-enabling this interrupt. The Timer0 interrupt cannot wake the processor from SLEEP since the timer is shut off during SLEEP. See Figure 7-4 for Timer0 interrupt timing.



#### FIGURE 7-2: TIMER0 (TMR0) TIMING: INTERNAL CLOCK/NO PRESCALER



#### 7.2 Using Timer0 with External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

#### 7.2.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 7-5). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple-counter type prescaler so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple-counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4TOSC (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

#### 7.2.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the TMR0 is actually incremented. Figure 7-5 shows the delay from the external clock edge to the timer incrementing.



#### FIGURE 7-5: TIMER0 TIMING WITH EXTERNAL CLOCK

#### 10.8 Power-Down Mode (SLEEP)

The Power-down mode is entered by executing a SLEEP instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the  $\overline{PD}$  bit in the STATUS register is cleared, the  $\overline{TO}$  bit is set and the oscillator driver is turned off. The I/O ports maintain the status they had before SLEEP was executed (driving high, low, or hi-impedance).

For lowest current consumption in this mode, all I/O pins should be either at VDD or VSS, with no external circuitry drawing current from the I/O pin, and the comparators and VREF should be disabled. I/O pins that are hi-impedance inputs should be pulled high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or VSS for lowest current consumption. The contribution from on chip pull-ups on PORTB should be considered.

The MCLR pin must be at a logic high level (VIHMC).

| Note: | It should be noted that a RESET generated |
|-------|-------------------------------------------|
|       | by a WDT time-out does not drive MCLR     |
|       | pin low.                                  |

#### 10.8.1 WAKE-UP FROM SLEEP

The device can wake-up from SLEEP through one of the following events:

- 1. External reset input on MCLR pin
- 2. Watchdog Timer Wake-up (if WDT was enabled)
- 3. Interrupt from RB0/INT pin, RB Port change, or the Peripheral Interrupt (Comparator).

The first event will cause a device reset. The two latter events are considered a continuation of program execution. The  $\overline{TO}$  and  $\overline{PD}$  bits in the STATUS register can be used to determine the cause of device reset.  $\overline{PD}$ bit, which is set on power-up is cleared when SLEEP is invoked.  $\overline{TO}$  bit is cleared if WDT wake-up occurred.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction after the SLEEP instruction after the instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have an NOP after the SLEEP instruction.

| Note: | If the global interrupts are disabled (GIE is |
|-------|-----------------------------------------------|
|       | cleared), but any interrupt source has both   |
|       | its interrupt enable bit and the correspond-  |
|       | ing interrupt flag bits set, the device will  |
|       | immediately wake-up from sleep. The           |
|       | sleep instruction is completely executed.     |

The WDT is cleared when the device wakes-up from sleep, regardless of the source of wake-up.

|                                             |              |              | Q1   Q2   Q3   Q4                      | Q1 Q2 Q3 Q4                           | Q1 Q2 Q3 Q4 |
|---------------------------------------------|--------------|--------------|----------------------------------------|---------------------------------------|-------------|
|                                             |              |              | $\mathcal{A} \cup \cup \cup \cup \cup$ | $, \cup \cup \cup \cup$               |             |
| CLKOUT(4)                                   | -\           | /            | <u>\</u> /                             | \/                                    |             |
| INT pin                                     |              |              | ,<br>,<br>,                            | ı<br>I                                |             |
| INTF flag<br>(INTCON<1>)                    |              |              | Interrupt Latency                      | · · · · · · · · · · · · · · · · · · · |             |
|                                             |              |              | 1                                      | 1 · · · ·                             |             |
| GIE bit<br>(INTCON<7>)                      | Processor in | <br> <br>    |                                        | I                                     |             |
|                                             | SLEEP        |              |                                        |                                       |             |
| INSTRUCTION FLOW                            |              |              |                                        |                                       |             |
| PC X PC X PC+1                              | PC+2         | PC+2         | X PC + 2                               | X 0004h                               | X 0005h     |
| Instruction { Inst(PC) = SLEEP Inst(PC + 1) | 1            | Inst(PC + 2) | 1<br>1<br>1                            | Inst(0004h)                           | Inst(0005h) |
| Instruction Inst(PC - 1) SLEEP              | 1            | Inst(PC + 1) | Dummy cycle                            | Dummy cycle                           | Inst(0004h) |
|                                             |              |              |                                        |                                       |             |

#### FIGURE 10-19: WAKE-UP FROM SLEEP THROUGH INTERRUPT

**Note 1:** XT, HS or LP oscillator mode assumed.

2: TOST = 1024TOSC (drawing not to scale) This delay does not occur for RC osc mode.

3: GIE = '1' assumed. In this case after wake- up, the processor jumps to the interrupt routine. If GIE = '0', execution will continue in-line.

4: CLKOUT is not available in these osc modes, but shown here for timing reference.

# TABLE 11-2: PIC16CE62X INSTRUCTION SET

| Mnemonic, Description<br>Operands |         | Description                  | Cycles |     | 14-Bit | Status | Notes |          |      |
|-----------------------------------|---------|------------------------------|--------|-----|--------|--------|-------|----------|------|
|                                   |         |                              |        | MSb |        |        | LSb   | Affected |      |
| BYTE-ORIE                         | NTED    | FILE REGISTER OPERATIONS     |        |     |        |        |       |          |      |
| ADDWF                             | f, d    | Add W and f                  | 1      | 00  | 0111   | dfff   | ffff  | C,DC,Z   | 1,2  |
| ANDWF                             | f, d    | AND W with f                 | 1      | 00  | 0101   | dfff   | ffff  | Z        | 1,2  |
| CLRF                              | f       | Clear f                      | 1      | 00  | 0001   | lfff   | ffff  | Z        | 2    |
| CLRW                              | -       | Clear W                      | 1      | 00  | 0001   | 0000   | 0011  | Z        |      |
| COMF                              | f, d    | Complement f                 | 1      | 00  | 1001   | dfff   | ffff  | Z        | 1,2  |
| DECF                              | f, d    | Decrement f                  | 1      | 00  | 0011   | dfff   | ffff  | Z        | 1,2  |
| DECFSZ                            | f, d    | Decrement f, Skip if 0       | 1(2)   | 00  | 1011   | dfff   | ffff  |          | 1,2, |
| INCF                              | f, d    | Increment f                  | 1      | 00  | 1010   | dfff   | ffff  | Z        | 1,2  |
| INCFSZ                            | f, d    | Increment f, Skip if 0       | 1(2)   | 00  | 1111   | dfff   | ffff  |          | 1,2, |
| IORWF                             | f, d    | Inclusive OR W with f        | 1      | 00  | 0100   | dfff   | ffff  | Z        | 1,2  |
| MOVF                              | f, d    | Move f                       | 1      | 00  | 1000   | dfff   | ffff  | Z        | 1,2  |
| MOVWF                             | f       | Move W to f                  | 1      | 00  | 0000   | lfff   | ffff  |          |      |
| NOP                               | -       | No Operation                 | 1      | 00  | 0000   | 0xx0   | 0000  |          |      |
| RLF                               | f, d    | Rotate Left f through Carry  | 1      | 00  | 1101   | dfff   | ffff  | С        | 1,2  |
| RRF                               | f, d    | Rotate Right f through Carry | 1      | 00  | 1100   | dfff   | ffff  | С        | 1,2  |
| SUBWF                             | f, d    | Subtract W from f            | 1      | 00  | 0010   | dfff   | ffff  | C,DC,Z   | 1,2  |
| SWAPF                             | f, d    | Swap nibbles in f            | 1      | 00  | 1110   | dfff   | ffff  |          | 1,2  |
| XORWF                             | f, d    | Exclusive OR W with f        | 1      | 00  | 0110   | dfff   | ffff  | Z        | 1,2  |
| BIT-ORIENT                        | FED FIL | E REGISTER OPERATIONS        |        |     |        |        |       | •        |      |
| BCF                               | f, b    | Bit Clear f                  | 1      | 01  | 00bb   | bfff   | ffff  |          | 1,2  |
| BSF                               | f, b    | Bit Set f                    | 1      | 01  | 01bb   | bfff   | ffff  |          | 1,2  |
| BTFSC                             | f, b    | Bit Test f, Skip if Clear    | 1 (2)  | 01  | 10bb   | bfff   | ffff  |          | 3    |
| BTFSS                             | f, b    | Bit Test f, Skip if Set      | 1 (2)  | 01  | 11bb   | bfff   | ffff  |          | 3    |
| LITERAL A                         | ND CO   | NTROL OPERATIONS             |        |     |        |        |       |          |      |
| ADDLW                             | k       | Add literal and W            | 1      | 11  | 111x   | kkkk   | kkkk  | C,DC,Z   |      |
| ANDLW                             | k       | AND literal with W           | 1      | 11  | 1001   | kkkk   | kkkk  | Z        |      |
| CALL                              | k       | Call subroutine              | 2      | 10  | 0kkk   | kkkk   | kkkk  |          |      |
| CLRWDT                            | -       | Clear Watchdog Timer         | 1      | 00  | 0000   | 0110   | 0100  | TO,PD    |      |
| GOTO                              | k       | Go to address                | 2      | 10  | 1kkk   | kkkk   | kkkk  |          |      |
| IORLW                             | k       | Inclusive OR literal with W  | 1      | 11  | 1000   | kkkk   | kkkk  | Z        |      |
| MOVLW                             | k       | Move literal to W            | 1      | 11  | 00xx   | kkkk   | kkkk  |          |      |
| RETFIE                            | -       | Return from interrupt        | 2      | 00  | 0000   | 0000   | 1001  |          |      |
| RETLW                             | k       | Return with literal in W     | 2      | 11  | 01xx   | kkkk   | kkkk  |          |      |
| RETURN                            | -       | Return from Subroutine       | 2      | 00  | 0000   | 0000   | 1000  |          |      |
|                                   | -       | Go into standby mode         | 1      | 00  | 0000   | 0110   | 0011  | TO,PD    |      |
| SLEEP                             |         |                              |        | 1   |        |        |       |          | 1    |
| SUBLW                             | k       | Subtract W from literal      | 1      | 11  | 110x   | kkkk   | kkkk  | C,DC,Z   |      |

Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module.

**3:** If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

| NOP              | No Operation |      |      |      |  |  |  |  |  |
|------------------|--------------|------|------|------|--|--|--|--|--|
| Syntax:          | [ label ]    | NOP  |      |      |  |  |  |  |  |
| Operands:        | None         |      |      |      |  |  |  |  |  |
| Operation:       | No operation |      |      |      |  |  |  |  |  |
| Status Affected: | None         |      |      |      |  |  |  |  |  |
| Encoding:        | 0 0          | 0000 | 0xx0 | 0000 |  |  |  |  |  |
| Description:     | No operati   | on.  |      |      |  |  |  |  |  |
| Words:           | 1            |      |      |      |  |  |  |  |  |
| Cycles:          | 1            |      |      |      |  |  |  |  |  |
| Example          | NOP          |      |      |      |  |  |  |  |  |

| RETFIE           | Return from Interrupt                                                                                                                                                                                             |                        |          |      |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------|------|--|--|--|--|
| Syntax:          | [ label ]                                                                                                                                                                                                         | RETFIE                 |          |      |  |  |  |  |
| Operands:        | None                                                                                                                                                                                                              |                        |          |      |  |  |  |  |
| Operation:       | $\begin{array}{l} TOS \to PC, \\ 1 \to GIE \end{array}$                                                                                                                                                           |                        |          |      |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                              |                        |          |      |  |  |  |  |
| Encoding:        | 00                                                                                                                                                                                                                | 0000                   | 0000     | 1001 |  |  |  |  |
| Description:     | Return from Interrupt. Stack is POPed<br>and Top of Stack (TOS) is loaded in<br>the PC. Interrupts are enabled by<br>setting Global Interrupt Enable bit,<br>GIE (INTCON<7>). This is a two-cycle<br>instruction. |                        |          |      |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                 |                        |          |      |  |  |  |  |
| Cycles:          | 2                                                                                                                                                                                                                 |                        |          |      |  |  |  |  |
| Example          | RETFIE                                                                                                                                                                                                            |                        |          |      |  |  |  |  |
|                  |                                                                                                                                                                                                                   | rrupt<br>PC =<br>GIE = | TOS<br>1 |      |  |  |  |  |

| OPTION                 | Load Option Register                                                                                                                                                                                                                             |      |      |      |  |  |  |  |  |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|--|--|--|--|--|
| Syntax:                | [label] OPTION                                                                                                                                                                                                                                   |      |      |      |  |  |  |  |  |
| Operands:              | None                                                                                                                                                                                                                                             |      |      |      |  |  |  |  |  |
| Operation:             | $(W) \rightarrow OPTION$                                                                                                                                                                                                                         |      |      |      |  |  |  |  |  |
| Status Affected:       | None                                                                                                                                                                                                                                             |      |      |      |  |  |  |  |  |
| Encoding:              | 0.0 0                                                                                                                                                                                                                                            | 0000 | 0110 | 0010 |  |  |  |  |  |
| Description:<br>Words: | The contents of the W register are<br>loaded in the OPTION register. This<br>instruction is supported for code<br>compatibility with PIC16C5X products.<br>Since OPTION is a readable/writable<br>register, the user can directly<br>address it. |      |      |      |  |  |  |  |  |
| Cycles:                | 1                                                                                                                                                                                                                                                |      |      |      |  |  |  |  |  |
| Example                |                                                                                                                                                                                                                                                  |      |      |      |  |  |  |  |  |
|                        | To maintain upward compatibility<br>with future PIC <sup>®</sup> MCU products, do<br>not use this instruction.                                                                                                                                   |      |      |      |  |  |  |  |  |

| RETLW            | Return with Literal in W                                                                                                                                                            |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] RETLW k                                                                                                                                                            |
| Operands:        | $0 \le k \le 255$                                                                                                                                                                   |
| Operation:       | $k \rightarrow (W);$<br>TOS $\rightarrow PC$                                                                                                                                        |
| Status Affected: | None                                                                                                                                                                                |
| Encoding:        | 11 01xx kkkk kkkk                                                                                                                                                                   |
| Description:     | The W register is loaded with the eight<br>bit literal 'k'. The program counter is<br>loaded from the top of the stack (the<br>return address). This is a two-cycle<br>instruction. |
| Words:           | 1                                                                                                                                                                                   |
| Cycles:          | 2                                                                                                                                                                                   |
| Example          | CALL TABLE ;W contains table<br>;offset value<br>• ;W now has table<br>value                                                                                                        |
| TABLE            | ADDWF PC ;W = offset<br>RETLW k1 ;Begin table<br>RETLW k2 ;<br>•<br>RETLW kn ; End of table                                                                                         |
|                  | Before Instruction                                                                                                                                                                  |
|                  | W = 0x07<br>After Instruction                                                                                                                                                       |
|                  | W = value of k8                                                                                                                                                                     |

and test the sample code. In addition, PICDEM-17 supports down-loading of programs to and executing out of external FLASH memory on board. The PICDEM-17 is also usable with the MPLAB-ICE or PICMASTER emulator, and all of the sample programs can be run and modified using either emulator. Additionally, a generous prototype area is available for user hardware.

#### 12.17 <u>SEEVAL Evaluation and Programming</u> <u>System</u>

The SEEVAL SEEPROM Designer's Kit supports all Microchip 2-wire and 3-wire Serial EEPROMs. The kit includes everything necessary to read, write, erase or program special features of any Microchip SEEPROM product including Smart Serials<sup>™</sup> and secure serials. The Total Endurance<sup>™</sup> Disk is included to aid in tradeoff analysis and reliability calculations. The total kit can significantly reduce time-to-market and result in an optimized system.

# 12.18 <u>KEELOQ Evaluation and</u> <u>Programming Tools</u>

KEELOQ evaluation and programming tools support Microchips HCS Secure Data Products. The HCS evaluation kit includes an LCD display to show changing codes, a decoder to decode transmissions, and a programming interface to program test transmitters.





**2:** The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts.







### TABLE 13-1: COMPARATOR SPECIFICATIONS

| Param No. | Characteristics                           | Sym    | Min  | Тур   | Max       | Units | Comments   |
|-----------|-------------------------------------------|--------|------|-------|-----------|-------|------------|
| D300      | Input offset voltage                      | VIOFF  |      | ± 5.0 | ± 10      | mV    |            |
| D301      | Input common mode voltage                 | VICM   | 0    |       | Vdd - 1.5 | V     |            |
| D302      | CMRR                                      | CMRR   | +55* |       |           | db    |            |
| 300       | Response Time <sup>(1)</sup>              | TRESP  |      | 150*  | 400*      | ns    | PIC16CE62X |
| 301       | Comparator Mode Change to<br>Output Valid | Тмс2ov |      |       | 10*       | μS    |            |

Operating Conditions: VDD range as described in Table 12-1, -40°C<TA<+125°C. .

\* These parameters are characterized but not tested.

Note 1: Response time measured with one comparator input at (VDD - 1.5)/2 while the other input transitions from Vss to VDD.

#### TABLE 13-2: VOLTAGE REFERENCE SPECIFICATIONS

Operating Conditions: VDD range as described in Table 12-1, -40°C<TA<+125°C.

| Param<br>No. | Characteristics              | Sym  | Min    | Тур | Мах                          | Units      | Comments                                |
|--------------|------------------------------|------|--------|-----|------------------------------|------------|-----------------------------------------|
| D310         | Resolution                   | VRES | VDD/24 |     | Vdd/32                       | LSB        |                                         |
| D311         | Absolute Accuracy            | Vraa |        |     | <u>+</u> 1/4<br><u>+</u> 1/2 | LSB<br>LSB | Low Range (VRR=1)<br>High Range (VRR=0) |
| D312         | Unit Resistor Value (R)      | VRur |        | 2K* |                              | Ω          | Figure 9-1                              |
| 310          | Settling Time <sup>(1)</sup> | TSET |        |     | 10*                          | μS         |                                         |

\* These parameters are characterized but not tested.

Note 1: Settling time measured while VRR = 1 and VR<3:0> transitions from 0000 to 1111.

### 13.5 <u>Timing Diagrams and Specifications</u>



# FIGURE 13-5: EXTERNAL CLOCK TIMING

# TABLE 13-3: EXTERNAL CLOCK TIMING REQUIREMENTS

| Parameter<br>No. | Sym   | Characteristic                   | Min  | Тур† | Max    | Units | Conditions                         |
|------------------|-------|----------------------------------|------|------|--------|-------|------------------------------------|
| 1A               | Fosc  | External CLKIN Frequency         | DC   | —    | 4      | MHz   | XT and RC osc mode, VDD=5.0V       |
|                  |       | (Note 1)                         | DC   | —    | 20     | MHz   | HS osc mode                        |
|                  |       |                                  | DC   | —    | 200    | kHz   | LP osc mode                        |
|                  |       | Oscillator Frequency             | DC   | —    | 4      | MHz   | RC osc mode, VDD=5.0V              |
|                  |       | (Note 1)                         | 0.1  | —    | 4      | MHz   | XT osc mode                        |
|                  |       |                                  | 1    | —    | 20     | MHz   | HS osc mode                        |
|                  |       |                                  | DC   | -    | 200    | kHz   | LP osc mode                        |
| 1                | Tosc  | External CLKIN Period            | 250  | —    | _      | ns    | XT and RC osc mode                 |
|                  |       | (Note 1)                         | 50   | —    | —      | ns    | HS osc mode                        |
|                  |       |                                  | 5    | —    | —      | μs    | LP osc mode                        |
|                  |       | Oscillator Period                | 250  | —    | _      | ns    | RC osc mode                        |
|                  |       | (Note 1)                         | 250  | —    | 10,000 | ns    | XT osc mode                        |
|                  |       |                                  | 50   | —    | 1,000  | ns    | HS osc mode                        |
|                  |       |                                  | 5    | —    | —      | μS    | LP osc mode                        |
| 2                | Тсү   | Instruction Cycle Time (Note 1)  | 200  | —    | DC     | ns    | Tcy=Fosc/4                         |
| 3*               | TosL, | External Clock in (OSC1) High or | 100* | —    | —      | ns    | XT oscillator, Tosc L/H duty cycle |
|                  | TosH  | Low Time                         | 2*   | —    | —      | μs    | LP oscillator, Tosc L/H duty cycle |
|                  |       |                                  | 20*  |      | —      | ns    | HS oscillator, Tosc L/H duty cycle |
| 4*               | TosR, | External Clock in (OSC1) Rise or | 25*  | —    | —      | ns    | XT oscillator                      |
|                  | TosF  | Fall Time                        | 50*  | —    | —      | ns    | LP oscillator                      |
|                  |       |                                  | 15*  | —    | —      | ns    | HS oscillator                      |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Instruction cycle period (TCY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1 pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices.

# 20-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units            |      | INCHES* |      | N    | IILLIMETERS | LIMETERS |  |
|--------------------------|------------------|------|---------|------|------|-------------|----------|--|
| Dimensior                | Dimension Limits |      |         | MAX  | MIN  | NOM         | MAX      |  |
| Number of Pins           | n                |      | 20      |      |      | 20          |          |  |
| Pitch                    | р                |      | .026    |      |      | 0.66        |          |  |
| Overall Height           | A                | .068 | .073    | .078 | 1.73 | 1.85        | 1.98     |  |
| Molded Package Thickness | A2               | .064 | .068    | .072 | 1.63 | 1.73        | 1.83     |  |
| Standoff                 | A1               | .002 | .006    | .010 | 0.05 | 0.15        | 0.25     |  |
| Overall Width            | E                | .299 | .309    | .322 | 7.59 | 7.85        | 8.18     |  |
| Molded Package Width     | E1               | .201 | .207    | .212 | 5.11 | 5.25        | 5.38     |  |
| Overall Length           | D                | .278 | .284    | .289 | 7.06 | 7.20        | 7.34     |  |
| Foot Length              | L                | .022 | .030    | .037 | 0.56 | 0.75        | 0.94     |  |
| Lead Thickness           | С                | .004 | .007    | .010 | 0.10 | 0.18        | 0.25     |  |
| Foot Angle               | ¢                | 0    | 4       | 8    | 0.00 | 101.60      | 203.20   |  |
| Lead Width               | В                | .010 | .013    | .015 | 0.25 | 0.32        | 0.38     |  |
| Mold Draft Angle Top     | α                | 0    | 5       | 10   | 0    | 5           | 10       |  |
| Mold Draft Angle Bottom  | β                | 0    | 5       | 10   | 0    | 5           | 10       |  |

\*Controlling Parameter

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-150

Drawing No. C04-072

### 18-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)

Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Limits<br>n | MIN                                         | NOM                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                            |                                                                                                                                                                                                                                     |
|-------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| n           |                                             | 110101                                                                                                                                                                                                                                                   | MAX                                                                                                                                                                                                                                                                                                                                                                                       | MIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | NOM                                                                                                                                                                                        | MAX                                                                                                                                                                                                                                 |
|             |                                             | 18                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 18                                                                                                                                                                                         |                                                                                                                                                                                                                                     |
| р           |                                             | .050                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1.27                                                                                                                                                                                       |                                                                                                                                                                                                                                     |
| А           | .093                                        | .099                                                                                                                                                                                                                                                     | .104                                                                                                                                                                                                                                                                                                                                                                                      | 2.36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.50                                                                                                                                                                                       | 2.64                                                                                                                                                                                                                                |
| A2          | .088                                        | .091                                                                                                                                                                                                                                                     | .094                                                                                                                                                                                                                                                                                                                                                                                      | 2.24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.31                                                                                                                                                                                       | 2.39                                                                                                                                                                                                                                |
| A1          | .004                                        | .008                                                                                                                                                                                                                                                     | .012                                                                                                                                                                                                                                                                                                                                                                                      | 0.10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0.20                                                                                                                                                                                       | 0.30                                                                                                                                                                                                                                |
| Е           | .394                                        | .407                                                                                                                                                                                                                                                     | .420                                                                                                                                                                                                                                                                                                                                                                                      | 10.01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10.34                                                                                                                                                                                      | 10.67                                                                                                                                                                                                                               |
| E1          | .291                                        | .295                                                                                                                                                                                                                                                     | .299                                                                                                                                                                                                                                                                                                                                                                                      | 7.39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 7.49                                                                                                                                                                                       | 7.59                                                                                                                                                                                                                                |
| D           | .446                                        | .454                                                                                                                                                                                                                                                     | .462                                                                                                                                                                                                                                                                                                                                                                                      | 11.33                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 11.53                                                                                                                                                                                      | 11.73                                                                                                                                                                                                                               |
| h           | .010                                        | .020                                                                                                                                                                                                                                                     | .029                                                                                                                                                                                                                                                                                                                                                                                      | 0.25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0.50                                                                                                                                                                                       | 0.74                                                                                                                                                                                                                                |
| L           | .016                                        | .033                                                                                                                                                                                                                                                     | .050                                                                                                                                                                                                                                                                                                                                                                                      | 0.41                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0.84                                                                                                                                                                                       | 1.27                                                                                                                                                                                                                                |
| ø           | 0                                           | 4                                                                                                                                                                                                                                                        | 8                                                                                                                                                                                                                                                                                                                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4                                                                                                                                                                                          | 8                                                                                                                                                                                                                                   |
| С           | .009                                        | .011                                                                                                                                                                                                                                                     | .012                                                                                                                                                                                                                                                                                                                                                                                      | 0.23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0.27                                                                                                                                                                                       | 0.30                                                                                                                                                                                                                                |
| В           | .014                                        | .017                                                                                                                                                                                                                                                     | .020                                                                                                                                                                                                                                                                                                                                                                                      | 0.36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0.42                                                                                                                                                                                       | 0.51                                                                                                                                                                                                                                |
| α           | 0                                           | 12                                                                                                                                                                                                                                                       | 15                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 12                                                                                                                                                                                         | 15                                                                                                                                                                                                                                  |
| β           | 0                                           | 12                                                                                                                                                                                                                                                       | 15                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 12                                                                                                                                                                                         | 15                                                                                                                                                                                                                                  |
|             | A2<br>A1<br>E<br>D<br>h<br>L<br>C<br>B<br>α | A2         .088           A1         .004           E         .394           E1         .291           D         .446           h         .010           L         .016 $\phi$ 0           c         .009           B         .014           α         0 | A2         .088         .091           A1         .004         .008           E         .394         .407           E1         .291         .295           D         .446         .454           h         .010         .020           L         .016         .033 $\phi$ 0         .4           c         .009         .011           B         .014         .017 $\alpha$ 0         .12 | A2         .088         .091         .094           A1         .004         .008         .012           E         .394         .407         .420           E1         .291         .295         .299           D         .446         .454         .462           h         .010         .020         .029           L         .016         .033         .050           φ         0         4         8           c         .009         .011         .012           B         .014         .017         .020           α         0         12         15 | A2.088.091.0942.24A1.004.008.0120.10E.394.407.42011.01E1.291.295.2997.39D.446.454.46211.33h.010.020.0290.25L.016.033.0500.41 $\phi$ 0480c.009.011.0120.23B.014.017.0200.36 $\alpha$ 012150 | A2.088.091.0942.242.31A1.004.008.0120.100.20E.394.407.42011.0110.34E1.291.295.2997.397.49D.446.454.46211.3311.53h.010.020.0290.250.50L.016.033.0500.410.84 $\phi$ 04804c.009.011.0120.230.27B.014.017.0200.360.42 $\alpha$ 01215012 |

\*Controlling Parameter

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013

Drawing No. C04-051

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 1998-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620769768

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.