# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                      |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                           |
| Core Size                  | 8-Bit                                                                         |
| Speed                      | 4MHz                                                                          |
| Connectivity               | -                                                                             |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                              |
| Number of I/O              | 13                                                                            |
| Program Memory Size        | 3.5KB (2K x 14)                                                               |
| Program Memory Type        | ОТР                                                                           |
| EEPROM Size                | 128 x 8                                                                       |
| RAM Size                   | 128 x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                   |
| Data Converters            | -                                                                             |
| Oscillator Type            | External                                                                      |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                                |
| Supplier Device Package    | 20-SSOP                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lce625t-04e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 4.2.2.4 PIE1 REGISTER

This register contains the individual enable bit for the comparator interrupt.

#### REGISTER 4-4: PIE1 REGISTER (ADDRESS 8CH)



#### 4.2.2.5 PIR1 REGISTER

This register contains the individual flag bit for the comparator interrupt.

| Note: | Interrupt flag bits get set when an interrupt   |
|-------|-------------------------------------------------|
|       | condition occurs, regardless of the state of    |
|       | its corresponding enable bit or the global      |
|       | enable bit, GIE (INTCON<7>). User               |
|       | software should ensure the appropriate          |
|       | interrupt flag bits are clear prior to enabling |
|       | an interrupt.                                   |

#### REGISTER 4-5: PIR1 REGISTER (ADDRESS 0CH)



NOTES:

#### 7.3 <u>Prescaler</u>

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 7-6). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusive between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine the prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (i.e., CLRF 1, MOVWF 1, BSF 1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable.



#### FIGURE 7-6: BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER

#### 7.3.1 SWITCHING PRESCALER ASSIGNMENT

The prescaler assignment is fully under software control (i.e., it can be changed "on-the-fly" during program execution). To avoid an unintended device RESET, the following instruction sequence (Example 7-1) must be executed when changing the prescaler assignment from Timer0 to WDT.

## EXAMPLE 7-1: CHANGING PRESCALER (TIMER0 $\rightarrow$ WDT)

| 1.BCF    | STATUS, RPO | ;Skip if already in      |
|----------|-------------|--------------------------|
|          |             | ; Bank 0                 |
| 2.CLRWDT |             | ;Clear WDT               |
| 3.CLRF   | TMR0        | ;Clear TMR0 & Prescaler  |
| 4.BSF    | STATUS, RPO | ;Bank 1                  |
| 5.MOVLW  | '00101111'b | ;These 3 lines (5, 6, 7) |
| 6.MOVWF  | OPTION      | ; are required only if   |
|          |             | ; desired PS<2:0> are    |
| 7.CLRWDT |             | ; 000 or 001             |
| 8.MOVLW  | '00101xxx'b | ;Set Postscaler to       |
| 9.MOVWF  | OPTION      | ; desired WDT rate       |
| 10.BCF   | STATUS, RPO | ;Return to Bank 0        |
|          |             |                          |

To change prescaler from the WDT to the TMR0 module, use the sequence shown in Example 7-2. This precaution must be taken even if the WDT is disabled.

## EXAMPLE 7-2: CHANGING PRESCALER (WDT $\rightarrow$ TIMER0)

| CLRWDT |             | ;Clear WDT and      |
|--------|-------------|---------------------|
|        |             | ;prescaler          |
| BSF    | STATUS, RPO |                     |
| MOVLW  | b'xxxx0xxx' | ;Select TMR0, new   |
|        |             | ;prescale value and |
|        |             | ;clock source       |
| MOVWF  | OPTION_REG  |                     |
| BCF    | STATUS, RPO |                     |

#### TABLE 7-1: REGISTERS ASSOCIATED WITH TIMER0

| Address | Name   | Bit 7                  | Bit 6  | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on:<br>POR | Value on<br>All Other<br>Resets |
|---------|--------|------------------------|--------|-------|--------|--------|--------|--------|--------|------------------|---------------------------------|
| 01h     | TMR0   | Timer0 module register |        |       |        |        |        |        |        | xxxx xxxx        | uuuu uuuu                       |
| 0Bh/8Bh | INTCON | GIE                    | PEIE   | TOIE  | INTE   | RBIE   | T0IF   | INTF   | RBIF   | 0000 000x        | 0000 000u                       |
| 81h     | OPTION | RBPU                   | INTEDG | TOCS  | T0SE   | PSA    | PS2    | PS1    | PS0    | 1111 1111        | 1111 1111                       |
| 85h     | TRISA  | _                      | _      | —     | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1 1111           | 1 1111                          |

Legend: — = Unimplemented locations, read as '0', x = unknown, u = unchanged.

Note: Shaded bits are not used by TMR0 module.

#### 8.0 COMPARATOR MODULE

The comparator module contains two analog comparators. The inputs to the comparators are multiplexed with the RA0 through RA3 pins. The on-chip voltage reference (Section 9.0) can also be an input to the comparators.

The CMCON register, shown in Register 8-1, controls the comparator input and output multiplexers. A block diagram of the comparator is shown in Figure 8-1.

| R-0      | R-0                                                                                                                    | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | U-0                                                                                      | R/W-0                            | R/W-0 | R/W-0 | R/W-0 |                                                                                       |
|----------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------|-------|-------|-------|---------------------------------------------------------------------------------------|
| C2OU1    | C10UT                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                          | CIS                              | CM2   | CM1   | CM0   | R = Readable bit                                                                      |
| bit7     |                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                          |                                  |       |       | bit0  | W = Writable bit<br>U = Unimplemented bit,<br>read as '0'<br>- n = Value at POR reset |
| bit 7:   | <b>C2OUT</b> : Comparator 2 output<br>1 = C2 VIN+ > C2 VIN-<br>0 = C2 VIN+ < C2 VIN-                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                          |                                  |       |       |       |                                                                                       |
| bit 6:   | C1OUT: Col<br>1 = C1 VIN+<br>0 = C1 VIN+                                                                               | mparato<br>- > C1 V<br>- < C1 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | or 1 outp<br>/in–<br>/in–                                                                | out                              |       |       |       |                                                                                       |
| bit 5-4: | Unimpleme                                                                                                              | ented: F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | lead as                                                                                  | '0'                              |       |       |       |                                                                                       |
| bit 3:   | CIS: Compa<br>When CM<2<br>1 = C1 VIN-<br>0 = C1 VIN-<br>When CM<2<br>1 = C1 VIN-<br>C2 VIN-<br>0 = C1 VIN-<br>C2 VIN- | 2:0>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0<br>:=0 | put Swit<br>201:<br>ets to RA<br>tts to RA<br>10:<br>ets to RA<br>ets to RA<br>ets to RA | A3<br>A0<br>A3<br>A2<br>A0<br>A1 |       |       |       |                                                                                       |
| bit 2-0: | <b>CM&lt;2:0&gt;</b> : C<br>Figure 8-1.                                                                                | Compara                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ator moo                                                                                 | le                               |       |       |       |                                                                                       |

#### REGISTER 8-1: CMCON REGISTER (ADDRESS 1Fh)

#### 9.0 VOLTAGE REFERENCE MODULE

The Voltage Reference is a 16-tap resistor ladder network that provides a selectable voltage reference. The resistor ladder is segmented to provide two ranges of VREF values and has a power-down function to conserve power when the reference is not being used. The VRCON register controls the operation of the reference as shown in Register 9-1. The block diagram is given in Figure 9-1.

#### 9.1 Configuring the Voltage Reference

The Voltage Reference can output 16 distinct voltage levels for each range.

The equations used to calculate the output of the Voltage Reference are as follows:

if VRR = 1: VREF = (VR<3:0>/24) x VDD

if VRR = 0: VREF = (VDD x 1/4) + (VR<3:0>/32) x VDD

The setting time of the Voltage Reference must be considered when changing the VREF output (Table 13-1). Example 9-1 shows an example of how to configure the Voltage Reference for an output voltage of 1.25V with VDD = 5.0V.

| R/W-0    | R/W-0                                 | R/W-0                                    | U-0                              | R/W-0                                     | R/W-0                                | R/W-0     | R/W-0 |                                                                                                                      |
|----------|---------------------------------------|------------------------------------------|----------------------------------|-------------------------------------------|--------------------------------------|-----------|-------|----------------------------------------------------------------------------------------------------------------------|
| VREN     | VROE                                  | Vrr                                      | —                                | Vr3                                       | VR2                                  | VR1       | VR0   | R = Readable bit                                                                                                     |
| bit7     |                                       | -                                        |                                  |                                           | -                                    |           | bit0  | <ul> <li>W = Writable bit</li> <li>U = Unimplemented bit,<br/>read as '0'</li> <li>n = Value at POR reset</li> </ul> |
| bit 7:   | <b>VREN:</b> VREF<br>1 = VR<br>0 = VR | Enable<br>EF circuit p<br>EF circuit p   | owerec                           | l on<br>I down, no                        | IDD drain                            |           |       |                                                                                                                      |
| bit 6:   | <b>VROE:</b> VREE<br>1 = VR<br>0 = VR | = Output E<br>EF is outpu<br>EF is disco | nable<br>ut on RA<br>onnecte     | A2 pin<br>d from RA2                      | 2 pin                                |           |       |                                                                                                                      |
| bit 5:   | <b>VRR:</b> VREF<br>1 = LO<br>0 = Hig | Range sel<br>w Range<br>gh Range         | ection                           |                                           |                                      |           |       |                                                                                                                      |
| bit 4:   | Unimplem                              | ented: Rea                               | ad as '0                         | li.                                       |                                      |           |       |                                                                                                                      |
| bit 3-0: | VR<3:0>: V<br>when V<br>when V        | /REF value<br>/RR = 1: VI<br>/RR = 0: VI | selectio<br>REF = (\<br>REF = 1/ | on 0 ≤ Vr [3<br>/r<3:0>/ 24<br>/4 * Vdd + | 3:0] ≤ 15<br>4) * VDD<br>(VR<3:0>/ 3 | 32) * Vdd |       |                                                                                                                      |

#### REGISTER 9-1: VRCON REGISTER (ADDRESS 9Fh)

FIGURE 9-1: VOLTAGE REFERENCE BLOCK DIAGRAM



#### 10.2 Oscillator Configurations

#### 10.2.1 OSCILLATOR TYPES

The PIC16CE62X can be operated in four different oscillator options. The user can program two configuration bits (FOSC1 and FOSC0) to select one of these four modes:

- LP Low Power Crystal
- XT Crystal/Resonator
- HS High Speed Crystal/Resonator
- RC Resistor/Capacitor

### 10.2.2 CRYSTAL OSCILLATOR / CERAMIC RESONATORS

In XT, LP or HS modes, a crystal or ceramic resonator is connected to the OSC1 and OSC2 pins to establish oscillation (Figure 10-1). The PIC16CE62X oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source to drive the OSC1 pin (Figure 10-2).

#### FIGURE 10-1: CRYSTAL OPERATION (OR CERAMIC RESONATOR) (HS, XT OR LP OSC CONFIGURATION)



See Table 10-1 and Table 10-2 for recommended values of C1 and C2.

Note: A series resistor may be required for AT strip cut crystals.

#### FIGURE 10-2: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION)



#### TABLE 10-1: CERAMIC RESONATORS, PIC16CE62X

**Ranges Tested:** OSC2 Mode Freq OSC1 XT 455 kHz 68 - 100 pF 68 - 100 pF 15 - 68 pF 15 - 68 pF 2.0 MHz 4.0 MHz 15 - 68 pF 15 - 68 pF HS 10 - 68 pF 10 - 68 pF 8.0 MHz 16.0 MHz 10 - 22 pF 10 - 22 pF

These values are for design guidance only. See notes at bottom of page.

#### TABLE 10-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR, PIC16CE62X

| Osc Type | Crystal<br>Freq | Cap. Range<br>C1 | Cap. Range<br>C2 |
|----------|-----------------|------------------|------------------|
| LP       | 32 kHz          | 33 pF            | 33 pF            |
|          | 200 kHz         | 15 pF            | 15 pF            |
| XT       | 200 kHz         | 47-68 pF         | 47-68 pF         |
|          | 1 MHz           | 15 pF            | 15 pF            |
|          | 4 MHz           | 15 pF            | 15 pF            |
| HS       | 4 MHz           | 15 pF            | 15 pF            |
|          | 8 MHz           | 15-33 pF         | 15-33 pF         |
|          | 20 MHz          | 15-33 pF         | 15-33 pF         |

These values are for design guidance only. See notes at bottom of page.

- 1. Recommended values of C1 and C2 are identical to the ranges tested table.
- 2. Higher capacitance increases the stability of oscillator, but also increases the start-up time.
- 3. Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components.
- 4. Rs may be required in HS mode, as well as XT mode, to avoid overdriving crystals with low drive level specification.

© 1998-2013 Microchip Technology Inc.

#### FIGURE 10-11: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP)



**3:**  $R1 = 100\Omega$  to 1 k $\Omega$  will limit any current flowing into MCLR from external capacitor C in the event of MCLR/VPP pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS).

#### FIGURE 10-12: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 1



- Note 1: This circuit will activate reset when VDD goes below (Vz + 0.7V) where Vz = Zener voltage.
  - 2: Internal Brown-out Reset circuitry should be disabled when using this circuit.

#### FIGURE 10-13: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2



Note 1: This brown-out circuit is less expensive, albeit less accurate. Transistor Q1 turns off when VDD is below a certain level such that:

$$V_{DD} \times \frac{R1}{R1 + R2} = 0.7 V$$

- **2:** Internal brown-out detection should be disabled when using this circuit.
- **3:** Resistors should be adjusted for the characteristics of the transistor.

#### FIGURE 10-14: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 3



This brown-out protection circuit employs Microchip Technology's MCP809 microcontroller supervisor. The MCP8XX and MCP1XX families of supervisors provide push-pull and open collector outputs with both high and low active reset pins. There are 7 different trip point selections to accommodate 5V and 3V systems.

#### 10.6 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt (i.e. W register and STATUS register). This will have to be implemented in software.

Example 10-1 stores and restores the STATUS and W registers. The user register, W\_TEMP, must be defined in both banks and must be defined at the same offset from the bank base address (i.e., W\_TEMP is defined at 0x70 in Bank 0 and it must also be defined at 0xF0 in Bank 1). The user register, STATUS\_TEMP, must be defined in Bank 0. The Example 10-1:

- Stores the W register
- Stores the STATUS register in Bank 0
- Executes the ISR code
- Restores the STATUS (and bank select bit register)
- · Restores the W register

#### EXAMPLE 10-1: SAVING THE STATUS AND W REGISTERS IN RAM

| MOVWF | W_TEMP        | ;copy W to temp register,<br>;could be in either bank                  |
|-------|---------------|------------------------------------------------------------------------|
| SWAPF | STATUS,W      | ;swap status to be saved into $\ensuremath{\mathtt{W}}$                |
| BCF   | STATUS, RPO   | ;change to bank 0 regardless<br>;of current bank                       |
| MOVWF | STATUS_TEMP   | ;save status to bank 0<br>;register                                    |
| :     |               |                                                                        |
| :     | (ISR)         |                                                                        |
| :     |               |                                                                        |
| SWAPF | STATUS_TEMP,W | ;swap STATUS_TEMP register<br>;into W, sets bank to original<br>;state |
| MOVWF | STATUS        | ;move W into STATUS register                                           |
| SWAPF | W_TEMP,F      | ;swap W_TEMP                                                           |
| SWAPF | W_TEMP,W      | ;swap W_TEMP into W                                                    |

#### 10.7 <u>Watchdog Timer (WDT)</u>

The Watchdog Timer is a free running on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the CLKIN pin. That means that the WDT will run, even if the clock on the OSC1 and OSC2 pins of the device have been stopped, for example, by execution of a SLEEP instruction. During normal operation, a WDT time-out generates a device RESET. If the device is in SLEEP mode, a WDT time-out causes the device to wake-up and continue with normal operation. The WDT can be permanently disabled by programming the configuration bit WDTE as clear (Section 10.1).

#### 10.7.1 WDT PERIOD

The WDT has a nominal time-out period of 18 ms, (with no prescaler). The time-out periods vary with temperature, VDD and process variations from part to part (see DC specs). If longer time-out periods are desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT under software control by writing to the OPTION register. Thus, time-out periods up to 2.3 seconds can be realized.

The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT, and prevent it from timing out and generating a device RESET.

The  $\overline{\text{TO}}$  bit in the STATUS register will be cleared upon a Watchdog Timer time-out.

#### 10.7.2 WDT PROGRAMMING CONSIDERATIONS

It should also be taken in account that under worst case conditions (VDD = Min., Temperature = Max., max. WDT prescaler), it may take several seconds before a WDT time-out occurs.

#### TABLE 11-2: PIC16CE62X INSTRUCTION SET

| Mnemonic,                              | Inemonic, Description |                              | Cycles |     | 14-Bit | Opcode | •    | Status   | Notes |
|----------------------------------------|-----------------------|------------------------------|--------|-----|--------|--------|------|----------|-------|
| Operands                               |                       |                              |        | MSb |        |        | LSb  | Affected |       |
| BYTE-ORIENTED FILE REGISTER OPERATIONS |                       |                              |        |     |        |        |      |          |       |
| ADDWF                                  | f, d                  | Add W and f                  | 1      | 00  | 0111   | dfff   | ffff | C,DC,Z   | 1,2   |
| ANDWF                                  | f, d                  | AND W with f                 | 1      | 00  | 0101   | dfff   | ffff | Z        | 1,2   |
| CLRF                                   | f                     | Clear f                      | 1      | 00  | 0001   | lfff   | ffff | Z        | 2     |
| CLRW                                   | -                     | Clear W                      | 1      | 00  | 0001   | 0000   | 0011 | Z        |       |
| COMF                                   | f, d                  | Complement f                 | 1      | 00  | 1001   | dfff   | ffff | Z        | 1,2   |
| DECF                                   | f, d                  | Decrement f                  | 1      | 00  | 0011   | dfff   | ffff | Z        | 1,2   |
| DECFSZ                                 | f, d                  | Decrement f, Skip if 0       | 1(2)   | 00  | 1011   | dfff   | ffff |          | 1,2,3 |
| INCF                                   | f, d                  | Increment f                  | 1      | 00  | 1010   | dfff   | ffff | Z        | 1,2   |
| INCFSZ                                 | f, d                  | Increment f, Skip if 0       | 1(2)   | 00  | 1111   | dfff   | ffff |          | 1,2,3 |
| IORWF                                  | f, d                  | Inclusive OR W with f        | 1      | 00  | 0100   | dfff   | ffff | Z        | 1,2   |
| MOVF                                   | f, d                  | Move f                       | 1      | 00  | 1000   | dfff   | ffff | Z        | 1,2   |
| MOVWF                                  | f                     | Move W to f                  | 1      | 00  | 0000   | lfff   | ffff |          |       |
| NOP                                    | -                     | No Operation                 | 1      | 00  | 0000   | 0xx0   | 0000 |          |       |
| RLF                                    | f, d                  | Rotate Left f through Carry  | 1      | 00  | 1101   | dfff   | ffff | С        | 1,2   |
| RRF                                    | f, d                  | Rotate Right f through Carry | 1      | 00  | 1100   | dfff   | ffff | С        | 1,2   |
| SUBWF                                  | f, d                  | Subtract W from f            | 1      | 00  | 0010   | dfff   | ffff | C,DC,Z   | 1,2   |
| SWAPF                                  | f, d                  | Swap nibbles in f            | 1      | 00  | 1110   | dfff   | ffff |          | 1,2   |
| XORWF                                  | f, d                  | Exclusive OR W with f        | 1      | 00  | 0110   | dfff   | ffff | Z        | 1,2   |
| BIT-ORIENT                             | ED FIL                | E REGISTER OPERATIONS        |        |     |        |        |      |          |       |
| BCF                                    | f, b                  | Bit Clear f                  | 1      | 01  | 00bb   | bfff   | ffff |          | 1,2   |
| BSF                                    | f, b                  | Bit Set f                    | 1      | 01  | 01bb   | bfff   | ffff |          | 1,2   |
| BTFSC                                  | f, b                  | Bit Test f, Skip if Clear    | 1 (2)  | 01  | 10bb   | bfff   | ffff |          | 3     |
| BTFSS                                  | f, b                  | Bit Test f, Skip if Set      | 1 (2)  | 01  | 11bb   | bfff   | ffff |          | 3     |
| LITERAL A                              | ND CO                 | NTROL OPERATIONS             |        |     |        |        |      |          |       |
| ADDLW                                  | k                     | Add literal and W            | 1      | 11  | 111x   | kkkk   | kkkk | C,DC,Z   |       |
| ANDLW                                  | k                     | AND literal with W           | 1      | 11  | 1001   | kkkk   | kkkk | Z        |       |
| CALL                                   | k                     | Call subroutine              | 2      | 10  | 0kkk   | kkkk   | kkkk |          |       |
| CLRWDT                                 | -                     | Clear Watchdog Timer         | 1      | 00  | 0000   | 0110   | 0100 | TO,PD    |       |
| GOTO                                   | k                     | Go to address                | 2      | 10  | 1kkk   | kkkk   | kkkk |          |       |
| IORLW                                  | k                     | Inclusive OR literal with W  | 1      | 11  | 1000   | kkkk   | kkkk | Z        |       |
| MOVLW                                  | k                     | Move literal to W            | 1      | 11  | 00xx   | kkkk   | kkkk |          |       |
| RETFIE                                 | -                     | Return from interrupt        | 2      | 00  | 0000   | 0000   | 1001 |          |       |
| RETLW                                  | k                     | Return with literal in W     | 2      | 11  | 01xx   | kkkk   | kkkk |          |       |
| RETURN                                 | -                     | Return from Subroutine       | 2      | 00  | 0000   | 0000   | 1000 |          |       |
| SLEEP                                  | -                     | Go into standby mode         | 1      | 00  | 0000   | 0110   | 0011 | TO,PD    |       |
| SUBLW                                  | k                     | Subtract W from literal      | 1      | 11  | 110x   | kkkk   | kkkk | C,DC,Z   |       |
| XORLW                                  | k                     | Exclusive OR literal with W  | 1      | 11  | 1010   | kkkk   | kkkk | Z        |       |

Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module.

3: If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

| CLRWDT           | Clear Watchdog Timer                                                                                                                               |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] CLRWDT                                                                                                                                     |
| Operands:        | None                                                                                                                                               |
| Operation:       | $\begin{array}{l} 00h \rightarrow WDT \\ 0 \rightarrow WDT \ prescaler, \\ 1 \rightarrow \overline{TO} \\ 1 \rightarrow \overline{PD} \end{array}$ |
| Status Affected: | TO, PD                                                                                                                                             |
| Encoding:        | 00 0000 0110 0100                                                                                                                                  |
| Words:           | Watchdog Timer. It also resets the prescaler of the WDT. Status bits $\overline{TO}$ and $\overline{PD}$ are set.<br>1                             |
| Cycles:          | 1                                                                                                                                                  |
| Example          | CLRWDT                                                                                                                                             |
|                  | Before Instruction<br>WDT counter = ?<br>After Instruction<br>WDT counter = $0x00$<br>WDT prescaler = $0$<br>TO = $1$<br>PD = $1$                  |
| COMF             | Complement f                                                                                                                                       |
| Syntax:          | [ <i>label</i> ] COMF f,d                                                                                                                          |

|                  | $WDT counter = 0x00$ $WDT prescaler = 0$ $\overline{TO} = 1$ $\overline{PD} = 1$                                                                        |                              |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|
| COMF             | Complement f                                                                                                                                            | DECFSZ                       |
| Syntax:          | [label] COMF f,d                                                                                                                                        | Syntax:                      |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in [0,1] \end{array}$                                                                                             | Operand                      |
| Operation:       | $(\bar{f}) \rightarrow (dest)$                                                                                                                          | Operatio                     |
| Status Affected: | Z                                                                                                                                                       | Status A                     |
| Encoding:        | 00 1001 dfff ffff                                                                                                                                       | Encoding                     |
| Description:     | The contents of register 'f' are<br>complemented. If 'd' is 0, the result is<br>stored in W. If 'd' is 1, the result is<br>stored back in register 'f'. | Descripti                    |
| Words:           | 1                                                                                                                                                       |                              |
| Cycles:          | 1                                                                                                                                                       |                              |
| Example          | COMF REG1,0                                                                                                                                             |                              |
|                  | Before Instruction<br>REG1 = $0x13$<br>After Instruction<br>REG1 = $0x13$<br>W = $0xEC$                                                                 | Words:<br>Cycles:<br>Example |

| DECF             | Decreme                                                        | ent f                                   |                              |                                |                                  |
|------------------|----------------------------------------------------------------|-----------------------------------------|------------------------------|--------------------------------|----------------------------------|
| Syntax:          | [ label ]                                                      | DECF f                                  | ,d                           |                                |                                  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 12 \\ d \in [0,1] \end{array}$ | 7                                       |                              |                                |                                  |
| Operation:       | (f) - 1 $\rightarrow$                                          | (dest)                                  |                              |                                |                                  |
| Status Affected: | Z                                                              |                                         |                              |                                |                                  |
| Encoding:        | 0 0                                                            | 0011                                    | dfi                          | Ef                             | ffff                             |
| Description:     | Decrement<br>result is st<br>is 1, the re-<br>ter 'f'.         | t register<br>ored in th<br>sult is sto | 'f'. If '<br>e W r<br>ored b | 'd' is (<br>registe<br>back ir | ), the<br>er. If 'd'<br>n regis- |
| Words:           | 1                                                              |                                         |                              |                                |                                  |
| Cycles:          | 1                                                              |                                         |                              |                                |                                  |
| Example          | DECF                                                           | CNT,                                    | 1                            |                                |                                  |
|                  | Before In                                                      | struction                               | -                            | 0x01                           |                                  |
|                  |                                                                | Z                                       | =                            | 0                              |                                  |
|                  | After Inst                                                     | ruction                                 |                              |                                |                                  |
|                  |                                                                | CNT                                     | =                            | 0x00                           |                                  |
|                  |                                                                | Z                                       | =                            | 1                              |                                  |

| DECFSZ           | Decrement f, Skip if 0                                                                                                                                                                                                                                                                                                         |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] DECFSZ f,d                                                                                                                                                                                                                                                                                                             |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                                                                                                              |
| Operation:       | (f) - 1 $\rightarrow$ (dest); skip if result = 0                                                                                                                                                                                                                                                                               |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                           |
| Encoding:        | 00 1011 dfff ffff                                                                                                                                                                                                                                                                                                              |
| Description:     | The contents of register 'f' are<br>decremented. If 'd' is 0, the result is<br>placed in the W register. If 'd' is 1, the<br>result is placed back in register 'f'.<br>If the result is 0, the next instruction,<br>which is already fetched, is discarded.<br>A NOP is executed instead making it a<br>two-cycle instruction. |
| Words:           | 1                                                                                                                                                                                                                                                                                                                              |
| Cycles:          | 1(2)                                                                                                                                                                                                                                                                                                                           |
| Example          | HERE DECFSZ CNT, 1<br>GOTO LOOP<br>CONTINUE •<br>•                                                                                                                                                                                                                                                                             |
|                  | $\begin{array}{rcl} Before \ Instruction \\ PC &=& address \ {}_{HERE} \\ After \ Instruction \\ CNT &=& CNT - 1 \\ if \ CNT &=& 0, \\ PC &=& address \ CONTINUE \\ if \ CNT \neq& 0, \\ PC &=& address \ {}_{HERE+1} \\ \end{array}$                                                                                          |

| GOTO                              | Unconditional Branch                                                                                                                                                                               | INCFSZ           | Increment f, Skip if 0                                                                                                                                                                                                                                                                                                        |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                           | [ <i>label</i> ] GOTO k                                                                                                                                                                            | Syntax:          | [label] INCFSZ f,d                                                                                                                                                                                                                                                                                                            |
| Operands:                         | $0 \le k \le 2047$                                                                                                                                                                                 | Operands:        | $0 \leq f \leq 127$                                                                                                                                                                                                                                                                                                           |
| Operation:                        | $k \rightarrow PC < 10:0 >$                                                                                                                                                                        |                  | d ∈ [0,1]                                                                                                                                                                                                                                                                                                                     |
|                                   | $PCLATH<4:3> \rightarrow PC<12:11>$                                                                                                                                                                | Operation:       | (f) + 1 $\rightarrow$ (dest), skip if result = 0                                                                                                                                                                                                                                                                              |
| Status Affected:                  | None                                                                                                                                                                                               | Status Affected: | None                                                                                                                                                                                                                                                                                                                          |
| Encoding:                         | 10 1kkk kkkk kkkk                                                                                                                                                                                  | Encoding:        | 00 1111 dfff ffff                                                                                                                                                                                                                                                                                                             |
| Description:<br>Words:<br>Cycles: | GOTO is an unconditional branch. The<br>eleven bit immediate value is loaded<br>into PC bits <10:0>. The upper bits of<br>PC are loaded from PCLATH<4:3>.<br>GOTO is a two-cycle instruction.<br>1 | Description:     | The contents of register 'f' are<br>incremented. If 'd' is 0, the result is<br>placed in the W register. If 'd' is 1, the<br>result is placed back in register 'f'.<br>If the result is 0, the next instruction,<br>which is already fetched, is discarded.<br>A NOP is executed instead making it a<br>two curls instruction |
| Example                           | GOTO THERE                                                                                                                                                                                         | Words:           | 1                                                                                                                                                                                                                                                                                                                             |
|                                   | After Instruction                                                                                                                                                                                  | Cycles:          | 1(2)                                                                                                                                                                                                                                                                                                                          |
|                                   | PC = Address THERE                                                                                                                                                                                 | Example          | HERE INCFSZ CNT, 1<br>GOTO LOOP<br>CONTINUE •                                                                                                                                                                                                                                                                                 |

 $\begin{array}{rcl} Before \ Instruction \\ PC & = & address \ HERE \\ After \ Instruction \\ CNT & = & CNT + 1 \\ if \ CNT = & 0, \\ PC & = & address \ CONTINUE \\ if \ CNT \neq & 0, \\ PC & = & address \ HERE \ +1 \\ \end{array}$ 

| INCF             | Increment f                                                                                                                                                                             |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] INCF f,d                                                                                                                                                                        |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                       |
| Operation:       | (f) + 1 $\rightarrow$ (dest)                                                                                                                                                            |
| Status Affected: | Z                                                                                                                                                                                       |
| Encoding:        | 00 1010 dfff ffff                                                                                                                                                                       |
| Description:     | The contents of register 'f' are<br>incremented. If 'd' is 0, the result is<br>placed in the W register. If 'd' is 1, the<br>result is placed back in register 'f'.                     |
| Words:           | 1                                                                                                                                                                                       |
| Cycles:          | 1                                                                                                                                                                                       |
| Example          | INCF CNT, 1                                                                                                                                                                             |
|                  | $\begin{array}{rrrr} \text{Before Instruction} \\ & \text{CNT} & = & 0 \text{xFF} \\ & Z & = & 0 \end{array}$<br>After Instruction $\begin{array}{rrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrr$ |

| IORLW            | Inclusive OR Literal with W                                                                                            |
|------------------|------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] IORLW k                                                                                               |
| Operands:        | $0 \le k \le 255$                                                                                                      |
| Operation:       | (W) .OR. $k \rightarrow$ (W)                                                                                           |
| Status Affected: | Z                                                                                                                      |
| Encoding:        | 11 1000 kkkk kkkk                                                                                                      |
| Description:     | The contents of the W register are<br>OR'ed with the eight bit literal 'k'. The<br>result is placed in the W register. |
| Words:           | 1                                                                                                                      |
| Cycles:          | 1                                                                                                                      |
| Example          | IORLW 0x35                                                                                                             |
|                  | Before Instruction<br>W = 0x9A<br>After Instruction<br>W = 0xBF<br>Z = 1                                               |

| NOP              | No Opera   | ation |      |      |
|------------------|------------|-------|------|------|
| Syntax:          | [ label ]  | NOP   |      |      |
| Operands:        | None       |       |      |      |
| Operation:       | No opera   | tion  |      |      |
| Status Affected: | None       |       |      |      |
| Encoding:        | 0 0        | 0000  | 0xx0 | 0000 |
| Description:     | No operati | ion.  |      |      |
| Words:           | 1          |       |      |      |
| Cycles:          | 1          |       |      |      |
| Example          | NOP        |       |      |      |
|                  |            |       |      |      |

| RETFIE           | Return from Interrupt                                                                                                                                                                                             |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Syntax:          | [label] RETFIE                                                                                                                                                                                                    |  |
| Operands:        | None                                                                                                                                                                                                              |  |
| Operation:       | $\begin{array}{l} \text{TOS} \rightarrow \text{PC}, \\ 1 \rightarrow \text{GIE} \end{array}$                                                                                                                      |  |
| Status Affected: | None                                                                                                                                                                                                              |  |
| Encoding:        | 00 0000 0000 1001                                                                                                                                                                                                 |  |
| Description:     | Return from Interrupt. Stack is POPed<br>and Top of Stack (TOS) is loaded in<br>the PC. Interrupts are enabled by<br>setting Global Interrupt Enable bit,<br>GIE (INTCON<7>). This is a two-cycle<br>instruction. |  |
| Words:           | 1                                                                                                                                                                                                                 |  |
| Cycles:          | 2                                                                                                                                                                                                                 |  |
| Example          | RETFIE                                                                                                                                                                                                            |  |
|                  | After Interrupt<br>PC = TOS<br>GIE = 1                                                                                                                                                                            |  |

| OPTION             | Load Option Register                                                                                                                                                                                                                             |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:            | [ label ] OPTION                                                                                                                                                                                                                                 |
| Operands:          | None                                                                                                                                                                                                                                             |
| Operation:         | $(W) \to OPTION$                                                                                                                                                                                                                                 |
| Status Affected:   | None                                                                                                                                                                                                                                             |
| Encoding:          | 00 0000 0110 0010                                                                                                                                                                                                                                |
| Description:       | The contents of the W register are<br>loaded in the OPTION register. This<br>instruction is supported for code<br>compatibility with PIC16C5X products.<br>Since OPTION is a readable/writable<br>register, the user can directly<br>address it. |
| Words:             | 1                                                                                                                                                                                                                                                |
| Cycles:<br>Example | 1                                                                                                                                                                                                                                                |
|                    | To maintain upward compatibility<br>with future PIC <sup>®</sup> MCU products, do<br>not use this instruction.                                                                                                                                   |

| RETLW            | Return with Literal in W                                                                                                                                                            |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] RETLW k                                                                                                                                                            |
| Operands:        | $0 \leq k \leq 255$                                                                                                                                                                 |
| Operation:       | $k \rightarrow (W);$<br>TOS $\rightarrow$ PC                                                                                                                                        |
| Status Affected: | None                                                                                                                                                                                |
| Encoding:        | 11 01xx kkkk kkkk                                                                                                                                                                   |
| Description:     | The W register is loaded with the eight<br>bit literal 'k'. The program counter is<br>loaded from the top of the stack (the<br>return address). This is a two-cycle<br>instruction. |
| Words:           | 1                                                                                                                                                                                   |
| Cycles:          | 2                                                                                                                                                                                   |
| Example          | CALL TABLE ;W contains table<br>;offset value<br>;W now has table<br>value                                                                                                          |
| TABLE            | ADDWF PC ;W = offset<br>RETLW k1 ;Begin table<br>RETLW k2 ;                                                                                                                         |
|                  | Before Instruction                                                                                                                                                                  |
|                  | W = 0x07<br>After Instruction                                                                                                                                                       |
|                  | W = value of k8                                                                                                                                                                     |

MPLIB is a librarian for pre-compiled code to be used with MPLINK. When a routine from a library is called from another source file, only the modules that contains that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications. MPLIB manages the creation and modification of library files.

MPLINK features include:

- MPLINK works with MPASM and MPLAB-C17 and MPLAB-C18.
- MPLINK allows all memory areas to be defined as sections to provide link-time flexibility.

MPLIB features include:

- MPLIB makes linking easier because single libraries can be included instead of many smaller files.
- MPLIB helps keep code maintainable by grouping related modules together.
- MPLIB commands allow libraries to be created and modules to be added, listed, replaced, deleted, or extracted.

#### 12.5 MPLAB-SIM Software Simulator

The MPLAB-SIM Software Simulator allows code development in a PC host environment by simulating the PIC series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file or user-defined key press to any of the pins. The execution can be performed in single step, execute until break, or trace mode.

MPLAB-SIM fully supports symbolic debugging using MPLAB-C17 and MPLAB-C18 and MPASM. The Software Simulator offers the flexibility to develop and debug code outside of the laboratory environment making it an excellent multi-project software development tool.

#### 12.6 <u>MPLAB-ICE High Performance</u> <u>Universal In-Circuit Emulator with</u> <u>MPLAB IDE</u>

The MPLAB-ICE Universal In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PIC microcontrollers (MCUs). Software control of MPLAB-ICE is provided by the MPLAB Integrated Development Environment (IDE), which allows editing, "make" and download, and source debugging from a single environment.

Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the MPLAB-ICE allows expansion to support new PIC microcontrollers.

The MPLAB-ICE Emulator System has been designed as a real-time emulation system with advanced features that are generally found on more expensive development tools. The PC platform and Microsoft<sup>®</sup> Windows 3.x/95/98 environment were chosen to best make these features available to you, the end user.

MPLAB-ICE 2000 is a full-featured emulator system with enhanced trace, trigger, and data monitoring features. Both systems use the same processor modules and will operate across the full operating speed range of the PIC MCU.

#### 12.7 PICMASTER/PICMASTER CE

The PICMASTER system from Microchip Technology is a full-featured, professional quality emulator system. This flexible in-circuit emulator provides a high-quality, universal platform for emulating Microchip 8-bit PIC microcontrollers (MCUs). PICMASTER systems are sold worldwide, with a CE compliant model available for European Union (EU) countries.

#### 12.8 <u>ICEPIC</u>

ICEPIC is a low-cost in-circuit emulation solution for the Microchip Technology PIC16C5X, PIC16C6X, PIC16C7X, and PIC16CXXX families of 8-bit one-timeprogrammable (OTP) microcontrollers. The modular system can support different subsets of PIC16C5X or PIC16CXXX products through the use of interchangeable personality modules or daughter boards. The emulator is capable of emulating without target application circuitry being present.

#### 12.9 MPLAB-ICD In-Circuit Debugger

Microchip's In-Circuit Debugger, MPLAB-ICD, is a powerful, low-cost run-time development tool. This tool is based on the flash PIC16F877 and can be used to develop for this and other PIC microcontrollers from the PIC16CXXX family. MPLAB-ICD utilizes the In-Circuit Debugging capability built into the PIC16F87X. This feature, along with Microchip's In-Circuit Serial Programming protocol, offers cost-effective in-circuit flash programming and debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by watching variables, single-stepping and setting break points. Running at full speed enables testing hardware in real-time. The MPLAB-ICD is also a programmer for the flash PIC16F87X family.

#### 12.10 PRO MATE II Universal Programmer

The PRO MATE II Universal Programmer is a full-featured programmer capable of operating in stand-alone mode as well as PC-hosted mode. PRO MATE II is CE compliant.

The PRO MATE II has programmable VDD and VPP supplies which allows it to verify programmed memory at VDD min and VDD max for maximum reliability. It has an LCD display for instructions and error messages, keys to enter commands and a modular detachable socket assembly to support various package types. In

TABLE 12-1: DEVELOPMENT TOOLS FROM MICROCHIP

| Metallicity<br>(Metallicity)         Metallicity (Metallicity)         Me                                                                                                                                                                                                                                                                                                                                                                         |                                                          | PIC12CXXX | PIC14000 | PIC16C5X | PIC16C6X | PIC16CXXX | PIC16F62X | X7281519 | XX7Oðfolg | PIC16C8X | PIC16F8XX | PIC16C9XX | X4071014 | XX7371319 | PIC18CXX2 | 83CXX<br>52CXX/<br>54CXX/ | хххээн | MCRFXXX | MCP2510 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------|----------|----------|----------|-----------|-----------|----------|-----------|----------|-----------|-----------|----------|-----------|-----------|---------------------------|--------|---------|---------|
| Bit Add C 17 Complex         Source in the contraction of the control of the co                                                    | MPLAB <sup>®</sup> Integrated<br>Development Environment | ~         | ~        | >        | >        | >         | >         | >        | >         | >        | >         | >         | >        | >         | >         |                           |        |         |         |
| MAME         Complex         Image         Complex         Comple                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | MPLAB <sup>®</sup> C17 Compiler                          |           |          |          |          |           |           |          |           |          |           |           | >        | >         |           |                           |        |         |         |
| Mediatricity         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         ×         × <t< th=""><th>MPLAB<sup>®</sup> C18 Compiler</th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th></th><th>&gt;</th><th></th><th></th><th></th><th></th></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | MPLAB <sup>®</sup> C18 Compiler                          |           |          |          |          |           |           |          |           |          |           |           |          |           | >         |                           |        |         |         |
| MPAR8 <sup>16</sup> -LE         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V <t< td=""><td>MPASM/MPLINK</td><td>&gt;</td><td>&gt;</td><td>&gt;</td><td>&gt;</td><td>&gt;</td><td>&gt;</td><td>&gt;</td><td>&gt;</td><td>&gt;</td><td>&gt;</td><td>&gt;</td><td>&gt;</td><td>&gt;</td><td>&gt;</td><td>&gt;</td><td>&gt;</td><td></td><td></td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MPASM/MPLINK                                             | >         | >        | >        | >        | >         | >         | >        | >         | >        | >         | >         | >        | >         | >         | >                         | >      |         |         |
| PICHARGE         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /         /<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2 MPLAB <sup>®</sup> -ICE                                | ~         | >        | >        | >        | >         | ** ^      | >        | >         | >        | >         | >         | >        | >         | >         |                           |        |         |         |
| Closette funder         Image: Closete funder         Image: Closefunder                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PICMASTER/PICMASTER-CE                                   | ~         | >        | >        | >        | >         |           | >        | >         | >        |           | >         | >        | >         |           |                           |        |         |         |
| MetaBolic Statisticati         Not Statist                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ICEPIC™ Low-Cost<br>In-Circuit Emulator                  | ~         |          | ~        | >        | >         |           | >        | >         | >        |           | `         |          |           |           |                           |        |         |         |
| PICSTART® Plus.         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0<br>99 MPLAB <sup>®</sup> -ICD In-Circuit<br>Debugger   |           |          |          | *>       |           |           | * >      |           |          | >         |           |          |           |           |                           |        |         |         |
| PRIONATE® IL         Contract Programmer         Contended Programer         ContrendeProgrammer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PICSTART®Plus<br>Low-Cost Universal Dev. Kit             | >         | ~        | ~        | `        | >         | **>       | `        | >         | `        | >         | >         | >        | `         | >         |                           |        |         |         |
| Since         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v         v <td>BRO MATE® II<br/>Universal Programmer</td> <td>&gt;</td> <td>&gt;</td> <td>&gt;</td> <td>&gt;</td> <td>&gt;</td> <td>** &gt;</td> <td>&gt;</td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | BRO MATE® II<br>Universal Programmer                     | >         | >        | >        | >        | >         | ** >      | >        | >         | >        | >         | >         | >        | >         | >         | >                         | >      |         |         |
| PICDEM-1         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SIMICE                                                   | ~         |          | >        |          |           |           |          |           |          |           |           |          |           |           |                           |        |         |         |
| PICDEM-3         PICDEM-3         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ···         ····         ····         ····         ····         ····         ····         ····         ····         ····         ····         ····         ····         ····         ····         ····         ····         ·····         ·····         ·····         ·····         ·····         ·····         ·····         ······         ······         ·······         ·······                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PICDEM-1                                                 |           |          | >        |          | >         |           | <+<br>∕+ |           | >        |           |           | >        |           |           |                           |        |         |         |
| PICDEM-3         PICDEM-1         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·         ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PICDEM-2                                                 |           |          |          | +∽       |           |           | <b>↓</b> |           |          |           |           |          |           | >         |                           |        |         |         |
| PICDEM:14         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (         (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | PICDEM-3                                                 |           |          |          |          |           |           |          |           |          |           | >         |          |           |           |                           |        |         |         |
| Pictore         Defendent                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | PICDEM-14A                                               |           | >        |          |          |           |           |          |           |          |           |           |          |           |           |                           |        |         |         |
| KEELO0® Evaluation Kit         Image: market in the image: ma                                                    | PICDEM-17                                                |           |          |          |          |           |           |          |           |          |           |           |          | ~         |           |                           |        |         |         |
| KEELOO Transponder Kit         Image: market in the image: ma                                                    | KEELoo® Evaluation Kit                                   |           |          |          |          |           |           |          |           |          |           |           |          |           |           |                           | ~      |         |         |
| IndecolD1 <sup>rm</sup> Programmer's Kit         Indecol | KEELoo Transponder Kit                                   |           |          |          |          |           |           |          |           |          |           |           |          |           |           |                           | ~      |         |         |
| 125 kHz microID Developer's Kit       125 kHz microID Developer's Kit       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1       1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | microlD™ Programmer's Kit                                |           |          |          |          |           |           |          |           |          |           |           |          |           |           |                           |        | ~       |         |
| 125 KHz Anticollision microlD       125 KHz Anticollision microlD         Developer's Klt       13.56 MHz Anticollision microlD         13.56 MHz Anticollision microlD       13.56 MHz Anticollision microlD         Developer's Klt       13.56 MHz Anticollision microlD         Developer's Klt       1         Developer's Klt       1         Developer's Klt       1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 125 kHz microID Developer's Kit                          |           |          |          |          |           |           |          |           |          |           |           |          |           |           |                           |        | ~       |         |
| 13.56 MHz Anticollision microlD     13.56 MHz Anticollision microlD       Developer's Kit          MCP2510 CAN Developer's Kit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 7 125 kHz Anticollision microlD<br>Developer's Kit       |           |          |          |          |           |           |          |           |          |           |           |          |           |           |                           |        | >       |         |
| MCP2510 CAN Developer's Kit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 13.56 MHz Anticollision microID<br>Developer's Kit       |           |          |          |          |           |           |          |           |          |           |           |          |           |           |                           |        | ~       |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | MCP2510 CAN Developer's Kit                              |           |          |          |          |           |           |          |           |          |           |           |          |           |           |                           |        |         | `       |

\*\* Contact Microchip Technology Inc. for availability <sup>†</sup> Development tool is available on select devices.

#### 14.0 PACKAGING INFORMATION

#### 18-Lead Ceramic Dual In-line with Window (JW) – 300 mil (CERDIP)

For the most current package drawings, please see the Microchip Packaging Specification located Note: at http://www.microchip.com/packaging



|                            | Units    |      | INCHES* |      |       | MILLIMETERS |       |  |
|----------------------------|----------|------|---------|------|-------|-------------|-------|--|
| Dimensior                  | 1 Limits | MIN  | NOM     | MAX  | MIN   | NOM         | MAX   |  |
| Number of Pins             | n        |      | 18      |      |       | 18          |       |  |
| Pitch                      | р        |      | .100    |      |       | 2.54        |       |  |
| Top to Seating Plane       | Α        | .170 | .183    | .195 | 4.32  | 4.64        | 4.95  |  |
| Ceramic Package Height     | A2       | .155 | .160    | .165 | 3.94  | 4.06        | 4.19  |  |
| Standoff                   | A1       | .015 | .023    | .030 | 0.38  | 0.57        | 0.76  |  |
| Shoulder to Shoulder Width | E        | .300 | .313    | .325 | 7.62  | 7.94        | 8.26  |  |
| Ceramic Pkg. Width         | E1       | .285 | .290    | .295 | 7.24  | 7.37        | 7.49  |  |
| Overall Length             | D        | .880 | .900    | .920 | 22.35 | 22.86       | 23.37 |  |
| Tip to Seating Plane       | L        | .125 | .138    | .150 | 3.18  | 3.49        | 3.81  |  |
| Lead Thickness             | С        | .008 | .010    | .012 | 0.20  | 0.25        | 0.30  |  |
| Upper Lead Width           | B1       | .050 | .055    | .060 | 1.27  | 1.40        | 1.52  |  |
| Lower Lead Width           | В        | .016 | .019    | .021 | 0.41  | 0.47        | 0.53  |  |
| Overall Row Spacing        | eB       | .345 | .385    | .425 | 8.76  | 9.78        | 10.80 |  |
| Window Width               | W1       | .130 | .140    | .150 | 3.30  | 3.56        | 3.81  |  |
| Window Length              | W2       | .190 | .200    | .210 | 4.83  | 5.08        | 5.33  |  |

\*Controlling Parameter JEDEC Equivalent: MO-036 Drawing No. C04-010

#### 14.1 Package Marking Information

#### **18-Lead PDIP**



#### 20-Lead SSOP



#### Example



#### Example



#### Example



#### Example



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (e3)<br>can be found on the outer packaging for this package. |
|--------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the even<br>be carried<br>characters  | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>of or customer-specific information.                                                                                                                                                                                            |

#### PIC16CE62X PRODUCT IDENTIFICATION SYSTEM

To order or to obtain information, e.g., on pricing or delivery, please use the listed part numbers, and refer to the factory or the listed sales offices.

| PART NOXX X /XX XXX |                                                                                                                                                                                                                                                                                                                                                 |                                                               |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| Pattern:            | 3-Digit Pattern Code for QTP (blank otherwise)                                                                                                                                                                                                                                                                                                  |                                                               |
| Package:            | P = PDIP<br>SO = SOIC (Gull Wing, 300 mil body)                                                                                                                                                                                                                                                                                                 |                                                               |
|                     | JW* = Windowed CERDIP Example<br>a) PIC10                                                                                                                                                                                                                                                                                                       | es:<br>6CE623-04/P301 =                                       |
| Temperature Range:  | $\begin{array}{rcl} - & = & 0^{\circ} \mathbb{C} \text{ to } + 70^{\circ} \mathbb{C} & & & \mathbb{C} \text{ Comm} \\ \mathbb{I} & = & -40^{\circ} \mathbb{C} \text{ to } + 85^{\circ} \mathbb{C} & & & \text{age,} \\ \mathbb{E} & = & -40^{\circ} \mathbb{C} \text{ to } + 125^{\circ} \mathbb{C} & & & \mathbb{Q} \text{ TP} \\ \end{array}$ | 4 MHz, normal VDD limits,<br>pattern #301.<br>6CE623-04I/SO = |
| Frequency<br>Range: | 04=200kHz (LP osc)Indus04=4 MHz (XT and RC osc)age, 420=20 MHz (HS osc)its.                                                                                                                                                                                                                                                                     | strial temp., SOIC pack-<br>4MHz, industrial VDD lim-         |
| Device:             | PIC16CE62X :VDD range 3.0V to 5.5V<br>PIC16CE62XT:VDD range 3.0V to 5.5V (Tape and R                                                                                                                                                                                                                                                            | leel)                                                         |
|                     |                                                                                                                                                                                                                                                                                                                                                 |                                                               |
|                     |                                                                                                                                                                                                                                                                                                                                                 |                                                               |
|                     |                                                                                                                                                                                                                                                                                                                                                 |                                                               |

\* JW Devices are UV erasable and can be programmed to any device configuration. JW Devices meet the electrical requirement of each oscillator type.

#### Sales and Support

#### Data Sheets

Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following:

1. Your local Microchip sales office

2. The Microchip Worldwide Site (www.microchip.com)

NOTES: