# E. Lattice Semiconductor Corporation - <u>LFE5U-25F-6MG285C Datasheet</u>



Welcome to E-XFL.COM

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Active                                                                       |
|--------------------------------|------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 6000                                                                         |
| Number of Logic Elements/Cells | 24000                                                                        |
| Total RAM Bits                 | 1032192                                                                      |
| Number of I/O                  | 118                                                                          |
| Number of Gates                | -                                                                            |
| Voltage - Supply               | 1.045V ~ 1.155V                                                              |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                              |
| Package / Case                 | 285-LFBGA, CSPBGA                                                            |
| Supplier Device Package        | 285-CSFBGA (10x10)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe5u-25f-6mg285c |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| 3.1.            | Absolute Maximum Ratings                                                                |    |
|-----------------|-----------------------------------------------------------------------------------------|----|
| 3.2.            | Recommended Operating Conditions                                                        |    |
| 3.3.            | Power Supply Ramp Rates                                                                 |    |
| 3.4.            | Power-On-Reset Voltage Levels                                                           |    |
| 3.5.            | Power up Sequence                                                                       |    |
| 3.6.            | Hot Socketing Specifications                                                            |    |
| 3.7.            | Hot Socketing Requirements                                                              |    |
| 3.8.            | ESD Performance                                                                         |    |
| 3.9.            | DC Electrical Characteristics                                                           | 49 |
| 3.10.           | Supply Current (Standby)                                                                |    |
| 3.11.           | SERDES Power Supply Requirements <sup>1,2,3</sup>                                       | 51 |
| 3.12.           | sysI/O Recommended Operating Conditions                                                 | 53 |
| 3.13.           | sysI/O Single-Ended DC Electrical Characteristics                                       | 54 |
| 3.14.           | sysI/O Differential Electrical Characteristics                                          | 55 |
| 3.14            | 4.1. LVDS                                                                               | 55 |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
|                 | Typical Building Block Function Performance                                             |    |
| 3.15.           | Derating Timing Tables                                                                  |    |
| 3.16.           |                                                                                         |    |
| 3.17.           | Maximum I/O Buffer Speed                                                                |    |
| 3.18.           | External Switching Characteristics                                                      |    |
| 3.19.           | sysCLOCK PLL Timing                                                                     |    |
| 3.20.           | SERDES High-Speed Data Transmitter                                                      |    |
| 3.21.           | SERDES/PCS Block Latency                                                                |    |
| 3.22.           | SERDES High-Speed Data Receiver                                                         |    |
| 3.23.           | Input Data Jitter Tolerance                                                             |    |
| 3.24.           | SERDES External Reference Clock                                                         |    |
| 3.25.           | PCI Express Electrical and Timing Characteristics                                       |    |
| 3.25            | 5.1. PCIe (2.5 Gb/s) AC and DC Characteristics                                          | 76 |
| 3.25            | 5.2. PCIe (5 Gb/s) – Preliminary AC and DC Characteristics                              | 77 |
| 3.26.           | CPRI LV2 E.48 Electrical and Timing Characteristics – Preliminary                       | 79 |
| 3.27.           | XAUI/CPRI LV E.30 Electrical and Timing Characteristics                                 | 80 |
| 3.27            | 7.1. AC and DC Characteristics                                                          | 80 |
| 3.28.           | CPRI LV E.24/SGMII(2.5Gbps) Electrical and Timing Characteristics                       | 80 |
| 3.28            | 8.1. AC and DC Characteristics                                                          | 80 |
| 3.29.           | Gigabit Ethernet/SGMII(1.25Gbps)/CPRI LV E.12 Electrical and Timing Characteristics     | 81 |
| 3.29            |                                                                                         |    |
| 3.30.           | SMPTE SD/HD-SDI/3G-SDI (Serial Digital Interface) Electrical and Timing Characteristics |    |
| 3.30            |                                                                                         |    |
| 3.31.           | sysCONFIG Port Timing Specifications                                                    |    |
| 3.32.           | JTAG Port Timing Specifications                                                         |    |
| 3.33.           | Switching Test Conditions                                                               |    |
|                 | out Information                                                                         |    |
| 4. Pint<br>4.1. | Signal Descriptions                                                                     |    |
| 4.1.<br>4.2.    | PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin                    |    |
|                 |                                                                                         |    |
| 4.3.            | Pin Information Summary                                                                 |    |
| 4.3.            |                                                                                         |    |
| 4.3.            |                                                                                         |    |
| 5. Ord          | lering Information                                                                      |    |



| Table 3.36. Receive and Jitter Tolerance                                |    |
|-------------------------------------------------------------------------|----|
| Table 3.37. Transmit                                                    |    |
| Table 3.38. Receive and Jitter Tolerance                                |    |
| Table 3.39. Transmit                                                    | 82 |
| Table 3.40. Receive                                                     | 82 |
| Table 3.41. Reference Clock                                             | 82 |
| Table 3.42. ECP5/ECP5-5G sysCONFIG Port Timing Specifications           | 83 |
| Table 3.43. JTAG Port Timing Specifications                             |    |
| Table 3.44. Test Fixture Required Components, Non-Terminated Interfaces |    |
|                                                                         |    |





Figure 2.2. PFU Diagram

# 2.2.1. Slice

Each slice contains two LUT4s feeding two registers. In Distributed SRAM mode, Slice 0 through Slice 2 are configured as distributed memory, and Slice 3 is used as Logic or ROM. Table 2.1 shows the capability of the slices along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. There is control logic to perform set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select and wider RAM/ROM functions.

| Slice   | PFU (Used in Dis        | tributed SRAM)     | PFU (Not used as Distributed SRAM) |                    |  |
|---------|-------------------------|--------------------|------------------------------------|--------------------|--|
| Silce   | Resources               | Modes              | Resources                          | Modes              |  |
| Slice 0 | 2 LUT4s and 2 Registers | RAM                | 2 LUT4s and 2 Registers            | Logic, Ripple, ROM |  |
| Slice 1 | 2 LUT4s and 2 Registers | RAM                | 2 LUT4s and 2 Registers            | Logic, Ripple, ROM |  |
| Slice 2 | 2 LUT4s and 2 Registers | RAM                | 2 LUT4s and 2 Registers            | Logic, Ripple, ROM |  |
| Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | 2 LUT4s and 2 Registers            | Logic, Ripple, ROM |  |

Table 2.1. Resources and Modes Available per Slice

Figure 2.3 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks.

Each slice has 14 input signals, 13 signals from routing and one from the carry-chain (from the adjacent slice or PFU). There are five outputs, four to routing and one to carry-chain (to the adjacent PFU). There are two inter slice/ PFU output signals that are used to support wider LUT functions, such as LUT6, LUT7 and LUT8. Table 2.2 and Figure 2.3 list the signals associated with all the slices. Figure 2.4 on page 16 shows the connectivity of the inter-slice/PFU signals that support LUT5, LUT6, LUT7 and LUT8.





Figure 2.6. LFE5UM/LFE5UM5G-85 Clocking

# 2.5.1. Primary Clocks

The ECP5/ECP5-5G device family provides low-skew, high fan-out clock distribution to all synchronous elements in the FPGA fabric through the Primary Clock Network.

The primary clock network is divided into four clocking quadrants: Top Left (TL), Bottom Left (BL), Top Right (TR), and Bottom Right (BR). Each of these quadrants has 16 clocks that can be distributed to the fabric in the quadrant.

The Lattice Diamond software can automatically route each clock to one of the four quadrants up to a maximum of 16 clocks per quadrant. The user can change how the clocks are routed by specifying a preference in the Lattice Diamond software to locate the clock to specific. The ECP5/ECP5-5G device provides the user with a maximum of 64 unique clock input sources that can be routed to the primary Clock network.

Primary clock sources are:

- Dedicated clock input pins
- PLL outputs
- CLKDIV outputs
- Internal FPGA fabric entries (with minimum general routing)
- SERDES/PCS/PCSDIV clocks
- OSC clock

These sources are routed to one of four clock switches called a Mid Mux. The outputs of the Mid MUX are routed to the center of the FPGA where another clock switch, called the Center MUX, is used to route the primary clock sources to primary clock distribution to the ECP5/ECP5-5G fabric. These routing muxes are shown in Figure 2.6. Since there is a maximum of 60 unique clock input sources to the clocking quadrants, there are potentially 64 unique clock domains that can be used in the ECP5/ECP5-5G Device. For more information about the primary clock tree and connections, refer to ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263).

### 2.5.1.1. Dynamic Clock Control

The Dynamic Clock Control (DCC), Quadrant Clock enable/disable feature allows internal logic control of the quadrant primary clock network. When a clock network is disabled, the clock signal is static and not toggle. All the logic fed by that clock will not toggle, reducing the overall power consumption of the device. The disable function will not create glitch and increase the clock latency to the primary clock network.

This DCC controls the clock sources from the Primary CLOCK MIDMUX before they are fed to the Primary Center MUXs that drive the quadrant clock network. For more information about the DCC, refer to ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263).



### Table 2.6. sysMEM Block Configurations

| Memory Mode      | Configurations |  |  |
|------------------|----------------|--|--|
|                  | 16,384 x 1     |  |  |
| Cinela Dart      | 8,192 x 2      |  |  |
|                  | 4,096 x 4      |  |  |
| Single Port      | 2,048 x 9      |  |  |
|                  | 1,024 x 18     |  |  |
|                  | 512 x 36       |  |  |
|                  | 16,384 x 1     |  |  |
|                  | 8,192 x 2      |  |  |
| True Dual Port   | 4,096 x 4      |  |  |
|                  | 2,048 x 9      |  |  |
|                  | 1,024 x 18     |  |  |
|                  | 16,384 x 1     |  |  |
|                  | 8,192 x 2      |  |  |
| Decude Duel Dert | 4,096 x 4      |  |  |
| Pseudo Dual Port | 2,048 x 9      |  |  |
|                  | 1,024 x 18     |  |  |
|                  | 512 x 36       |  |  |

# 2.8.2. Bus Size Matching

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

# 2.8.3. RAM Initialization and ROM Operation

If desired, the contents of the RAM can be pre-loaded during device configuration. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

# 2.8.4. Memory Cascading

Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

# 2.8.5. Single, Dual and Pseudo-Dual Port Modes

In all the sysMEM RAM modes the input data and address for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the output.

EBR memory supports the following forms of write behavior for single port or dual port operation:

- **Normal** Data on the output appears only during a read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths.
- Write Through A copy of the input data appears at the output of the same port during a write cycle. This mode is supported for all data widths.
- **Read-Before-Write** When new data is written, the old content of the address appears at the output. This mode is supported for x9, x18, and x36 data widths.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 2.8.6. Memory Core Reset

The memory array in the EBR utilizes latches at the A and B output ports. These latches can be reset asynchronously or synchronously. RSTA and RSTB are local signals, which reset the output latches associated with Port A and Port B, respectively. The Global Reset (GSRN) signal can reset both ports. The output data latches and associated resets for both ports are as shown in Figure 2.12.



Figure 2.12. Memory Core Reset

For further information on the sysMEM EBR block, see the list of technical documentation in Supplemental Information section on page 102.

# 2.9. sysDSP<sup>™</sup> Slice

The ECP5/ECP5-5G family provides an enhanced sysDSP architecture, making it ideally suited for low-cost, high-performance Digital Signal Processing (DSP) applications. Typical functions used in these applications are Finite Impulse Response (FIR) filters, Fast Fourier Transforms (FFT) functions, Correlators, Reed-Solomon/Turbo/Convolution encoders and decoders. These complex signal processing functions use similar building blocks such as multiply-adders and multiply-accumulators.

# 2.9.1. sysDSP Slice Approach Compared to General DSP

Conventional general-purpose DSP chips typically contain one to four (Multiply and Accumulate) MAC units with fixed data-width multipliers; this leads to limited parallelism and limited throughput. Their throughput is increased by higher clock speeds. In the ECP5/ECP5-5G device family, there are many DSP slices that can be used to support different data widths. This allows designers to use highly parallel implementations of DSP functions. Designers can optimize DSP performance vs. area by choosing appropriate levels of parallelism. Figure 2.13 compares the fully serial implementation to the mixed parallel and serial implementation.





\*For 7:1 LVDS interface only. It is required to use PIO pair pins PIOA/B.

### Figure 2.20. Output Register Block on Left and Right Sides

| Name                  | Туре   | Description                                                         |
|-----------------------|--------|---------------------------------------------------------------------|
| Q                     | Output | High Speed Data Output                                              |
| D                     | Input  | Data from core to output SDR register                               |
| D[1:0]/D[3:0]/ D[6:0] | Input  | Low Speed Data from device core to output DDR register              |
| RST                   | Input  | Reset to the Output Block                                           |
| SCLK                  | Input  | Slow Speed System Clock                                             |
| ECLK                  | Input  | High Speed Edge Clock                                               |
| DQSW                  | Input  | Clock from DQS control Block used to generate DDR memory DQS output |
| DQSW270               | Input  | Clock from DQS control Block used to generate DDR memory DQ output  |

### Table 2.9. Output Block Port Description

# 2.12. Tristate Register Block

The tristate register block registers tristate control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output. In DDR operation used mainly for DDR memory interface can be implemented on the left and right sides of the device. Here two inputs feed the tristate registers clocked by both ECLK and SCLK.

Figure 2.21 and Figure 2.22 show the Tristate Register Block functions on the device. For detailed description of the tristate register block modes and usage, refer to ECP5 and ECP5-5G High-Speed I/O Interface (TN1265).



Figure 2.21. Tristate Register Block on Top Side



# 2.14.4. On-Chip Programmable Termination

The ECP5/ECP5-5G devices support a variety of programmable on-chip terminations options, including:

- Dynamically switchable Single-Ended Termination with programmable resistor values of 50  $\Omega$ , 75  $\Omega$ , or 150  $\Omega$ .
- Common mode termination of 100 Ω for differential inputs.



Parallel Single-Ended Input

Differential Input

Figure 2.26. On-Chip Termination

See Table 2.12 for termination options for input modes.

| IO_TYPE         | Terminate to V <sub>CCIO</sub> /2* | Differential Termination Resistor* |
|-----------------|------------------------------------|------------------------------------|
| LVDS25          | _                                  | 100                                |
| BLVDS25         | —                                  | 100                                |
| MLVDS           | —                                  | 100                                |
| LVPECL33        | —                                  | 100                                |
| subLVDS         | —                                  | 100                                |
| SLVS            | _                                  | 100                                |
| HSUL12          | 50, 75, 150                        | —                                  |
| HSUL12D         | —                                  | 100                                |
| SSTL135_I / II  | 50, 75, 150                        | —                                  |
| SSTL135D_I / II | —                                  | 100                                |
| SSTL15_I / II   | 50, 75, 150                        | -                                  |
| SSTL15D_I / II  | —                                  | 100                                |
| SSTL18_I / II   | 50, 75, 150                        | -                                  |
| SSTL18D_I / II  | _                                  | 100                                |

\*Notes:

TERMINATE to  $V_{CCIO}/2$  (Single-Ended) and DIFFRENTIAL TERMINATION RESISTOR when turned on can only have one setting per bank. Only left and right banks have this feature.

Use of TERMINATE to  $V_{CCIO}/2$  and DIFFRENTIAL TERMINATION RESISTOR are mutually exclusive in an I/O bank. On-chip termination tolerance ±20%.

Refer to ECP5 and ECP5-5G sysIO Usage Guide (TN1262) for on-chip termination usage and value ranges.

# 2.14.5. Hot Socketing

ECP5/ECP5-5G devices have been carefully designed to ensure predictable behavior during power-up and power-down. During power-up and power-down sequences, the I/Os remain in tristate until the power supply voltage is high enough to ensure reliable operation. In addition, leakage into I/O pins is controlled within specified limits. See the Hot Socketing Specifications section on page 48.



When an error is detected, and the user's error handling software determines the error did not create any risk to the system operation, the SEC tool allows the device to be re-configured in the background to correct the affected bit. This operation allows the user functions to continue to operate without stopping the system function.

Additional SEI tool is also available in the Diamond Software, by creating a frame of data to be programmed into the device in the background with one bit changed, without stopping the user functions on the device. This emulates an SEU situation, allowing the user to test and monitor its error handling software.

For further information on SED support, refer to LatticeECP3, ECP5 and ECP5-5G Soft Error Detection (SED)/Correction (SEC) Usage Guide (TN1184).

# 2.18.3. On-Chip Oscillator

Every ECP5/ECP5-5G device has an internal CMOS oscillator which is used to derive a Master Clock (MCLK) for configuration. The oscillator and the MCLK run continuously and are available to user logic after configuration is completed. The software default value of the MCLK is nominally 2.4 MHz. Table 2.16 lists all the available MCLK frequencies. When a different Master Clock is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal Master Clock frequency of 2.4 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The Master Clock frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.4 MHz.

This internal oscillator is available to the user by routing it as an input clock to the clock tree. For further information on the use of this oscillator for configuration or user mode, refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260) and ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263).

### Table 2.16. Selectable Master Clock (MCLK) Frequencies during Configuration (Nominal)

| MCLK Frequency (MHz) |
|----------------------|
| 2.4                  |
| 4.8                  |
| 9.7                  |
| 19.4                 |
| 38.8                 |
| 62                   |

# 2.19. Density Shifting

The ECP5/ECP5-5G family is designed to ensure that different density devices in the same family and in the same package have the same pinout. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likelihood of success in each case. An example is that some user I/Os may become No Connects in smaller devices in the same package. Refer to the ECP5/ECP5-5G Pin Migration Tables and Diamond software for specific restrictions and limitations.



#### 3.3. **Power Supply Ramp Rates**

### **Table 3.3. Power Supply Ramp Rates**

| Symbol            | Parameter                                | Min  | Тур | Max | Unit |
|-------------------|------------------------------------------|------|-----|-----|------|
| t <sub>RAMP</sub> | Power Supply ramp rates for all supplies | 0.01 | -   | 10  | V/ms |
|                   |                                          |      |     |     |      |

Note: Assumes monotonic ramp rates.

#### **Power-On-Reset Voltage Levels** 3.4.

### Table 3.4. Power-On-Reset Voltage Levels

| Symbol                 | Parameter                                                       |                                                                                    |                    | Min  | Тур  | Max  | Unit |
|------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------|------|------|------|------|
| V <sub>PORUP</sub> All | All Devices trip point (Monitoring V <sub>cc</sub> ,            | V <sub>cc</sub>                                                                    | 0.90               | -    | 1.00 | V    |      |
|                        |                                                                 | V <sub>CCAUX</sub>                                                                 | 2.00               | Ι    | 2.20 | V    |      |
|                        | V <sub>CCAUX</sub> , and V <sub>CCIO8</sub> ) V <sub>CCIO</sub> |                                                                                    | V <sub>CCIO8</sub> | 0.95 | _    | 1.06 | V    |
| N                      | VPORDN All Devices down trip point (Monitoring                  | V <sub>cc</sub>                                                                    | 0.77               | Ι    | 0.87 | V    |      |
| V <sub>PORDN</sub>     | All Devices                                                     | All Devices down trip point (Monitoring - V <sub>CC</sub> , and V <sub>CCAUX</sub> | V <sub>CCAUX</sub> | 1.80 | _    | 2.00 | V    |

Notes:

These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

- Only V<sub>CCIO8</sub> has a Power-On-Reset ramp up trip point. All other V<sub>CCIOs</sub> do not have Power-On-Reset ramp up detection.
- V<sub>CCIO8</sub> does not have a Power-On-Reset ramp down detection. V<sub>CCIO8</sub> must remain within the Recommended Operating Conditions to ensure proper operation.

#### **Power up Sequence** 3.5.

Power-On-Reset (POR) puts the ECP5/ECP5-5G device in a reset state. POR is released when Vcc, VccAUX, and VccI08 are ramped above the VPORUP voltage, as specified above.

V<sub>CCIO8</sub> controls the voltage on the configuration I/O pins. If the ECP5/ECP5-5G device is using Master SPI mode to download configuration data from external SPI Flash, it is required to ramp  $V_{CCIO8}$  above V<sub>IH</sub> of the external SPI Flash, before at least one of the other two supplies (V<sub>CC</sub> and/or V<sub>CCAUX</sub>) is ramped to V<sub>PORUP</sub> voltage level. If the system cannot meet this power up sequence requirement, and requires the  $V_{CCIO8}$  to be ramped last, then the system must keep either PROGRAMN or INITN pin LOW during power up, until V<sub>CCI08</sub> reaches V<sub>IH</sub> of the external SPI Flash. This ensures the signals driven out on the configuration pins to the external SPI Flash meet the V<sub>IH</sub> voltage requirement of the SPI Flash. For LFE5UM/LFE5UM5G devices, it is required to power up V<sub>CCA</sub>, before V<sub>CCAUXA</sub> is powered up.

#### **Hot Socketing Specifications** 3.6.

### **Table 3.5. Hot Socketing Specifications**

| Symbol                                                            | Parameter                                                        | Condition                                      | Min | Тур | Max | Unit |
|-------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------|-----|-----|-----|------|
| IDK_HS                                                            | Input or I/O Leakage Current<br>for Top and Bottom Banks<br>Only | $0 \leq V_{IN} \leq V_{IH}$ (Max)              | _   | _   | ±1  | mA   |
| IDK Input or I/O Leakage Current<br>for Left and Right Banks Only | $0 \le V_{\text{IN}} < V_{\text{CCIO}}$                          | —                                              | —   | ±1  | mA  |      |
|                                                                   | for Left and Right Banks Only                                    | $V_{CCIO} \leq V_{IN} \leq V_{CCIO} + 0.5 \ V$ | _   | 18  | _   | mA   |

Notes:

V<sub>CC</sub>, V<sub>CCAUX</sub> and V<sub>CCIO</sub> should rise/fall monotonically. 1.

I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PW</sub> or I<sub>BH</sub>. 2.

LVCMOS and LVTTL only. 3.

4. Hot socket specification defines when the hot socketed device's junction temperature is at 85 °C or below. When the hot socketed device's junction temperature is above 85 °C, the I<sub>DK</sub> current can exceed ±1 mA.



# 3.7. Hot Socketing Requirements

### **Table 3.6. Hot Socketing Requirements**

| Description                                                                               | Min | Тур | Max | Unit |
|-------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Input current per SERDES I/O pin when device is powered down and inputs driven.           | _   | _   | 8   | mA   |
| Input current per HDIN pin when device power supply is off, inputs driven <sup>1, 2</sup> | _   | _   | 15  | mA   |
| Current per HDIN pin when device power ramps up, input driven <sup>3</sup>                | _   | _   | 50  | mA   |
| Current per HDOUT pin when device power supply is off, outputs pulled up <sup>4</sup>     | —   | —   | 30  | mA   |

Notes:

1. Device is powered down with all supplies grounded, both HDINP and HDINN inputs driven by a CML driver with maximum allowed output V<sub>CCHTX</sub>, 8b/10b data, no external AC coupling.

2. Each P and N input must have less than the specified maximum input current during hot plug. For a device with 2 DCU, the total input current would be 15 mA \* 4 channels \* 2 input pins per channel = 120 mA.

- Device power supplies are ramping up (V<sub>CCA</sub> and V<sub>CCAUX</sub>), both HDINP and HDINN inputs are driven by a CML driver with maximum allowed output V<sub>CCHTX</sub>, 8b/10b data, internal AC coupling.
- 4. Device is powered down with all supplies grounded. Both HDOUTP and HDOUN outputs are pulled up to  $V_{CCHTX}$  by the far end receiver termination of 50  $\Omega$  single ended.

# 3.8. ESD Performance

Refer to the ECP5 and ECP5-5G Product Family Qualification Summary for complete qualification data, including ESD performance.

# 3.9. DC Electrical Characteristics

**Over Recommended Operating Conditions** 

| Symbol                                            | Parameter                                                        | Condition                                                                                                                                             | Min | Тур | Max  | Unit |
|---------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| I <sub>IL</sub> , I <sub>IH</sub> <sup>1, 4</sup> | Input or I/O Low Leakage                                         | $0 \leq V_{\text{IN}} \leq V_{\text{CCIO}}$                                                                                                           | _   | —   | 10   | μA   |
| I <sub>IH</sub> <sup>1, 3</sup>                   | Input or I/O High Leakage                                        | $V_{CCIO} < V_{IN} \leq V_{IH(MAX)}$                                                                                                                  | —   | —   | 100  | μA   |
| I                                                 | I/O Active Pull-up Current,<br>sustaining logic HIGH state       | $0.7 \: V_{CCIO} \! \leq \! V_{IN} \! \leq \! V_{CCIO}$                                                                                               | -30 | _   | _    | μA   |
| I <sub>PU</sub>                                   | I/O Active Pull-up Current, pulling down from logic HIGH state   | $0 \leq V_{\text{IN}} \leq 0.7 \; V_{\text{CCIO}}$                                                                                                    |     | _   | -150 | μA   |
| IPD                                               | I/O Active Pull-down Current,<br>sustaining logic LOW state      | $0 \le V_{IN} \le V_{IL}$ (MAX)                                                                                                                       | 30  | —   | —    | μA   |
| IDD                                               | I/O Active Pull-down Current,<br>pulling up from logic LOW state | $0 \leq V_{IN} \leq V_{CCIO}$                                                                                                                         | —   | —   | 150  | μA   |
| C1                                                | I/O Capacitance <sup>2</sup>                                     | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, \\ V_{CC} = 1.2 \text{ V}, V_{IO} = 0 \text{ to } V_{IH(MAX)}$ | _   | 5   | 8    | pf   |
| C2                                                | Dedicated Input Capacitance <sup>2</sup>                         | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, \\ V_{CC} = 1.2 \text{ V}, V_{IO} = 0 \text{ to } V_{IH(MAX)}$ | _   | 5   | 7    | pf   |
| V                                                 | Hysteresis for Single-Ended                                      | V <sub>CCIO</sub> = 3.3 V                                                                                                                             | -   | 300 | _    | mV   |
| V <sub>HYST</sub>                                 | Inputs                                                           | V <sub>CCIO</sub> = 2.5 V                                                                                                                             | _   | 250 | _    | mV   |

### **Table 3.7. DC Electrical Characteristics**

Notes:

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tristated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

2. T<sub>A</sub> 25 °C, f = 1.0 MHz.

- 3. Applicable to general purpose I/Os in top and bottom banks.
- 4. When used as  $V_{REF}$ , maximum leakage= 25  $\mu$ A.



# 3.14.4. LVDS25E

The top and bottom sides of ECP5/ECP5-5G devices support LVDS outputs via emulated complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The scheme shown in Figure 3.1 is one possible solution for point-to-point signals.



Figure 3.1. LVDS25E Output Termination Example

### Table 3.14. LVDS25E DC Conditions

| Parameter         | Description                    | Typical | Unit |
|-------------------|--------------------------------|---------|------|
| V <sub>CCIO</sub> | Output Driver Supply (±5%)     | 2.50    | V    |
| Z <sub>OUT</sub>  | Driver Impedance               | 20      | Ω    |
| Rs                | Driver Series Resistor (±1%)   | 158     | Ω    |
| R <sub>P</sub>    | Driver Parallel Resistor (±1%) | 140     | Ω    |
| R <sub>T</sub>    | Receiver Termination (±1%)     | 100     | Ω    |
| V <sub>OH</sub>   | Output High Voltage            | 1.43    | V    |
| V <sub>OL</sub>   | Output Low Voltage             | 1.07    | V    |
| V <sub>OD</sub>   | Output Differential Voltage    | 0.35    | V    |
| V <sub>CM</sub>   | Output Common Mode Voltage     | 1.25    | V    |
| ZBACK             | Back Impedance                 | 100.5   | Ω    |
| I <sub>DC</sub>   | DC Output Current              | 6.03    | mA   |

Note: For input buffer, see LVDS Table 3.13 on page 55.



# 3.14.6. LVPECL33

The ECP5/ECP5-5G devices support the differential LVPECL standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3.3 is one possible solution for point-to-point signals.





Over recommended operating conditions.

| Parameter         | Description                    | Typical | Unit |
|-------------------|--------------------------------|---------|------|
| V <sub>CCIO</sub> | Output Driver Supply (±5%)     | 3.30    | V    |
| Z <sub>OUT</sub>  | Driver Impedance               | 10      | Ω    |
| Rs                | Driver Series Resistor (±1%)   | 93      | Ω    |
| R <sub>P</sub>    | Driver Parallel Resistor (±1%) | 196     | Ω    |
| R <sub>T</sub>    | Receiver Termination (±1%)     | 100     | Ω    |
| V <sub>OH</sub>   | Output High Voltage            | 2.05    | V    |
| V <sub>OL</sub>   | Output Low Voltage             | 1.25    | V    |
| V <sub>OD</sub>   | Output Differential Voltage    | 0.80    | V    |
| V <sub>CM</sub>   | Output Common Mode Voltage     | 1.65    | V    |
| ZBACK             | Back Impedance                 | 100.5   | Ω    |
| I <sub>DC</sub>   | DC Output Current              | 12.11   | mA   |

### Table 3.16. LVPECL33 DC Conditions

Note: For input buffer, see LVDS Table 3.13 on page 55.



# 3.14.8. SLVS

Scalable Low-Voltage Signaling (SLVS) is based on a point-to-point signaling method defined in the JEDEC JESD8-13 (SLVS-400) standard. This standard evolved from the traditional LVDS standard and relies on the advantage of its use of smaller voltage swings and a lower common-mode voltage. The 200 mV (400 mV p-p) SLVS swing contributes to a reduction in power.

The ECP5/ECP5-5G devices can receive differential input up to 800 Mb/s with its LVDS input buffer. This LVDS input buffer is used to meet the SLVS input standard specified by the JEDEC standard. The SLVS output parameters are compared to ECP5/ECP5-5G LVDS input parameters, as listed in Table 3.18.

### Table 3.18. Input to SLVS

| Parameter                  | ECP5/ECP5-5G LVDS Input | SLVS Output | Unit |
|----------------------------|-------------------------|-------------|------|
| Vcm (min)                  | 50                      | 150         | mV   |
| Vcm (max)                  | 2350                    | 250         | mV   |
| Differential Voltage (min) | 100                     | 140         | mV   |
| Differential Voltage (max) | -                       | 270         | mV   |

ECP5/ECP5-5G does not support SLVS output. However, SLVS output can be created using ECP5/ECP5-5G LVDS outputs by level shift to meet the low Vcm/Vod levels required by SLVS. Figure 3.5 shows how the LVDS output can be shifted external to meet SLVS levels.



Figure 3.5. SLVS Interface

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Davamatar                                | Description                                                      | Davias         |          | -8        | -         | -7       | -          | -6         | Unit             |
|------------------------------------------|------------------------------------------------------------------|----------------|----------|-----------|-----------|----------|------------|------------|------------------|
| Parameter                                | Description                                                      | Device         | Min      | Max       | Min       | Max      | Min        | Max        |                  |
| t <sub>h_delpll</sub>                    | Clock to Data Hold - PIO Input<br>Register with Data Input Delay | All Devices    | 0        | -         | 0         | -        | 0          | -          | ns               |
| Generic DDR Input                        |                                                                  |                |          |           |           |          |            |            |                  |
| Generic DDRX1 Inp                        | uts With Clock and Data Centere                                  | d at Pin (GDDI | RX1_RX.S | CLK.Cen   | tered) Us | ing PCLk | Clock In   | put - Fig  | ure 3.6          |
| t <sub>SU_GDDRX1_centered</sub>          | Data Setup Before CLK Input                                      | All Devices    | 0.52     | -         | 0.52      | -        | 0.52       | -          | ns               |
| $t_{HD_GDDRX1_centered}$                 | Data Hold After CLK Input                                        | All Devices    | 0.52     | _         | 0.52      | _        | 0.52       | _          | ns               |
| $f_{DATA\_GDDRX1\_centered}$             | GDDRX1 Data Rate                                                 | All Devices    | _        | 500       | —         | 500      | —          | 500        | Mb/s             |
| $f_{MAX\_GDDRX1\_centered}$              | GDDRX1 CLK Frequency (SCLK)                                      | All Devices    | _        | 250       | —         | 250      | _          | 250        | MHz              |
| Generic DDRX1 Inp                        | uts With Clock and Data Aligned                                  | at Pin (GDDR)  | (1_RX.SC | LK.Aligne | ed) Using | PCLK Cl  | ock Input  | t - Figure | 3.7              |
| $t_{SU\_GDDRX1\_aligned}$                | Data Setup from CLK Input                                        | All Devices    | -        | -0.55     | -         | -0.55    | -          | -0.55      | ns +<br>1/2 UI   |
| $t_{HD\_GDDRX1\_aligned}$                | Data Hold from CLK Input                                         | All Devices    | 0.55     | -         | 0.55      | -        | 0.55       | _          | ns +<br>1/2 U    |
| $f_{DATA_GDDRX1_aligned}$                | GDDRX1 Data Rate                                                 | All Devices    | —        | 500       | —         | 500      | —          | 500        | Mb/s             |
| $f_{MAX\_GDDRX1\_aligned}$               | GDDRX1 CLK Frequency (SCLK)                                      | All Devices    | _        | 250       | —         | 250      | —          | 250        | MHz              |
| Generic DDRX2 Inp                        | uts With Clock and Data Centere                                  | d at Pin (GDDI | RX2_RX.E | CLK.Cen   | tered) Us | ing PCLK | Clock In   | put, Left  | and              |
| Right sides Only - F                     |                                                                  | T              |          |           | -         | 1        | 1          |            |                  |
| $t_{SU_GDDRX2\_centered}$                | Data Setup before CLK Input                                      | All Devices    | 0.321    | —         | 0.403     | _        | 0.471      | —          | ns               |
| $t_{HD_GDDRX2\_centered}$                | Data Hold after CLK Input                                        | All Devices    | 0.321    | —         | 0.403     | _        | 0.471      | —          | ns               |
| $f_{DATA\_GDDRX2\_centered}$             | GDDRX2 Data Rate                                                 | All Devices    | -        | 800       | —         | 700      | -          | 624        | Mb/s             |
| $f_{MAX\_GDDRX2\_centered}$              | GDDRX2 CLK Frequency (ECLK)                                      | All Devices    | -        | 400       | -         | 350      | -          | 312        | MHz              |
| Generic DDRX2 Inp<br>sides Only - Figure | uts With Clock and Data Aligned 3.7                              | at Pin (GDDR)  | (2_RX.EC | LK.Aligne | ed) Using | PCLK Cl  | ock Input  | t, Left an | d Right          |
| $t_{su\_GDDRX2\_aligned}$                | Data Setup from CLK Input                                        | All Devices    | -        | -0.344    | —         | -0.42    | -          | -0.495     | ns + 1/2<br>UI   |
| $t_{HD}_{GDDRX2}_{aligned}$              | Data Hold from CLK Input                                         | All Devices    | 0.344    | —         | 0.42      | _        | 0.495      | —          | ns + 1/2<br>UI   |
| $f_{DATA\_GDDRX2\_aligned}$              | GDDRX2 Data Rate                                                 | All Devices    | —        | 800       | —         | 700      | —          | 624        | Mb/s             |
| $f_{MAX_GDDRX2_aligned}$                 | GDDRX2 CLK Frequency                                             | All Devices    | _        | 400       | —         | 350      | _          | 312        | MHz              |
| Video DDRX71 Inpu<br>Figure 3.11         | its With Clock and Data Aligned a                                | at Pin (GDDRX  | 71_RX.E0 | CLK) Usin | g PLL Clo | ck Input | , Left and | l Right si | des Only         |
| t <sub>su_lvds71_i</sub>                 | Data Setup from CLK Input<br>(bit i)                             | All Devices    | -        | -0.271    | -         | -0.39    | _          | -0.41      | ns+(1/2+<br>* UI |
| t <sub>HD_LVDS71_i</sub>                 | Data Hold from CLK Input<br>(bit i)                              | All Devices    | 0.271    | _         | 0.39      | -        | 0.41       | _          | ns+(1/2+<br>* UI |
| f <sub>DATA_LVDS71</sub>                 | DDR71 Data Rate                                                  | All Devices    | 1        | 756       | —         | 620      | -          | 525        | Mb/s             |
| f <sub>MAX_LVDS71</sub>                  | DDR71 CLK Frequency (ECLK)                                       | All Devices    |          | 378       | _         | 310      | _          | 262.5      | MHz              |

# Table 3.22. ECP5/ECP5-5G External Switching Characteristics (Continued)





Figure 3.9. Transmit TX.CLK.Aligned Waveforms

### Receiver – Shown for one LVDS Channel



#### Transmitter - Shown for one LVDS Channel



Figure 3.10. DDRX71 Video Timing Waveforms

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 3.11. Receiver DDRX71\_RX Waveforms



Figure 3.12. Transmitter DDRX71\_TX Waveforms



### Table 3.31. PCIe (5 Gb/s) (Continued)

| Symbol                           | Description                                            | Test Conditions                      | Min               | Тур | Max              | Unit        |
|----------------------------------|--------------------------------------------------------|--------------------------------------|-------------------|-----|------------------|-------------|
| Receive <sup>1, 2</sup>          |                                                        | '                                    |                   | '   | '                |             |
| UI                               | Unit Interval                                          | -                                    | 199.94            | 200 | 200.06           | ps          |
| V <sub>RX-DIFF-PP</sub>          | Differential Rx peak-peak voltage                      | -                                    | 0.34 <sup>3</sup> | —   | 1.2              | V, p-p      |
| T <sub>RX-RJ-RMS</sub>           | Receiver random jitter tolerance<br>(RMS)              | 1.5 MHz – 100<br>MHz Random<br>noise | _                 | _   | 4.2              | ps,<br>RMS  |
| T <sub>RX-DJ</sub>               | Receiver deterministic jitter tolerance                | —                                    | —                 | —   | 88               | ps          |
| V <sub>RX-CM-AC</sub>            | Common mode noise from Rx                              | -                                    | _                 | _   |                  | mV,<br>p-p  |
| _                                | Receiver differential Return Loss,                     | 50 MHz < freq <<br>1.25 GHz          | 10                | _   | -                | dB          |
| R <sub>LRX-DIFF</sub>            | package plus silicon                                   | 1.25 GHz < freq<br>< 2.5 GHz         | 8                 | _   | -                | dB          |
| R <sub>LRX-CM</sub>              | Receiver common mode Return Loss, package plus silicon | -                                    | 6                 | _   | -                | dB          |
| Z <sub>RX-DC</sub>               | Receiver DC single ended impedance                     | _                                    | 40                | _   | 60               | Ω           |
| Z <sub>RX-HIGH-IMP-DC</sub>      | Receiver DC single ended impedance when powered down   | -                                    | 200K              | _   | -                | Ω           |
| V <sub>RX-CM-AC-P</sub>          | Rx AC peak common mode voltage                         | _                                    | _                 | _   |                  | mV,<br>peak |
| V <sub>RX-IDLE-DET-DIFF-PP</sub> | Electrical Idle Detect Threshold                       | -                                    | 65                | _   | 340 <sup>3</sup> | mv,         |
| L <sub>RX-SKEW</sub>             | Receiver lane-lane skew                                | -                                    | —                 | —   | 8                | ns          |

Notes:

1. Values are measured at 5 Gb/s.

2. Measured with external AC-coupling on the receiver.

3. Not in compliance with PCI Express standard.



| Signal Name                            | I/O       | Description                                                                                                                                                                                                                                                                                        |
|----------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Configuration Pads (Used during sysCON | FIG) (Con | tinued)                                                                                                                                                                                                                                                                                            |
| D1/MISO/IO1                            | I/O       | Parallel configuration I/O. Open drain during configuration. When in SPI modes, it is an input in Master mode, and output in Slave mode.<br>This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin.                                                        |
| D2/IO2                                 | I/O       | Parallel configuration I/O. Open drain during configuration.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin.                                                                                                                                 |
| D3/IO3                                 | I/O       | Parallel configuration I/O. Open drain during configuration.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin.                                                                                                                                 |
| D4/IO4                                 | I/O       | Parallel configuration I/O. Open drain during configuration. This is a shared I/ O pin. When not in configuration, it can be used as general purpose I/O pin.                                                                                                                                      |
| D5/IO5                                 | I/O       | Parallel configuration I/O. Open drain during configuration. This is a shared I/ O pin. When not in configuration, it can be used as general purpose I/O pin.                                                                                                                                      |
| D6/IO6                                 | I/O       | Parallel configuration I/O. Open drain during configuration. When in SPI modes, it is an output in Master mode, and input in Slave mode.<br>This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin.                                                        |
| D7/I07                                 | I/O       | Parallel configuration I/O. Open drain during configuration. When in SPI<br>modes, it is an output in Master mode, and input in Slave mode.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin                                                   |
| SERDES Function                        |           |                                                                                                                                                                                                                                                                                                    |
| VCCAx                                  | -         | SERDES, transmit, receive, PLL and reference clock buffer power supply for<br>SERDES Dual x. All VCCA supply pins must always be powered to the<br>recommended operating voltage range. If no SERDES channels are used,<br>connect VCCA to VCC. VCCAx = 1.1 V for ECP5, VCCAx = 1.2 V for ECP5-5G. |
| VCCAUXAx                               | _         | SERDES Aux Power Supply pin for SERDES Dual x. VCCAUXAx = 2.5 V.                                                                                                                                                                                                                                   |
| HDRX[P/N]_D[dual_num]CH[chan_num]      | Ι         | High-speed SERDES inputs, P = Positive, N = Negative, dual_num = [0, 1],<br>chan_num = [0, 1]. These are dedicated SERDES input pins.                                                                                                                                                              |
| HDTX[P/N]_D[dual_num]CH[chan_num]      | 0         | High-speed SERDES outputs, P = Positive, N = Negative, dual_num = [0, 1],<br>chan_num = [0, 1]. These are dedicated SERDES output pins.                                                                                                                                                            |
| REFCLK[P/N]_D[dual_num]                | Ι         | SERDES Reference Clock inputs, P = Positive, N = Negative, dual_num = [0, 1].<br>These are dedicated SERDES input pins.                                                                                                                                                                            |
| VCCHRX_D[dual_num]CH[chan_num]         | _         | SERDES High-Speed Inputs Termination Voltage Supplies, dual_num = [0, 1],<br>chan_num = [0, 1]. These pins should be powered to 1.1 V on ECP5, or<br>1.2 V on ECP5-5G.                                                                                                                             |
| VCCHTX_D[dual_num]CH[chan_num]         | _         | SERDES High-Speed Outputs Buffer Voltage Supplies, dual_num = [0, 1],<br>chan_num = [0, 1]. These pins should be powered to 1.1 V on ECP5, or 1.2 V<br>on ECP5-5G.                                                                                                                                 |

Notes:

1. When placing switching I/Os around these critical pins that are designed to supply the device with the proper reference or supply voltage, care must be given.

2. These pins are dedicated inputs or can be used as general purpose I/O.

3. m defines the associated channel in the quad.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Part number          | Grade | Package         | Pins | Temp.      | LUTs (K) | SERDES |
|----------------------|-------|-----------------|------|------------|----------|--------|
| LFE5UM5G-85F-8BG381C | -8    | Lead free caBGA | 381  | Commercial | 84       | Yes    |
| LFE5UM5G-85F-8BG554C | -8    | Lead free caBGA | 554  | Commercial | 84       | Yes    |
| LFE5UM5G-85F-8BG756C | -8    | Lead free caBGA | 756  | Commercial | 84       | Yes    |

# 5.2.2. Industrial

| Part number       | Grade | Package          | Pins | Temp.      | LUTs (K) | SERDES |
|-------------------|-------|------------------|------|------------|----------|--------|
| LFE5U-12F-6BG256I | -6    | Lead free caBGA  | 256  | Industrial | 12       | No     |
| LFE5U-12F-7BG256I | -7    | Lead free caBGA  | 256  | Industrial | 12       | No     |
| LFE5U-12F-8BG256I | -8    | Lead free caBGA  | 256  | Industrial | 12       | No     |
| LFE5U-12F-6MG285I | -6    | Lead free csfBGA | 285  | Industrial | 12       | No     |
| LFE5U-12F-7MG285I | -7    | Lead free csfBGA | 285  | Industrial | 12       | No     |
| LFE5U-12F-8MG285I | -8    | Lead free csfBGA | 285  | Industrial | 12       | No     |
| LFE5U-12F-6BG381I | -6    | Lead free caBGA  | 381  | Industrial | 12       | No     |
| LFE5U-12F-7BG381I | -7    | Lead free caBGA  | 381  | Industrial | 12       | No     |
| LFE5U-12F-8BG381I | -8    | Lead free caBGA  | 381  | Industrial | 12       | No     |
| LFE5U-25F-6BG256I | -6    | Lead free caBGA  | 256  | Industrial | 24       | No     |
| LFE5U-25F-7BG256I | -7    | Lead free caBGA  | 256  | Industrial | 24       | No     |
| LFE5U-25F-8BG256I | -8    | Lead free caBGA  | 256  | Industrial | 24       | No     |
| LFE5U-25F-6MG285I | -6    | Lead free csfBGA | 285  | Industrial | 24       | No     |
| LFE5U-25F-7MG285I | -7    | Lead free csfBGA | 285  | Industrial | 24       | No     |
| LFE5U-25F-8MG285I | -8    | Lead free csfBGA | 285  | Industrial | 24       | No     |
| LFE5U-25F-6BG381I | -6    | Lead free caBGA  | 381  | Industrial | 24       | No     |
| LFE5U-25F-7BG381I | -7    | Lead free caBGA  | 381  | Industrial | 24       | No     |
| LFE5U-25F-8BG381I | -8    | Lead free caBGA  | 381  | Industrial | 24       | No     |
| LFE5U-45F-6BG256I | -6    | Lead free caBGA  | 256  | Industrial | 44       | No     |
| LFE5U-45F-7BG256I | -7    | Lead free caBGA  | 256  | Industrial | 44       | No     |
| LFE5U-45F-8BG256I | -8    | Lead free caBGA  | 256  | Industrial | 44       | No     |
| LFE5U-45F-6MG285I | -6    | Lead free csfBGA | 285  | Industrial | 44       | No     |
| LFE5U-45F-7MG285I | -7    | Lead free csfBGA | 285  | Industrial | 44       | No     |
| LFE5U-45F-8MG285I | -8    | Lead free csfBGA | 285  | Industrial | 44       | No     |
| LFE5U-45F-6BG381I | -6    | Lead free caBGA  | 381  | Industrial | 44       | No     |
| LFE5U-45F-7BG381I | -7    | Lead free caBGA  | 381  | Industrial | 44       | No     |
| LFE5U-45F-8BG381I | -8    | Lead free caBGA  | 381  | Industrial | 44       | No     |
| LFE5U-45F-6BG554I | -6    | Lead free caBGA  | 554  | Industrial | 44       | No     |
| LFE5U-45F-7BG554I | -7    | Lead free caBGA  | 554  | Industrial | 44       | No     |
| LFE5U-45F-8BG554I | -8    | Lead free caBGA  | 554  | Industrial | 44       | No     |
| LFE5U-85F-6MG285I | -6    | Lead free csfBGA | 285  | Industrial | 84       | No     |
| LFE5U-85F-7MG285I | -7    | Lead free csfBGA | 285  | Industrial | 84       | No     |
| LFE5U-85F-8MG285I | -8    | Lead free csfBGA | 285  | Industrial | 84       | No     |
| LFE5U-85F-6BG381I | -6    | Lead free caBGA  | 381  | Industrial | 84       | No     |
| LFE5U-85F-7BG381I | -7    | Lead free caBGA  | 381  | Industrial | 84       | No     |
| LFE5U-85F-8BG381I | -8    | Lead free caBGA  | 381  | Industrial | 84       | No     |
| LFE5U-85F-6BG554I | -6    | Lead free caBGA  | 554  | Industrial | 84       | No     |
| LFE5U-85F-7BG554I | -7    | Lead free caBGA  | 554  | Industrial | 84       | No     |
| LFE5U-85F-8BG554I | -8    | Lead free caBGA  | 554  | Industrial | 84       | No     |