# Lattice Semiconductor Corporation - <u>LFE5U-25F-6MG285I Datasheet</u>



Welcome to E-XFL.COM

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                       |
|--------------------------------|------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 6000                                                                         |
| Number of Logic Elements/Cells | 24000                                                                        |
| Total RAM Bits                 | 1032192                                                                      |
| Number of I/O                  | 118                                                                          |
| Number of Gates                | -                                                                            |
| Voltage - Supply               | 1.045V ~ 1.155V                                                              |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                           |
| Package / Case                 | 285-LFBGA, CSPBGA                                                            |
| Supplier Device Package        | 285-CSFBGA (10x10)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe5u-25f-6mg285i |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Copyright Notice**

Copyright © 2014-2018 Lattice Semiconductor Corporation. All rights reserved. The contents of these materials contain proprietary and confidential information (including trade secrets, copyright, and other Intellectual Property interests) of Lattice Semiconductor Corporation and/or its affiliates. All rights are reserved. You are permitted to use this document and any information contained therein expressly and only for bona fide non-commercial evaluation of products and/or services from Lattice Semiconductor Corporation or its affiliates; and only in connection with your bona fide consideration of purchase or license of products or services from Lattice Semiconductor Corporation or its affiliates, and only in accordance with the terms and conditions stipulated. Contents, (in whole or in part) may not be reproduced, downloaded, disseminated, published, or transferred in any form or by any means, except with the prior written permission of Lattice Semiconductor Corporation and/or its affiliates. Copyright infringement is a violation of federal law subject to criminal and civil penalties. You have no right to copy, modify, create derivative works of, transfer, sublicense, publicly display, distribute or otherwise make these materials available, in whole or in part, to any third party. You are not permitted to reverse engineer, disassemble, or decompile any device or object code provided herewith. Lattice Semiconductor Corporation reserves the right to revoke these permissions and require the destruction or return of any and all Lattice Semiconductor Corporation proprietary materials and/or data.

#### Patents

The subject matter described herein may contain one or more inventions claimed in patents or patents pending owned by Lattice Semiconductor Corporation and/or its affiliates.

#### **Trademark Acknowledgment**

Lattice Semiconductor Corporation<sup>®</sup>, the Lattice Semiconductor logo, Silicon Image<sup>®</sup>, the Silicon Image logo, Instaport<sup>®</sup>, the Instaport logo, InstaPrevue<sup>®</sup>, Simplay<sup>®</sup>, Simplay HD<sup>®</sup>, the Simplay HD logo, Simplay Labs<sup>™</sup>, the Simplay Labs logo, the SiBEAM Snap<sup>™</sup>, the SiBEAM Snap logo, UltraGig<sup>™</sup>, the UltraGig logo are trademarks or registered trademarks of Lattice Semiconductor Corporation in the United States and/or other countries. HDMI<sup>®</sup> and the HDMI logo with High-Definition Multimedia Interface are trademarks or registered trademarks of, and are used under license from, HDMI Licensing, LLC. in the United States or other countries. MHL<sup>®</sup> and the MHL logo with Mobile High-Definition Link are trademarks or registered trademarks of, and are used under license from, MHL, LLC. in the United States and/or other countries. WirelessHD<sup>®</sup>, the WirelessHD logo, WiHD<sup>®</sup> and the WiHD logo are trademarks, registered trademarks or service marks of SiBeam, Inc. in the United States or other countries. HDMI Licensing, LLC; Simplay Labs, LLC; and SiBeam, Inc. are wholly owned subsidiaries of Lattice Semiconductor Corporation.

All other trademarks and registered trademarks are the property of their respective owners in the United States or other countries. The absence of a trademark symbol does not constitute a waiver of Lattice Semiconductor's trademarks or other intellectual property rights with regard to a product name, logo or slogan.

#### **Export Controlled Document**

This document contains materials that are subject to the U.S. Export Administration Regulations and may also be subject to additional export control laws and regulations (collectively "Export Laws") and may be used only in compliance with such Export Laws. Unless otherwise authorized by an officer of Lattice Semiconductor Corporation in writing, this document and the information contained herein (a) may not be used in relation to nuclear, biological or chemical weapons, or missiles capable of delivering these weapons, and (b) may not be re-exported or otherwise transferred to a third party who is known or suspected to be involved in relation to nuclear, biological or chemical weapons, or missiles capable of delivering these weapons, or to any sanctioned persons or entities.

#### **Further Information**

To request other materials, documentation, and information, contact your local Lattice Semiconductor sales office or visit the Lattice Semiconductor web site at <u>www.latticesemi.com</u>.

#### Disclaimers

These materials are provided on an "AS IS" basis. Lattice Semiconductor Corporation and its affiliates disclaim all representations and warranties (express, implied, statutory or otherwise), including but not limited to: (i) all implied warranties of merchantability, fitness for a particular purpose, and/or non-infringement of third party rights; (ii) all warranties arising out of course-of-dealing, usage, and/or trade; and (iii) all warranties that the information or results provided in, or that may be obtained from use of, the materials are accurate, reliable, complete, up-to-date, or produce specific outcomes. Lattice Semiconductor Corporation and its affiliates assume no liability or responsibility for any errors or omissions in these materials, makes no commitment or warranty to correct any such errors or omissions or update or keep current the information contained in these materials, and expressly disclaims all direct, indirect, special, incidental, consequential, reliance and punitive damages, including WITHOUT LIMITATION any loss of profits arising out of your access to, use or interpretation of, or actions taken or not taken based on the content of these materials. Lattice Semiconductor Corporation and its affiliates reserve the right, without notice, to periodically modify the information in these materials, and to add to, delete, and/or change any of this information.

#### **Products and Services**

The products and services described in these materials, and any other information, services, designs, know-how and/or products provided by Lattice Semiconductor Corporation and/or its affiliates are provided on "AS IS" basis, except to the extent that Lattice Semiconductor Corporation and/or its affiliates provides an applicable written limited warranty in its standard form license agreements, standard Terms and Conditions of Sale and Service or its other applicable standard form agreements, in which case such limited warranty shall apply and shall govern in lieu of all other warranties (express, statutory, or implied). EXCEPT FOR SUCH LIMITED WARRANTY, LATTICE SEMICONDUCTOR CORPORATION AND ITS AFFILIATES DISCLAIM ALL REPRESENTATIONS AND WARRANTIES (EXPRESS, IMPLIED, STATUTORY OR OTHERWISE), REGARDING THE INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS PROVIDED BY LATTICE SEMICONDUCTOR CORPORATION AND/OR ITS AFFILIATES, INCLUDING BUT NOT LIMITED TO, ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND/OR NON-INFRINGEMENT OF THIRD PARTY RIGHTS. YOU ACKNOWLEDGE AND AGREE THAT SUCH INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS HAVE NOT BEEN DESIGNED, TESTED, OR MANUFACTURED FOR USE OR RESALE IN SYSTEMS WHERE THE FAILURE, MALFUNCTION, OR ANY INACCURACY OF THESE ITEMS CARRIES A RISK OF DEATH OR SERIOUS BODILY INJURY, INCLUDING, BUT NOT LIMITED TO, USE IN NUCLEAR FACILITIES, AIRCRAFT NAVIGATION OR COMMUNICATION, EMERGENCY SYSTEMS, OR OTHER SYSTEMS WITH A SIMILAR DEGREE OF POTENTIAL HAZARD. NO PERSON IS AUTHORIZED TO MAKE ANY OTHER WARRANTY OR REPRESENTATION CONCERNING THE PERFORMANCE OF THE INFORMATION, PRODUCTS, KNOW-HOW, DESIGNS OR SERVICES OTHER THAN AS PROVIDED IN THESE TERMS AND CONDITIONS.



# Contents

| Acronyms in This Document                                   |    |
|-------------------------------------------------------------|----|
| 1. General Description                                      | 10 |
| 1.1. Features                                               | 10 |
| 2. Architecture                                             | 12 |
| 2.1. Overview                                               | 12 |
| 2.2. PFU Blocks                                             | 13 |
| 2.2.1. Slice                                                | 14 |
| 2.2.2. Modes of Operation                                   | 17 |
| 2.3. Routing                                                |    |
| 2.4. Clocking Structure                                     |    |
| 2.4.1. sysCLOCK PLL                                         |    |
| 2.5. Clock Distribution Network                             | 19 |
| 2.5.1. Primary Clocks                                       | 20 |
| 2.5.2. Edge Clock                                           | 21 |
| 2.6. Clock Dividers                                         |    |
| 2.7. DDRDLL                                                 |    |
| 2.8. sysMEM Memory                                          |    |
| 2.8.1. sysMEM Memory Block                                  |    |
| 2.8.2. Bus Size Matching                                    |    |
| 2.8.3. RAM Initialization and ROM Operation                 |    |
| 2.8.4. Memory Cascading                                     |    |
| 2.8.5. Single, Dual and Pseudo-Dual Port Modes              |    |
| 2.8.6. Memory Core Reset                                    |    |
| 2.9. sysDSP <sup>™</sup> Slice                              |    |
| 2.9.1. sysDSP Slice Approach Compared to General DSP        |    |
| 2.9.2. sysDSP Slice Architecture Features                   |    |
| 2.10. Programmable I/O Cells                                |    |
| 2.11. PIO                                                   |    |
| 2.11. Input Register Block                                  |    |
| 2.11.2. Output Register Block                               |    |
| 2.12. Tristate Register Block                               |    |
| 2.12. DDR Memory Support                                    |    |
| 2.13. DQS Grouping for DDR Memory                           |    |
| 2.13.2. DLL Calibrated DQS Delay and Control Block (DQSBUF) |    |
| 2.14. sysl/O Buffer                                         |    |
| 2.14. sysi/O Buffer Banks                                   |    |
| 2.14.1. Syst/O Burlet Balliss                               |    |
| 2.14.2. Typical syst/O f/O Benavior during Power-up         |    |
| 2.14.3. Supported syst/O Standards                          |    |
| 2.14.4. On-Chip Programmable Termination                    |    |
| 2.14.5. For socketing                                       |    |
| 2.15. SERDES and Physical County Sublayer                   |    |
|                                                             |    |
|                                                             |    |
| 2.15.3. SERDES Client Interface Bus                         |    |
| 2.16. Flexible Dual SERDES Architecture                     |    |
| 2.17. IEEE 1149.1-Compliant Boundary Scan Testability       |    |
| 2.18. Device Configuration                                  |    |
| 2.18.1. Enhanced Configuration Options                      |    |
| 2.18.2. Single Event Upset (SEU) Support                    |    |
| 2.18.3. On-Chip Oscillator                                  |    |
| 2.19. Density Shifting                                      |    |
| 3. DC and Switching Characteristics                         | 47 |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.





Notes: For Slices 0 and 1, memory control signals are generated from Slice 2 as follows: WCK is CLK

WRE is from LSR

DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2 WAD [A:D] is a 4-bit address from slice 2 LUT input

Figure 2.3. Slice Diagram

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



### 2.2.2. Modes of Operation

Slices 0-2 have up to four potential modes of operation: Logic, Ripple, RAM and ROM. Slice 3 is not needed for RAM mode, it can be used in Logic, Ripple, or ROM modes.

### Logic Mode

In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger look-up tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other slices. Note that LUT8 requires more than four slices.

### **Ripple Mode**

Ripple mode supports the efficient implementation of small arithmetic functions. In ripple mode, the following functions can be implemented by each slice:

- Addition 2-bit
- Subtraction 2-bit
- Add/Subtract 2-bit using dynamic control
- Up counter 2-bit
- Down counter 2-bit
- Up/Down counter with asynchronous clear
- Up/Down counter with preload (sync)
- Ripple mode multiplier building block
- Multiplier support
- Comparator functions of A and B inputs
  - A greater-than-or-equal-to B
  - A not-equal-to B
  - A less-than-or-equal-to B

Ripple Mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per slice basis to allow fast arithmetic functions to be constructed by concatenating Slices.

### **RAM Mode**

In this mode, a 16x4-bit distributed single port RAM (SPR) can be constructed in one PFU using each LUT block in Slice 0 and Slice 1 as a 16 x 2-bit memory in each slice. Slice 2 is used to provide memory address and control signals. A 16 x 2-bit pseudo dual port RAM (PDPR) memory is created in one PFU by using one Slice as the read-write port and the other companion slice as the read-only port. The slice with the read-write port updates the SRAM data contents in both slices at the same write cycle.

ECP5/ECP5-5G devices support distributed memory initialization.

The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2.3 lists the number of slices required to implement different distributed RAM primitives. For more information about using RAM in ECP5/ECP5-5G devices, refer to ECP5 and ECP5-5G Memory Usage Guide (TN1264).

#### Table 2.3. Number of Slices Required to Implement Distributed RAM

|                  | SPR 16 X 4 | PDPR 16 X 4 |  |
|------------------|------------|-------------|--|
| Number of slices | 3          | 6           |  |
|                  |            |             |  |

Note: SPR = Single Port RAM, PDPR = Pseudo Dual Port RAM

### ROM Mode

ROM mode uses the LUT logic; hence, Slices 0 through 3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration.

For more information, refer to ECP5 and ECP5-5G Memory Usage Guide (TN1264).



- 5\*5 and larger size 2D blocks Semi internal DSP Slice support
- Flexible saturation and rounding options to satisfy a diverse set of applications situations
- Flexible cascading across DSP slices
  - Minimizes fabric use for common DSP and ALU functions
  - Enables implementation of FIR Filter or similar structures using dedicated sysDSP slice resources only
  - Provides matching pipeline registers
  - Can be configured to continue cascading from one row of sysDSP slices to another for longer cascade chains
- Flexible and Powerful Arithmetic Logic Unit (ALU) Supports:
  - Dynamically selectable ALU OPCODE
  - Ternary arithmetic (addition/subtraction of three inputs)
  - Bit-wise two-input logic operations (AND, OR, NAND, NOR, XOR and XNOR)
  - Eight flexible and programmable ALU flags that can be used for multiple pattern detection scenarios, such as, overflow, underflow and convergent rounding.
  - Flexible cascading across slices to get larger functions
- RTL Synthesis friendly synchronous reset on all registers, while still supporting asynchronous reset for legacy users
- Dynamic MUX selection to allow Time Division Multiplexing (TDM) of resources for applications that require processor-like flexibility that enables different functions for each clock cycle

For most cases, as shown in Figure 2.14, the ECP5/ECP5-5G sysDSP slice is backwards-compatible with the LatticeECP2<sup>™</sup> and LatticeECP3<sup>™</sup> sysDSP block, such that, legacy applications can be targeted to the ECP5/ECP5-5G sysDSP slice. Figure 2.14 shows the diagram of sysDSP, and Figure 2.15 shows the detailed diagram.



Figure 2.14. Simplified sysDSP Slice Block Diagram





Figure 2.15. Detailed sysDSP Slice Diagram



|            | PIO A          | sysIO Buffer | Pad A (T)      |
|------------|----------------|--------------|----------------|
| •          | PIO B          | sysIO Buffer | Pad B (C)      |
| <b>↓</b>   | PIO C          | sysIO Buffer | Pad C          |
| <b>↓</b>   | PIO D          | sysIO Buffer | Pad D          |
| <b>↓</b>   | PIO A          | sysIO Buffer | Pad A (T)      |
| <b>↓</b>   | PIO B          | sysIO Buffer | Pad B (C)      |
| <b>↓</b>   | PIO C          | sysIO Buffer | Pad C          |
| <b>↓</b>   | PIO D          | sysIO Buffer | Pad D          |
|            | DQSBUF         | <br>Delay    |                |
| <b>↓</b>   | PIO A          | sysIO Buffer | Pad A (T)      |
| <b>↓</b>   | PIO B          | sysIO Buffer | Pad B (C)      |
| <b>↓</b>   | PIO C          | sysIO Buffer | Pad C          |
| <b>↓</b>   | PIO D          | sysIO Buffer | Pad D          |
| <b>↓</b>   | PIO A          | syslO Buffer | Pad A (T)      |
| <b>↓</b>   | PIO B          | sysIO Buffer | Pad B (C)      |
|            |                |              |                |
| <b>♦</b> → | PIO C          | sysIO Buffer | Pad C          |
| •          | PIO C<br>PIO D | sysIO Buffer | Pad C<br>Pad D |

Figure 2.23. DQS Grouping on the Left and Right Edges

### 2.13.2. DLL Calibrated DQS Delay and Control Block (DQSBUF)

To support DDR memory interfaces (DDR2/3, LPDDR2/3), the DQS strobe signal from the memory must be used to capture the data (DQ) in the PIC registers during memory reads. This signal is output from the DDR memory device aligned to data transitions and must be time shifted before it can be used to capture data in the PIC. This time shifted is achieved by using DQSDEL programmable delay line in the DQS Delay Block (DQS read circuit). The DQSDEL is implemented as a slave delay line and works in conjunction with a master DDRDLL.

This block also includes slave delay line to generate delayed clocks used in the write side to generate DQ and DQS with correct phases within one DQS group. There is a third delay line inside this block used to provide write leveling feature for DDR write if needed.

Each of the read and write side delays can be dynamically shifted using margin control signals that can be controlled by the core logic.

FIFO Control Block shown in Figure 2.24 generates the Read and Write Pointers for the FIFO block inside the Input Register Block. These pointers are generated to control the DQS to ECLK domain crossing using the FIFO module.



# 2.14. sysl/O Buffer

Each I/O is associated with a flexible buffer referred to as a sysI/O buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysI/O buffers allow users to implement the wide variety of standards that are found in today's systems including LVDS, HSUL, BLVDS, SSTL Class I and II, LVCMOS, LVTTL, LVPECL, and MIPI.

### 2.14.1. sysl/O Buffer Banks

ECP5/ECP5-5G devices have seven sysI/O buffer banks, two banks per side at Top, Left and Right, plus one at the bottom left side. The bottom left side bank (Bank 8) is a shared I/O bank. The I/Os in that bank contains both dedicated and shared I/O for sysConfig function. When a shared pin is not used for configuration, it is available as a user I/O. For LFE5-85 devices, there is an additional I/O bank (Bank 4) that is not available in other device in the family.

In ECP5/ECP5-5G devices, the Left and Right sides are tailored to support high performance interfaces, such as DDR2, DDR3, LPDDR2, LPDDR3 and other high speed source synchronous standards. The banks on the Left and Right sides of the devices feature LVDS input and output buffers, data-width gearing, and DQSBUF block to support DDR2/3 and LPDDR2/3 interfaces. The I/Os on the top and bottom banks do not have LVDS input and output buffer, and gearing logic, but can use LVCMOS to emulate most of differential output signaling.

Each sysIO bank has its own I/O supply voltage ( $V_{CCIO}$ ). In addition, the banks on the Left and Right sides of the device, have voltage reference input (shared I/O pin), VREF1 per bank, which allow it to be completely independent of each other. The  $V_{REF}$  voltage is used to set the threshold for the referenced input buffers, such as SSTL. Figure 2.25 shows the seven banks and their associated supplies.

In ECP5/ECP5-5G devices, single-ended output buffers and ratioed input buffers (LVTTL, and LVCMOS) are powered using  $V_{CCIO}$ . LVTTL, LVCMOS33, LVCMOS25 and LVCMOS12 can also be set as fixed threshold inputs independent of  $V_{CCIO}$ .







ECP5/ECP5-5G devices contain two types of sysI/O buffer pairs:

• Top (Bank 0 and Bank 1) and Bottom (Bank 8 and Bank 4) sysIO Buffer Pairs (Single-Ended Only)

The sysI/O buffers in the Banks at top and bottom of the device consist of ratioed single-ended output drivers and single-ended input buffers. The I/Os in these banks are not usually used as a pair, except when used as emulated differential output pair. They are used as individual I/Os and be configured as different I/O modes, as long as they are compatible with the  $V_{CCIO}$  voltage in the bank. When used as emulated differential outputs, the pair can be used together.

The top and bottom side IOs also support hot socketing. They support IO standards from 3.3 V to 1.2 V. They are ideal for general purpose I/Os, or as ADDR/CMD bus for DDR2/DDR3 applications, or for used as emulated differential signaling.

Bank 4 I/O only exists in the LFE5-85 device.

Bank 8 is a bottom bank that shares with sysConfig I/Os. During configuration, these I/Os are used for programming the device. Once the configuration is completed, these I/Os can be released and user can use these I/Os for functional signals in his design.

The top and bottom side pads can be identified by the Lattice Diamond tool.

Left and Right (Banks 2, 3, 6 and 7) sysI/O Buffer Pairs (50% Differential and 100% Single-Ended Outputs)

The sysI/O buffer pairs in the left and right banks of the device consist of two single-ended output drivers, two single-ended input buffers (both ratioed and referenced) and half of the sysI/O buffer pairs (PIOA/B pairs) also has a high-speed differential output driver. One of the referenced input buffers can also be configured as a differential input. In these banks the two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential I/O, and the comp (complementary) pad is associated with the negative side of the differential I/O.

In addition, programmable on-chip input termination (parallel or differential, static or dynamic) is supported on these sides, which is required for DDR3 interface. However, there is no support for hot-socketing for the I/O pins located on the left and right side of the device as the PCI clamp is always enabled on these pins.

LVDS differential output drivers are available on 50% of the buffer pairs on the left and right banks.

### 2.14.2. Typical sysI/O I/O Behavior during Power-up

The internal Power-On-Reset (POR) signal is deactivated when  $V_{CC}$ ,  $V_{CCIO8}$  and  $V_{CCAUX}$  have reached satisfactory levels. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all other  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. For more information about controlling the output logic state with valid input logic levels during power-up in ECP5/ECP5-5G devices, see the list of technical documentation in Supplemental Information section on page 102.

The V<sub>CC</sub> and V<sub>CCAUX</sub> supply the power to the FPGA core fabric, whereas the V<sub>CCIO</sub> supplies power to the I/O buffers. In order to simplify system design while providing consistent and predictable I/O behavior, it is recommended that the I/O buffers be powered-up prior to the FPGA core fabric. V<sub>CCIO</sub> supplies should be powered-up before or together with the V<sub>CC</sub> and V<sub>CCAUX</sub> supplies.

### 2.14.3. Supported sysI/O Standards

The ECP5/ECP5-5G sysI/O buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL and other standards. The buffers support the LVTTL, LVCMOS 1.2 V, 1.5 V, 1.8 V, 2.5 V and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individual configuration options for drive strength, slew rates, bus maintenance (weak pull-up, weak pull-down, or a bus-keeper latch) and open drain. Other single-ended standards supported include SSTL and HSUL. Differential standards supported include LVDS, differential SSTL and differential HSUL. For further information on utilizing the sysI/O buffer to support a variety of standards, refer to ECP5 and ECP5-5G sysIO Usage Guide (TN1262).



When an error is detected, and the user's error handling software determines the error did not create any risk to the system operation, the SEC tool allows the device to be re-configured in the background to correct the affected bit. This operation allows the user functions to continue to operate without stopping the system function.

Additional SEI tool is also available in the Diamond Software, by creating a frame of data to be programmed into the device in the background with one bit changed, without stopping the user functions on the device. This emulates an SEU situation, allowing the user to test and monitor its error handling software.

For further information on SED support, refer to LatticeECP3, ECP5 and ECP5-5G Soft Error Detection (SED)/Correction (SEC) Usage Guide (TN1184).

### 2.18.3. On-Chip Oscillator

Every ECP5/ECP5-5G device has an internal CMOS oscillator which is used to derive a Master Clock (MCLK) for configuration. The oscillator and the MCLK run continuously and are available to user logic after configuration is completed. The software default value of the MCLK is nominally 2.4 MHz. Table 2.16 lists all the available MCLK frequencies. When a different Master Clock is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal Master Clock frequency of 2.4 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The Master Clock frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.4 MHz.

This internal oscillator is available to the user by routing it as an input clock to the clock tree. For further information on the use of this oscillator for configuration or user mode, refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260) and ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263).

### Table 2.16. Selectable Master Clock (MCLK) Frequencies during Configuration (Nominal)

| MCLK Frequency (MHz) |
|----------------------|
| 2.4                  |
| 4.8                  |
| 9.7                  |
| 19.4                 |
| 38.8                 |
| 62                   |

# 2.19. Density Shifting

The ECP5/ECP5-5G family is designed to ensure that different density devices in the same family and in the same package have the same pinout. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likelihood of success in each case. An example is that some user I/Os may become No Connects in smaller devices in the same package. Refer to the ECP5/ECP5-5G Pin Migration Tables and Diamond software for specific restrictions and limitations.



### 3.14.4. LVDS25E

The top and bottom sides of ECP5/ECP5-5G devices support LVDS outputs via emulated complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The scheme shown in Figure 3.1 is one possible solution for point-to-point signals.



Figure 3.1. LVDS25E Output Termination Example

### Table 3.14. LVDS25E DC Conditions

| Parameter         | Description                    | Typical | Unit |
|-------------------|--------------------------------|---------|------|
| V <sub>CCIO</sub> | Output Driver Supply (±5%)     | 2.50    | V    |
| Z <sub>OUT</sub>  | Driver Impedance               | 20      | Ω    |
| Rs                | Driver Series Resistor (±1%)   | 158     | Ω    |
| R <sub>P</sub>    | Driver Parallel Resistor (±1%) | 140     | Ω    |
| R <sub>T</sub>    | Receiver Termination (±1%)     | 100     | Ω    |
| V <sub>OH</sub>   | Output High Voltage            | 1.43    | V    |
| V <sub>OL</sub>   | Output Low Voltage             | 1.07    | V    |
| V <sub>OD</sub>   | Output Differential Voltage    | 0.35    | V    |
| V <sub>CM</sub>   | Output Common Mode Voltage     | 1.25    | V    |
| ZBACK             | Back Impedance                 | 100.5   | Ω    |
| I <sub>DC</sub>   | DC Output Current              | 6.03    | mA   |

Note: For input buffer, see LVDS Table 3.13 on page 55.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



### 3.14.5. BLVDS25

The ECP5/ECP5-5G devices support the BLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel external resistor across the driver outputs. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3.2 is one possible solution for bi-directional multi-point differential signals.



Figure 3.2. BLVDS25 Multi-point Output Example

Over recommended operating conditions.

| Devenueter        | Description                    | Ту        | Typical   |      |  |
|-------------------|--------------------------------|-----------|-----------|------|--|
| Parameter         | Description                    | Zo = 45 Ω | Zo = 90 Ω | Unit |  |
| V <sub>CCIO</sub> | Output Driver Supply (±5%)     | 2.50      | 2.50      | V    |  |
| Z <sub>OUT</sub>  | Driver Impedance               | 10.00     | 10.00     | Ω    |  |
| R <sub>s</sub>    | Driver Series Resistor (±1%)   | 90.00     | 90.00     | Ω    |  |
| R <sub>TL</sub>   | Driver Parallel Resistor (±1%) | 45.00     | 90.00     | Ω    |  |
| R <sub>TR</sub>   | Receiver Termination (±1%)     | 45.00     | 90.00     | Ω    |  |
| V <sub>OH</sub>   | Output High Voltage            | 1.38      | 1.48      | V    |  |
| V <sub>OL</sub>   | Output Low Voltage             | 1.12      | 1.02      | V    |  |
| V <sub>OD</sub>   | Output Differential Voltage    | 0.25      | 0.46      | V    |  |
| V <sub>CM</sub>   | Output Common Mode Voltage     | 1.25      | 1.25      | V    |  |
| I <sub>DC</sub>   | DC Output Current              | 11.24     | 10.20     | mA   |  |

### Table 3.15. BLVDS25 DC Conditions

Note: For input buffer, see LVDS Table 3.13 on page 55.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



### 3.14.6. LVPECL33

The ECP5/ECP5-5G devices support the differential LVPECL standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3.3 is one possible solution for point-to-point signals.





Over recommended operating conditions.

| Parameter         | Description                    | Typical | Unit |
|-------------------|--------------------------------|---------|------|
| V <sub>CCIO</sub> | Output Driver Supply (±5%)     | 3.30    | V    |
| Z <sub>OUT</sub>  | Driver Impedance               | 10      | Ω    |
| Rs                | Driver Series Resistor (±1%)   | 93      | Ω    |
| R <sub>P</sub>    | Driver Parallel Resistor (±1%) | 196     | Ω    |
| R <sub>T</sub>    | Receiver Termination (±1%)     | 100     | Ω    |
| V <sub>OH</sub>   | Output High Voltage            | 2.05    | V    |
| V <sub>OL</sub>   | Output Low Voltage             | 1.25    | V    |
| V <sub>OD</sub>   | Output Differential Voltage    | 0.80    | V    |
| V <sub>CM</sub>   | Output Common Mode Voltage     | 1.65    | V    |
| ZBACK             | Back Impedance                 | 100.5   | Ω    |
| I <sub>DC</sub>   | DC Output Current              | 12.11   | mA   |

#### Table 3.16. LVPECL33 DC Conditions

Note: For input buffer, see LVDS Table 3.13 on page 55.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



### Table 3.20. Register-to-Register Performance

| Function                                                                        | –8 Timing | Unit |
|---------------------------------------------------------------------------------|-----------|------|
| Basic Functions                                                                 |           |      |
| 16-Bit Decoder                                                                  | 441       | MHz  |
| 32-Bit Decoder                                                                  | 441       | MHz  |
| 64-Bit Decoder                                                                  | 332       | MHz  |
| 4:1 Mux                                                                         | 441       | MHz  |
| 8:1 Mux                                                                         | 441       | MHz  |
| 16:1 Mux                                                                        | 441       | MHz  |
| 32:1 Mux                                                                        | 441       | MHz  |
| 8-Bit Adder                                                                     | 441       | MHz  |
| 16-Bit Adder                                                                    | 441       | MHz  |
| 64-Bit Adder                                                                    | 441       | MHz  |
| 16-Bit Counter                                                                  | 384       | MHz  |
| 32-Bit Counter                                                                  | 317       | MHz  |
| 64-Bit Counter                                                                  | 263       | MHz  |
| 64-Bit Accumulator                                                              | 288       | MHz  |
| Embedded Memory Functions                                                       |           |      |
| 1024x18 True-Dual Port RAM (Write Through or Normal), with EBR Output Registers | 272       | MHz  |
| 1024x18 True-Dual Port RAM (Read-Before-Write), with EBR Output Registers       | 214       | MHz  |
| Distributed Memory Functions                                                    |           |      |
| 16 x 2 Pseudo-Dual Port or 16 x 4 Single Port RAM (One PFU)                     | 441       | MHz  |
| 16 x 4 Pseudo-Dual Port (Two PFUs)                                              | 441       | MHz  |
| DSP Functions                                                                   |           |      |
| 9 x 9 Multiplier (All Registers)                                                | 225       | MHz  |
| 18 x 18 Multiplier (All Registers)                                              | 225       | MHz  |
| 36 x 36 Multiplier (All Registers)                                              | 225       | MHz  |
| 18 x 18 Multiply-Add/Sub (All Registers)                                        | 225       | MHz  |
| 18 x 18 Multiply/Accumulate (Input and Output Registers)                        | 225       | MHz  |

Notes:

1. These functions were generated using Lattice Diamond design software tool. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device.

2. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from Lattice Diamond design software tool.

### 3.16. Derating Timing Tables

Logic timing provided in the following sections of this data sheet and the Diamond design tools are worst case numbers in the operating range. Actual delays at nominal temperature and voltage for best case process, can be much better than the values given in the tables. The Diamond design tool can provide logic timing numbers at a particular temperature and voltage.



# 3.20. SERDES High-Speed Data Transmitter

### Table 3.24. Serial Output Timing and Levels

| Symbol                                                                              | Description                                                          | Min  | Тур                    | Max | Unit    |
|-------------------------------------------------------------------------------------|----------------------------------------------------------------------|------|------------------------|-----|---------|
| V <sub>TX-DIFF-PP</sub>                                                             | Peak-Peak Differential voltage on selected amplitude <sup>1, 2</sup> | -25% | _                      | 25% | mV, p-p |
| V <sub>TX-CM-DC</sub>                                                               | Output common mode voltage                                           | -    | V <sub>CCHTX</sub> / 2 | —   | mV, p-p |
| T <sub>TX-R</sub>                                                                   | Rise time (20% to 80%)                                               | 50   | _                      | —   | ps      |
| T <sub>TX-F</sub> Fall time (80% to 20%)                                            |                                                                      | 50   | _                      | —   | ps      |
| T <sub>TX-CM-AC-P</sub>                                                             | T <sub>TX-CM-AC-P</sub> RMS AC peak common-mode output voltage       |      | _                      | 20  | mV      |
| 7                                                                                   | Single ended output impedance for 50/75 $\Omega$                     | -20% | 50/75                  | 20% | Ω       |
| Z <sub>TX_SE</sub>                                                                  | Single ended output impedance for 6K $\boldsymbol{\Omega}$           | -25% | 6K                     | 25% | Ω       |
| RL <sub>TX_DIFF</sub> Differential return loss (with package included) <sup>3</sup> |                                                                      | -    | -                      | -10 | dB      |
| RL <sub>TX_COM</sub> Common mode return loss (with package included) <sup>3</sup>   |                                                                      | -    | _                      | -6  | dB      |

#### Notes:

1. Measured with 50  $\Omega$  Tx Driver impedance at V\_{CCHTx} \pm 5\%.

2. Refer to ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261) for settings of Tx amplitude.

3. Return los = -10 dB (differential), -6 dB (common mode) for 100 MHz  $\leq$  f <= 1.6 GHz with 50  $\Omega$  output impedance configuration. This includes degradation due to package effects.

### Table 3.25. Channel Output Jitter

| Description   | Frequency  | Min | Тур | Max  | Unit    |
|---------------|------------|-----|-----|------|---------|
| Deterministic | 5 Gb/s     | _   | _   | TBD  | UI, p-p |
| Random        | 5 Gb/s     | _   | —   | TBD  | UI, p-p |
| Total         | 5 Gb/s     | _   | —   | TBD  | UI, p-p |
| Deterministic | 3.125 Gb/s | —   | _   | 0.17 | UI, p-p |
| Random        | 3.125 Gb/s | _   | _   | 0.25 | UI, p-p |
| Total         | 3.125 Gb/s | _   | _   | 0.35 | UI, p-p |
| Deterministic | 2.5 Gb/s   | _   | _   | 0.17 | UI, p-p |
| Random        | 2.5 Gb/s   | _   | _   | 0.20 | UI, p-p |
| Total         | 2.5 Gb/s   | —   | _   | 0.35 | UI, p-p |
| Deterministic | 1.25 Gb/s  | _   | —   | 0.10 | UI, p-p |
| Random        | 1.25 Gb/s  | _   | -   | 0.22 | UI, p-p |
| Total         | 1.25 Gb/s  | _   | _   | 0.24 | UI, p-p |

Notes:

1. Values are measured with PRBS 2<sup>7</sup>-1, all channels operating, FPGA logic active, I/Os around SERDES pins quiet, reference clock @ 10X mode.

2. For ECP5-5G family devices only.



# 3.21. SERDES/PCS Block Latency

Table 3.26 describes the latency of each functional block in the transmitter and receiver. Latency is given in parallel clock cycles. Figure 3.13 shows the location of each block.

| • | Table 3.2 | 6. SERDES/PCS Latency Breakdown |
|---|-----------|---------------------------------|
|   |           |                                 |

| Item                                   | Description                                     | Min | Avg | Max | Fixed                 | Bypass | Unit <sup>3</sup> |  |
|----------------------------------------|-------------------------------------------------|-----|-----|-----|-----------------------|--------|-------------------|--|
| Transmit Data Latency <sup>1</sup>     |                                                 |     |     |     |                       |        |                   |  |
| T1                                     | FPGA Bridge - Gearing disabled with same clocks | 3   | -   | 4   | -                     | 1      | byte clk          |  |
| 11                                     | FPGA Bridge - Gearing enabled                   | 5   | -   | 7   | -                     | —      | word clk          |  |
| Т2                                     | 8b10b Encoder                                   | —   | -   | —   | 2                     | 1      | byte clk          |  |
| Т3                                     | SERDES Bridge transmit                          | _   | -   | _   | 2                     | 1      | byte clk          |  |
| T4                                     | Serializer: 8-bit mode                          | —   | -   | —   | 15 + ∆1               | —      | UI + ps           |  |
| 14                                     | Serializer: 10-bit mode                         | _   | —   | —   | 18 + ∆1               | _      | UI + ps           |  |
| T5 Pre-emphasis ON<br>Pre-emphasis OFF |                                                 | _   | -   | _   | <b>1</b> + Δ <b>2</b> | _      | UI + ps           |  |
|                                        |                                                 | _   | _   | _   | 0 + Δ3                | _      | UI + ps           |  |
| Receive Data Latency <sup>2</sup>      |                                                 |     |     |     |                       |        |                   |  |
| R1                                     | Equalization ON                                 |     | -   | —   | Δ1                    | —      | UI + ps           |  |
| KI                                     | Equalization OFF                                | _   | -   | _   | Δ2                    | _      | UI + ps           |  |
| R2                                     | Deserializer: 8-bit mode                        |     | -   | —   | 10 + ∆3               | —      | UI + ps           |  |
| κz                                     | Deserializer: 10-bit mode                       | —   | -   | —   | 12 + ∆3               | —      | UI + ps           |  |
| R3                                     | SERDES Bridge receive                           | _   | -   | _   | 2                     | _      | byte clk          |  |
| R4                                     | Word alignment                                  | 3.1 | -   | 4   | -                     | 1      | byte clk          |  |
| R5                                     | 8b10b decoder                                   | —   | -   | —   | 1                     | 0      | byte clk          |  |
| R6                                     | Clock Tolerance Compensation                    | 7   | 15  | 23  | _                     | 1      | byte clk          |  |
| 07                                     | FPGA Bridge - Gearing disabled with same clocks | 4   | _   | 5   | _                     | 1      | byte clk          |  |
| R7                                     | FPGA Bridge - Gearing enabled                   | 7   | -   | 9   | -                     | _      | word clk          |  |

Notes:

1.  $\Delta 1 = -245 \text{ ps}, \Delta 2 = +88 \text{ ps}, \Delta 3 = +112 \text{ ps}.$ 

2.  $\Delta 1 = +118 \text{ ps}, \Delta 2 = +132 \text{ ps}, \Delta 3 = +700 \text{ ps}.$ 

3. byte clk = 8UIs (8-bit mode), or 10 UIs (10-bit mode); word clk = 16UIs (8-bit mode), or 20 UIs (10-bit mode).









\*In Master Parallel Mode the FPGA provides CCLK (MCLK). In Slave Parallel Mode the external device provides CCLK.

Figure 3.16. sysCONFIG Parallel Port Write Cycle



Figure 3.17. sysCONFIG Slave Serial Port Timing



| Signal Name                          | I/O      | Description                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLL, DLL and Clock Functions (Contin | nued)    |                                                                                                                                                                                                                                                                                                                                                                                             |
| [L/R]DQS[group_num]                  | I/O      | DQS input/output pads: T (top), R (right), group_num = ball number associated with DQS[T] pin.                                                                                                                                                                                                                                                                                              |
| [T/R]]DQ[group_num]                  |          | DQ input/output pads: T (top), R (right), group_ num = ball number associated with DQS[T] pin.                                                                                                                                                                                                                                                                                              |
| Test and Programming (Dedicated F    | Pins)    |                                                                                                                                                                                                                                                                                                                                                                                             |
| TMS                                  | I        | Test Mode Select input, used to control the 1149.1 state machine. Pull-up is enabled during configuration. This is a dedicated input pin.                                                                                                                                                                                                                                                   |
| тск                                  | I        | Test Clock input pin, used to clock the 1149.1 state machine. No pull-up enabled.<br>This is a dedicated input pin.                                                                                                                                                                                                                                                                         |
| TDI                                  | I        | Test Data in pin. Used to load data into device using 1149.1 state machine. After power-up, this TAP port can be activated for configuration by sending appropriate command. (Note: once a configuration port is selected it is locked. Another configuration port cannot be selected until the power-up sequence). Pull-up is enabled during configuration. This is a dedicated input pin. |
| TDO                                  | О        | Output pin. Test Data Out pin used to shift data out of a device using 1149.1.<br>This is a dedicated output pin.                                                                                                                                                                                                                                                                           |
| Configuration Pads (Used during sys  | sCONFIG) |                                                                                                                                                                                                                                                                                                                                                                                             |
| CFG[2:0]                             | I        | Mode pins used to specify configuration mode values latched on rising edge of INITN. During configuration, a pull-up is enabled.<br>These are dedicated pins.                                                                                                                                                                                                                               |
| INITN                                | I/O      | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, a pull-up is enabled.<br>This is a dedicated pin.                                                                                                                                                                                                                                                       |
| PROGRAMN                             | I        | Initiates configuration sequence when asserted low. This pin always has an active pull-up.<br>This is a dedicated pin.                                                                                                                                                                                                                                                                      |
| DONE                                 | ı/o      | Open Drain pin. Indicates that the configuration sequence is complete, and the startup sequence is in progress.<br>This is a dedicated pin.                                                                                                                                                                                                                                                 |
| CCLK                                 | I/O      | Input Configuration Clock for configuring an FPGA in Slave SPI, Serial, and CPU modes. Output Configuration Clock for configuring an FPGA in Master configuration modes (Master SPI, Master Serial).<br>This is a dedicated pin.                                                                                                                                                            |
| HOLDN/DI/BUSY/CSSPIN/CEN             | I/O      | Parallel configuration mode busy indicator. SPI/SPIm mode data output.<br>This is a shared I/O pin. This is a shared I/O pin. When not in configuration, it can<br>be used as general purpose I/O pin.                                                                                                                                                                                      |
| CSN/SN                               | I/O      | Parallel configuration mode active-low chip select. Slave SPI chip select. This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin.                                                                                                                                                                                                                  |
| CS1N                                 | I        | Parallel configuration mode active-low chip select.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin.                                                                                                                                                                                                                                   |
| WRITEN                               | I        | Write enable for parallel configuration modes.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin.                                                                                                                                                                                                                                        |
| DOUT/CSON                            | о        | Serial data output. Chip select output. SPI/SPIm mode chip select. This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O                                                                                                                                                                                                                               |
| D0/MOSI/IO0                          | I/O      | Parallel configuration I/O. Open drain during configuration. When in SPI modes,<br>it is an output in Master mode, and input in Slave mode.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin.                                                                                                                                           |

<sup>© 2014-2018</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 4.2. PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin

| PICs Associated with DQS Strobe             | PIO within PIC | DDR Strobe (DQS) and Data (DQ) Pins |  |  |  |  |  |
|---------------------------------------------|----------------|-------------------------------------|--|--|--|--|--|
| For Left and Right Edges of the Device Only |                |                                     |  |  |  |  |  |
|                                             | А              | DQ                                  |  |  |  |  |  |
|                                             | В              | DQ                                  |  |  |  |  |  |
| P[L/R] [n-6]                                | С              | DQ                                  |  |  |  |  |  |
| [                                           | D              | DQ                                  |  |  |  |  |  |
|                                             | А              | DQ                                  |  |  |  |  |  |
|                                             | В              | DQ                                  |  |  |  |  |  |
| P[L/R] [n-3]                                | С              | DQ                                  |  |  |  |  |  |
|                                             | D              | DQ                                  |  |  |  |  |  |
|                                             | А              | DQS (P)                             |  |  |  |  |  |
|                                             | В              | DQS (N)                             |  |  |  |  |  |
| P[L/R] [n] -                                | С              | DQ                                  |  |  |  |  |  |
| Γ                                           | D              | DQ                                  |  |  |  |  |  |
|                                             | A              | DQ                                  |  |  |  |  |  |
|                                             | В              | DQ                                  |  |  |  |  |  |
| P[L/R] [n+3]                                | С              | DQ                                  |  |  |  |  |  |
|                                             | D              | DQ                                  |  |  |  |  |  |

**Note**: "n" is a row PIC number.

# 4.3. **Pin Information Summary**

### 4.3.1. **LFE5UM/LFE5UM5G**

| Pin Information Summary     |        |              | 5UM/<br>M5G-25 | LFE5UM/LFE5UM5G-45 LFE5UM/LFE5UM5G-85 |             |              | -85           |             |              |              |
|-----------------------------|--------|--------------|----------------|---------------------------------------|-------------|--------------|---------------|-------------|--------------|--------------|
| Pin Type                    |        | 285<br>csfBG | 381<br>caBGA   | 285<br>csfBGA                         | 381<br>caBG | 554<br>caBGA | 285<br>csfBGA | 381<br>caBG | 554<br>caBGA | 756<br>caBGA |
|                             | Bank 0 | 6            | 24             | 6                                     | 27          | 32           | 6             | 27          | 32           | 56           |
|                             | Bank 1 | 6            | 32             | 6                                     | 33          | 40           | 6             | 33          | 40           | 48           |
|                             | Bank 2 | 21           | 32             | 21                                    | 32          | 32           | 21            | 34          | 32           | 48           |
| General Purpose             | Bank 3 | 28           | 32             | 28                                    | 33          | 48           | 28            | 33          | 48           | 64           |
| Inputs/Outputs per Bank     | Bank 4 | 0            | 0              | 0                                     | 0           | 0            | 0             | 0           | 14           | 24           |
|                             | Bank 6 | 26           | 32             | 26                                    | 33          | 48           | 26            | 33          | 48           | 64           |
|                             | Bank 7 | 18           | 32             | 18                                    | 32          | 32           | 18            | 32          | 32           | 48           |
|                             | Bank 8 | 13           | 13             | 13                                    | 13          | 13           | 13            | 13          | 13           | 13           |
| Total Single-Ended User I/O |        | 118          | 197            | 118                                   | 203         | 245          | 118           | 205         | 259          | 365          |
| VCC                         |        | 13           | 20             | 13                                    | 20          | 24           | 13            | 20          | 24           | 36           |
| VCCAUX (Core)               |        | 3            | 4              | 3                                     | 4           | 9            | 3             | 4           | 9            | 8            |
|                             | Bank O | 1            | 2              | 1                                     | 2           | 3            | 1             | 2           | 3            | 4            |
|                             | Bank 1 | 1            | 2              | 1                                     | 2           | 3            | 1             | 2           | 3            | 4            |
|                             | Bank 2 | 2            | 3              | 2                                     | 3           | 4            | 2             | 3           | 4            | 4            |
| VICEIO                      | Bank 3 | 2            | 3              | 2                                     | 3           | 3            | 2             | 3           | 3            | 4            |
| VCCIO                       | Bank 4 | 0            | 0              | 0                                     | 0           | 0            | 0             | 0           | 2            | 2            |
|                             | Bank 6 | 2            | 3              | 2                                     | 3           | 4            | 2             | 3           | 4            | 4            |
|                             | Bank 7 | 2            | 3              | 2                                     | 3           | 3            | 2             | 3           | 3            | 4            |
|                             | Bank 8 | 2            | 2              | 2                                     | 2           | 2            | 2             | 2           | 2            | 2            |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



| Part number          | Grade | Package          | Pins | Temp.      | LUTs (K) | SERDES |
|----------------------|-------|------------------|------|------------|----------|--------|
| LFE5U-85F-6BG756I    | -6    | Lead free caBGA  | 756  | Industrial | 84       | No     |
| LFE5U-85F-7BG756I    | -7    | Lead free caBGA  | 756  | Industrial | 84       | No     |
| LFE5U-85F-8BG756I    | -8    | Lead free caBGA  | 756  | Industrial | 84       | No     |
| LFE5UM-25F-6MG285I   | -6    | Lead free csfBGA | 285  | Industrial | 24       | Yes    |
| LFE5UM-25F-7MG285I   | -7    | Lead free csfBGA | 285  | Industrial | 24       | Yes    |
| LFE5UM-25F-8MG285I   | -8    | Lead free csfBGA | 285  | Industrial | 24       | Yes    |
| LFE5UM-25F-6BG381I   | -6    | Lead free caBGA  | 381  | Industrial | 24       | Yes    |
| LFE5UM-25F-7BG381I   | -7    | Lead free caBGA  | 381  | Industrial | 24       | Yes    |
| LFE5UM-25F-8BG381I   | -8    | Lead free caBGA  | 381  | Industrial | 24       | Yes    |
| LFE5UM-45F-6MG285I   | -6    | Lead free csfBGA | 285  | Industrial | 44       | Yes    |
| LFE5UM-45F-7MG285I   | -7    | Lead free csfBGA | 285  | Industrial | 44       | Yes    |
| LFE5UM-45F-8MG285I   | -8    | Lead free csfBGA | 285  | Industrial | 44       | Yes    |
| LFE5UM-45F-6BG381I   | -6    | Lead free caBGA  | 381  | Industrial | 44       | Yes    |
| LFE5UM-45F-7BG381I   | -7    | Lead free caBGA  | 381  | Industrial | 44       | Yes    |
| LFE5UM-45F-8BG381I   | -8    | Lead free caBGA  | 381  | Industrial | 44       | Yes    |
| LFE5UM-45F-6BG554I   | -6    | Lead free caBGA  | 554  | Industrial | 44       | Yes    |
| LFE5UM-45F-7BG554I   | -7    | Lead free caBGA  | 554  | Industrial | 44       | Yes    |
| LFE5UM-45F-8BG554I   | -8    | Lead free caBGA  | 554  | Industrial | 44       | Yes    |
| LFE5UM-85F-6MG285I   | -6    | Lead free csfBGA | 285  | Industrial | 84       | Yes    |
| LFE5UM-85F-7MG285I   | -7    | Lead free csfBGA | 285  | Industrial | 84       | Yes    |
| LFE5UM-85F-8MG285I   | -8    | Lead free csfBGA | 285  | Industrial | 84       | Yes    |
| LFE5UM-85F-6BG381I   | -6    | Lead free caBGA  | 381  | Industrial | 84       | Yes    |
| LFE5UM-85F-7BG381I   | -7    | Lead free caBGA  | 381  | Industrial | 84       | Yes    |
| LFE5UM-85F-8BG381I   | -8    | Lead free caBGA  | 381  | Industrial | 84       | Yes    |
| LFE5UM-85F-6BG554I   | -6    | Lead free caBGA  | 554  | Industrial | 84       | Yes    |
| LFE5UM-85F-7BG554I   | -7    | Lead free caBGA  | 554  | Industrial | 84       | Yes    |
| LFE5UM-85F-8BG554I   | -8    | Lead free caBGA  | 554  | Industrial | 84       | Yes    |
| LFE5UM-85F-6BG756I   | -6    | Lead free caBGA  | 756  | Industrial | 84       | Yes    |
| LFE5UM-85F-7BG756I   | -7    | Lead free caBGA  | 756  | Industrial | 84       | Yes    |
| LFE5UM-85F-8BG756I   | -8    | Lead free caBGA  | 756  | Industrial | 84       | Yes    |
| LFE5UM5G-25F-8MG285I | -8    | Lead free csfBGA | 285  | Industrial | 24       | Yes    |
| LFE5UM5G-25F-8BG381I | -8    | Lead free caBGA  | 381  | Industrial | 24       | Yes    |
| LFE5UM5G-45F-8MG285I | -8    | Lead free csfBGA | 285  | Industrial | 44       | Yes    |
| LFE5UM5G-45F-8BG381I | -8    | Lead free caBGA  | 381  | Industrial | 44       | Yes    |
| LFE5UM5G-45F-8BG554I | -8    | Lead free caBGA  | 554  | Industrial | 44       | Yes    |
| LFE5UM5G-85F-8MG285I | -8    | Lead free csfBGA | 285  | Industrial | 84       | Yes    |
| LFE5UM5G-85F-8BG381I | -8    | Lead free caBGA  | 381  | Industrial | 84       | Yes    |
| LFE5UM5G-85F-8BG554I | -8    | Lead free caBGA  | 554  | Industrial | 84       | Yes    |
| LFE5UM5G-85F-8BG756I | -8    | Lead free caBGA  | 756  | Industrial | 84       | Yes    |