# E.J. Lattice Semiconductor Corporation - <u>LFE5U-25F-8BG381I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                       |
|--------------------------------|------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 6000                                                                         |
| Number of Logic Elements/Cells | 24000                                                                        |
| Total RAM Bits                 | 1032192                                                                      |
| Number of I/O                  | 197                                                                          |
| Number of Gates                | -                                                                            |
| Voltage - Supply               | 1.045V ~ 1.155V                                                              |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                           |
| Package / Case                 | 381-FBGA                                                                     |
| Supplier Device Package        | 381-CABGA (17x17)                                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe5u-25f-8bg381i |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Copyright Notice**

Copyright © 2014-2018 Lattice Semiconductor Corporation. All rights reserved. The contents of these materials contain proprietary and confidential information (including trade secrets, copyright, and other Intellectual Property interests) of Lattice Semiconductor Corporation and/or its affiliates. All rights are reserved. You are permitted to use this document and any information contained therein expressly and only for bona fide non-commercial evaluation of products and/or services from Lattice Semiconductor Corporation or its affiliates; and only in connection with your bona fide consideration of purchase or license of products or services from Lattice Semiconductor Corporation or its affiliates, and only in accordance with the terms and conditions stipulated. Contents, (in whole or in part) may not be reproduced, downloaded, disseminated, published, or transferred in any form or by any means, except with the prior written permission of Lattice Semiconductor Corporation and/or its affiliates. Copyright infringement is a violation of federal law subject to criminal and civil penalties. You have no right to copy, modify, create derivative works of, transfer, sublicense, publicly display, distribute or otherwise make these materials available, in whole or in part, to any third party. You are not permitted to reverse engineer, disassemble, or decompile any device or object code provided herewith. Lattice Semiconductor Corporation reserves the right to revoke these permissions and require the destruction or return of any and all Lattice Semiconductor Corporation proprietary materials and/or data.

#### Patents

The subject matter described herein may contain one or more inventions claimed in patents or patents pending owned by Lattice Semiconductor Corporation and/or its affiliates.

#### **Trademark Acknowledgment**

Lattice Semiconductor Corporation<sup>®</sup>, the Lattice Semiconductor logo, Silicon Image<sup>®</sup>, the Silicon Image logo, Instaport<sup>®</sup>, the Instaport logo, InstaPrevue<sup>®</sup>, Simplay<sup>®</sup>, Simplay HD<sup>®</sup>, the Simplay HD logo, Simplay Labs<sup>™</sup>, the Simplay Labs logo, the SiBEAM Snap<sup>™</sup>, the SiBEAM Snap logo, UltraGig<sup>™</sup>, the UltraGig logo are trademarks or registered trademarks of Lattice Semiconductor Corporation in the United States and/or other countries. HDMI<sup>®</sup> and the HDMI logo with High-Definition Multimedia Interface are trademarks or registered trademarks of, and are used under license from, HDMI Licensing, LLC. in the United States or other countries. MHL<sup>®</sup> and the MHL logo with Mobile High-Definition Link are trademarks or registered trademarks of, and are used under license from, MHL, LLC. in the United States and/or other countries. WirelessHD<sup>®</sup>, the WirelessHD logo, WiHD<sup>®</sup> and the WiHD logo are trademarks, registered trademarks or service marks of SiBeam, Inc. in the United States or other countries. HDMI Licensing, LLC; Simplay Labs, LLC; and SiBeam, Inc. are wholly owned subsidiaries of Lattice Semiconductor Corporation.

All other trademarks and registered trademarks are the property of their respective owners in the United States or other countries. The absence of a trademark symbol does not constitute a waiver of Lattice Semiconductor's trademarks or other intellectual property rights with regard to a product name, logo or slogan.

#### **Export Controlled Document**

This document contains materials that are subject to the U.S. Export Administration Regulations and may also be subject to additional export control laws and regulations (collectively "Export Laws") and may be used only in compliance with such Export Laws. Unless otherwise authorized by an officer of Lattice Semiconductor Corporation in writing, this document and the information contained herein (a) may not be used in relation to nuclear, biological or chemical weapons, or missiles capable of delivering these weapons, and (b) may not be re-exported or otherwise transferred to a third party who is known or suspected to be involved in relation to nuclear, biological or chemical weapons, or missiles capable of delivering these weapons, or to any sanctioned persons or entities.

#### **Further Information**

To request other materials, documentation, and information, contact your local Lattice Semiconductor sales office or visit the Lattice Semiconductor web site at <u>www.latticesemi.com</u>.

#### Disclaimers

These materials are provided on an "AS IS" basis. Lattice Semiconductor Corporation and its affiliates disclaim all representations and warranties (express, implied, statutory or otherwise), including but not limited to: (i) all implied warranties of merchantability, fitness for a particular purpose, and/or non-infringement of third party rights; (ii) all warranties arising out of course-of-dealing, usage, and/or trade; and (iii) all warranties that the information or results provided in, or that may be obtained from use of, the materials are accurate, reliable, complete, up-to-date, or produce specific outcomes. Lattice Semiconductor Corporation and its affiliates assume no liability or responsibility for any errors or omissions in these materials, makes no commitment or warranty to correct any such errors or omissions or update or keep current the information contained in these materials, and expressly disclaims all direct, indirect, special, incidental, consequential, reliance and punitive damages, including WITHOUT LIMITATION any loss of profits arising out of your access to, use or interpretation of, or actions taken or not taken based on the content of these materials. Lattice Semiconductor Corporation and its affiliates reserve the right, without notice, to periodically modify the information in these materials, and to add to, delete, and/or change any of this information.

#### **Products and Services**

The products and services described in these materials, and any other information, services, designs, know-how and/or products provided by Lattice Semiconductor Corporation and/or its affiliates are provided on "AS IS" basis, except to the extent that Lattice Semiconductor Corporation and/or its affiliates provides an applicable written limited warranty in its standard form license agreements, standard Terms and Conditions of Sale and Service or its other applicable standard form agreements, in which case such limited warranty shall apply and shall govern in lieu of all other warranties (express, statutory, or implied). EXCEPT FOR SUCH LIMITED WARRANTY, LATTICE SEMICONDUCTOR CORPORATION AND ITS AFFILIATES DISCLAIM ALL REPRESENTATIONS AND WARRANTIES (EXPRESS, IMPLIED, STATUTORY OR OTHERWISE), REGARDING THE INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS PROVIDED BY LATTICE SEMICONDUCTOR CORPORATION AND/OR ITS AFFILIATES, INCLUDING BUT NOT LIMITED TO, ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND/OR NON-INFRINGEMENT OF THIRD PARTY RIGHTS. YOU ACKNOWLEDGE AND AGREE THAT SUCH INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS HAVE NOT BEEN DESIGNED, TESTED, OR MANUFACTURED FOR USE OR RESALE IN SYSTEMS WHERE THE FAILURE, MALFUNCTION, OR ANY INACCURACY OF THESE ITEMS CARRIES A RISK OF DEATH OR SERIOUS BODILY INJURY, INCLUDING, BUT NOT LIMITED TO, USE IN NUCLEAR FACILITIES, AIRCRAFT NAVIGATION OR COMMUNICATION, EMERGENCY SYSTEMS, OR OTHER SYSTEMS WITH A SIMILAR DEGREE OF POTENTIAL HAZARD. NO PERSON IS AUTHORIZED TO MAKE ANY OTHER WARRANTY OR REPRESENTATION CONCERNING THE PERFORMANCE OF THE INFORMATION, PRODUCTS, KNOW-HOW, DESIGNS OR SERVICES OTHER THAN AS PROVIDED IN THESE TERMS AND CONDITIONS.



## Figures

| Figure 2.1. Simplified Block Diagram, LFE5UM/LFE5UM5G-85 Device (Top Level)    | 13 |
|--------------------------------------------------------------------------------|----|
| Figure 2.2. PFU Diagram                                                        | 14 |
| Figure 2.3. Slice Diagram                                                      | 15 |
| Figure 2.4. Connectivity Supporting LUT5, LUT6, LUT7, and LUT8                 | 16 |
| Figure 2.5. General Purpose PLL Diagram                                        | 18 |
| Figure 2.6. LFE5UM/LFE5UM5G-85 Clocking                                        | 20 |
| Figure 2.7. DCS Waveforms                                                      | 21 |
| Figure 2.8. Edge Clock Sources per Bank                                        | 22 |
| Figure 2.9. ECP5/ECP5-5G Clock Divider Sources                                 | 22 |
| Figure 2.10. DDRDLL Functional Diagram                                         | 23 |
| Figure 2.11. ECP5/ECP5-5G DLL Top Level View (For LFE-45 and LFE-85)           | 24 |
| Figure 2.12. Memory Core Reset                                                 | 26 |
| Figure 2.13. Comparison of General DSP and ECP5/ECP5-5G Approaches             | 27 |
| Figure 2.14. Simplified sysDSP Slice Block Diagram                             | 28 |
| Figure 2.15. Detailed sysDSP Slice Diagram                                     | 29 |
| Figure 2.16. Group of Four Programmable I/O Cells on Left/Right Sides          | 31 |
| Figure 2.17. Input Register Block for PIO on Top Side of the Device            | 32 |
| Figure 2.18. Input Register Block for PIO on Left and Right Side of the Device | 32 |
| Figure 2.19. Output Register Block on Top Side                                 | 33 |
| Figure 2.20. Output Register Block on Left and Right Sides                     | 34 |
| Figure 2.21. Tristate Register Block on Top Side                               | 34 |
| Figure 2.22. Tristate Register Block on Left and Right Sides                   | 35 |
| Figure 2.23. DQS Grouping on the Left and Right Edges                          | 36 |
| Figure 2.24. DQS Control and Delay Block (DQSBUF)                              | 37 |
| Figure 2.25. ECP5/ECP5-5G Device Family Banks                                  | 38 |
| Figure 2.26. On-Chip Termination                                               | 40 |
| Figure 2.27. SERDES/PCS Duals (LFE5UM/LFE5UM5G-85)                             | 42 |
| Figure 2.28. Simplified Channel Block Diagram for SERDES/PCS Block             | 43 |
| Figure 3.1. LVDS25E Output Termination Example                                 | 56 |
| Figure 3.2. BLVDS25 Multi-point Output Example                                 | 57 |
| Figure 3.3. Differential LVPECL33                                              | 58 |
| Figure 3.4. MLVDS25 (Multipoint Low Voltage Differential Signaling)            |    |
| Figure 3.5. SLVS Interface                                                     | 60 |
| Figure 3.6. Receiver RX.CLK.Centered Waveforms                                 | 68 |
| Figure 3.7. Receiver RX.CLK.Aligned and DDR Memory Input Waveforms             | 68 |
| Figure 3.8. Transmit TX.CLK.Centered and DDR Memory Output Waveforms           | 68 |
| Figure 3.9. Transmit TX.CLK.Aligned Waveforms                                  | 69 |
| Figure 3.10. DDRX71 Video Timing Waveforms                                     | 69 |
| Figure 3.11. Receiver DDRX71 RX Waveforms                                      | 70 |
| Figure 3.12. Transmitter DDRX71 TX Waveforms                                   | 70 |
| Figure 3.13. Transmitter and Receiver Latency Block Diagram                    | 73 |
| Figure 3.14. SERDES External Reference Clock Waveforms                         | 75 |
| Figure 3.15. sysCONFIG Parallel Port Read Cycle                                | 84 |
| Figure 3.16. sysCONFIG Parallel Port Write Cycle                               | 85 |
| Figure 3.17. svsCONFIG Slave Serial Port Timing                                | 85 |
| Figure 3.18. Power-On-Reset (POR) Timing                                       | 86 |
| Figure 3.19. svsCONFIG Port Timing                                             | 86 |
| Figure 3.20. Configuration from PROGRAMN Timing                                |    |
| Figure 3.21. Wake-Up Timing                                                    | 87 |
| Figure 3.22. Master SPI Configuration Waveforms                                |    |
| Figure 3.23. JTAG Port Timing Waveforms                                        | 89 |
| Figure 3.24. Output Test Load, LVTTL and LVCMOS Standards                      | 89 |
| J ,                                                                            |    |

<sup>© 2014-2018</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Table 3.36. Receive and Jitter Tolerance                                |    |
|-------------------------------------------------------------------------|----|
| Table 3.37. Transmit                                                    |    |
| Table 3.38. Receive and Jitter Tolerance                                |    |
| Table 3.39. Transmit                                                    | 82 |
| Table 3.40. Receive                                                     | 82 |
| Table 3.41. Reference Clock                                             | 82 |
| Table 3.42. ECP5/ECP5-5G sysCONFIG Port Timing Specifications           | 83 |
| Table 3.43. JTAG Port Timing Specifications                             |    |
| Table 3.44. Test Fixture Required Components, Non-Terminated Interfaces |    |
|                                                                         |    |



## Acronyms in This Document

A list of acronyms used in this document.

| Acronym | Definition                                          |
|---------|-----------------------------------------------------|
| ALU     | Arithmetic Logic Unit                               |
| BGA     | Ball Grid Array                                     |
| CDR     | Clock and Data Recovery                             |
| CRC     | Cycle Redundancy Code                               |
| DCC     | Dynamic Clock Control                               |
| DCS     | Dynamic Clock Select                                |
| DDR     | Double Data Rate                                    |
| DLL     | Delay-Locked Loops                                  |
| DSP     | Digital Signal Processing                           |
| EBR     | Embedded Block RAM                                  |
| ECLK    | Edge Clock                                          |
| FFT     | Fast Fourier Transforms                             |
| FIFO    | First In First Out                                  |
| FIR     | Finite Impulse Response                             |
| LVCMOS  | Low-Voltage Complementary Metal Oxide Semiconductor |
| LVDS    | Low-Voltage Differential Signaling                  |
| LVPECL  | Low Voltage Positive Emitter Coupled Logic          |
| LVTTL   | Low Voltage Transistor-Transistor Logic             |
| LUT     | Look Up Table                                       |
| MLVDS   | Multipoint Low-Voltage Differential Signaling       |
| PCI     | Peripheral Component Interconnect                   |
| PCS     | Physical Coding Sublayer                            |
| PCLK    | Primary Clock                                       |
| PDPR    | Pseudo Dual Port RAM                                |
| PFU     | Programmable Functional Unit                        |
| PIC     | Programmable I/O Cells                              |
| PLL     | Phase-Locked Loops                                  |
| POR     | Power On Reset                                      |
| SCI     | SERDES Client Interface                             |
| SERDES  | Serializer/Deserializer                             |
| SEU     | Single Event Upset                                  |
| SLVS    | Scalable Low-Voltage Signaling                      |
| SPI     | Serial Peripheral Interface                         |
| SPR     | Single Port RAM                                     |
| SRAM    | Static Random-Access Memory                         |
| ТАР     | Test Access Port                                    |
| TDM     | Time Division Multiplexing                          |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



- Four DLLs and four PLLs in LFE5-45 and LFE5-85; two DLLs and two PLLs in LFE5-25 and LFE5-12
- Pre-Engineered Source Synchronous I/O
  - DDR registers in I/O cells
  - Dedicated read/write levelling functionality
  - Dedicated gearing logic
  - Source synchronous standards support
    - ADC/DAC, 7:1 LVDS, XGMII
    - High Speed ADC/DAC devices
  - Dedicated DDR2/DDR3 and LPDDR2/LPDDR3 memory support with DQS logic, up to 800 Mb/s data-rate
- Programmable sysI/O<sup>™</sup> Buffer Supports Wide Range of Interfaces
  - On-chip termination
  - LVTTL and LVCMOS 33/25/18/15/12
  - SSTL 18/15 I, II
  - HSUL12
  - LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS

- subLVDS and SLVS, MIPI D-PHY input interfaces
- Flexible Device Configuration
  - Shared bank for configuration I/Os
  - SPI boot flash interface
  - Dual-boot images supported
  - Slave SPI
  - TransFR<sup>™</sup> I/O for simple field updates
- Single Event Upset (SEU) Mitigation Support
  - Soft Error Detect Embedded hard macro
  - Soft Error Correction Without stopping user operation
  - Soft Error Injection Emulate SEU event to debug system error handling
- System Level Support
  - IEEE 1149.1 and IEEE 1532 compliant
  - Reveal Logic Analyzer
  - On-chip oscillator for initialization and general use
  - 1.1 V core power supply for ECP5, 1.2 V core power supply for ECP5UM5G

| Device                                           | LFE5UM-25<br>LFE5UM5G-25 | LFE5UM-45<br>LFE5UM5G-45 | LFE5UM-85<br>LFE5UM5G-85 | LFE5U-<br>12 | LFE5U-<br>25 | LFE5U-<br>45 | LFE5U-<br>85 |
|--------------------------------------------------|--------------------------|--------------------------|--------------------------|--------------|--------------|--------------|--------------|
| LUTs (K)                                         | 24                       | 44                       | 84                       | 12           | 24           | 44           | 84           |
| sysMEM Blocks (18 Kb)                            | 56                       | 108                      | 208                      | 32           | 56           | 108          | 208          |
| Embedded Memory (Kb)                             | 1,008                    | 1944                     | 3744                     | 576          | 1,008        | 1944         | 3744         |
| Distributed RAM Bits (Kb)                        | 194                      | 351                      | 669                      | 97           | 194          | 351          | 669          |
| 18 X 18 Multipliers                              | 28                       | 72                       | 156                      | 28           | 28           | 72           | 156          |
| SERDES (Dual/Channels)                           | 1/2                      | 2/4                      | 2/4                      | 0            | 0            | 0            | 0            |
| PLLs/DLLs                                        | 2/2                      | 4/4                      | 4/4                      | 2/2          | 2/2          | 4/4          | 4/4          |
| Packages (SERDES Channels /                      | IO Count)                |                          |                          |              |              |              |              |
| 256 caBGA<br>(14 x 14 mm <sup>2</sup> , 0.8 mm)  | -                        | —                        | -                        | 0/197        | 0/197        | 0/197        | _            |
| 285 csfBGA<br>(10 x 10 mm <sup>2</sup> , 0.5 mm) | 2/118                    | 2/118                    | 2/118                    | 0/118        | 0/118        | 0/118        | 0/118        |
| 381 caBGA<br>(17 x 17 mm², 0.8 mm)               | 2/197                    | 4/203                    | 4/205                    | 0/197        | 0/197        | 0/203        | 0/205        |
| 554 caBGA<br>(23 x 23 mm <sup>2</sup> , 0.8 mm)  | _                        | 4/245                    | 4/259                    | _            | _            | 0/245        | 0/259        |
| 756 caBGA<br>(27 x 27 mm², 0.8 mm)               | _                        | _                        | 4/365                    | _            | _            | _            | 0/365        |

#### Table 1.1. ECP5 and ECP5-5G Family Selection Guide

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



## 2. Architecture

## 2.1. Overview

Each ECP5/ECP5-5G device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM<sup>™</sup> Embedded Block RAM (EBR) and rows of sysDSP<sup>™</sup> Digital Signal Processing slices, as shown in Figure 2.1 on page 13. The LFE5-85 devices have three rows of DSP slices, the LFE5-45 devices have two rows, and both LFE5-25 and LFE5-12 devices have one. In addition, the LFE5UM/LFE5UM5G devices contain SERDES Duals on the bottom of the device.

The Programmable Functional Unit (PFU) contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFU block is optimized for flexibility, allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array.

The ECP5/ECP5-5G devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large, dedicated 18 Kb fast memory blocks. Each sysMEM block can be configured in a variety of depths and widths as RAM or ROM. In addition, ECP5/ECP5-5G devices contain up to three rows of DSP slices. Each DSP slice has multipliers and adder/accumulators, which are the building blocks for complex signal processing capabilities.

The ECP5 devices feature up to four embedded 3.2 Gb/s SERDES channels, and the ECP5-5G devices feature up to four embedded 5 Gb/s SERDES channels. Each SERDES channel contains independent 8b/10b encoding / decoding, polarity adjust and elastic buffer logic. Each group of two SERDES channels, along with its Physical Coding Sublayer (PCS) block, creates a dual DCU (Dual Channel Unit). The functionality of the SERDES/PCS duals can be controlled by SRAM cell settings during device configuration or by registers that are addressable during device operation. The registers in every dual can be programmed via the SERDES Client Interface (SCI). These DCUs (up to two) are located at the bottom of the devices.

Each PIC block encompasses two PIOs (PIO pairs) with their respective sysI/O buffers. The sysI/O buffers of the ECP5/ECP5-5G devices are arranged in seven banks (eight banks for LFE5-85 devices in caBGA756 and caBGA554 packages), allowing the implementation of a wide variety of I/O standards. One of these banks (Bank 8) is shared with the programming interfaces. Half of the PIO pairs on the left and right edges of the device can be configured as LVDS transmit pairs, and all pairs on left and right can be configured as LVDS receive pairs. The PIC logic in the left and right banks also includes pre-engineered support to aid in the implementation of high speed source synchronous standards such as XGMII, 7:1 LVDS, along with memory interfaces including DDR3 and LPDDR3.

The ECP5/ECP5-5G registers in PFU and sysl/O can be configured to be SET or RESET. After power up and the device is configured, it enters into user mode with these registers SET/RESET according to the configuration setting, allowing the device entering to a known state for predictable system function.

Other blocks provided include PLLs, DLLs and configuration functions. The ECP5/ECP5-5G architecture provides up to four Delay-Locked Loops (DLLs) and up to four Phase-Locked Loops (PLLs). The PLL and DLL blocks are located at the corners of each device.

The configuration block that supports features such as configuration bit-stream decryption, transparent updates and dual-boot support is located at the bottom of each device, to the left of the SERDES blocks. Every device in the ECP5/ECP5-5G family supports a sysCONFIG<sup>™</sup> ports located in that same corner, powered by Vccio8, allowing for serial or parallel device configuration.

In addition, every device in the family has a JTAG port. This family also provides an on-chip oscillator and soft error detect capability. The ECP5 devices use 1.1 V and ECP5UM5G devices use 1.2 V as their core voltage.



- 5\*5 and larger size 2D blocks Semi internal DSP Slice support
- Flexible saturation and rounding options to satisfy a diverse set of applications situations
- Flexible cascading across DSP slices
  - Minimizes fabric use for common DSP and ALU functions
  - Enables implementation of FIR Filter or similar structures using dedicated sysDSP slice resources only
  - Provides matching pipeline registers
  - Can be configured to continue cascading from one row of sysDSP slices to another for longer cascade chains
- Flexible and Powerful Arithmetic Logic Unit (ALU) Supports:
  - Dynamically selectable ALU OPCODE
  - Ternary arithmetic (addition/subtraction of three inputs)
  - Bit-wise two-input logic operations (AND, OR, NAND, NOR, XOR and XNOR)
  - Eight flexible and programmable ALU flags that can be used for multiple pattern detection scenarios, such as, overflow, underflow and convergent rounding.
  - Flexible cascading across slices to get larger functions
- RTL Synthesis friendly synchronous reset on all registers, while still supporting asynchronous reset for legacy users
- Dynamic MUX selection to allow Time Division Multiplexing (TDM) of resources for applications that require processor-like flexibility that enables different functions for each clock cycle

For most cases, as shown in Figure 2.14, the ECP5/ECP5-5G sysDSP slice is backwards-compatible with the LatticeECP2<sup>™</sup> and LatticeECP3<sup>™</sup> sysDSP block, such that, legacy applications can be targeted to the ECP5/ECP5-5G sysDSP slice. Figure 2.14 shows the diagram of sysDSP, and Figure 2.15 shows the detailed diagram.



Figure 2.14. Simplified sysDSP Slice Block Diagram











ECP5/ECP5-5G devices contain two types of sysI/O buffer pairs:

• Top (Bank 0 and Bank 1) and Bottom (Bank 8 and Bank 4) sysIO Buffer Pairs (Single-Ended Only)

The sysI/O buffers in the Banks at top and bottom of the device consist of ratioed single-ended output drivers and single-ended input buffers. The I/Os in these banks are not usually used as a pair, except when used as emulated differential output pair. They are used as individual I/Os and be configured as different I/O modes, as long as they are compatible with the  $V_{CCIO}$  voltage in the bank. When used as emulated differential outputs, the pair can be used together.

The top and bottom side IOs also support hot socketing. They support IO standards from 3.3 V to 1.2 V. They are ideal for general purpose I/Os, or as ADDR/CMD bus for DDR2/DDR3 applications, or for used as emulated differential signaling.

Bank 4 I/O only exists in the LFE5-85 device.

Bank 8 is a bottom bank that shares with sysConfig I/Os. During configuration, these I/Os are used for programming the device. Once the configuration is completed, these I/Os can be released and user can use these I/Os for functional signals in his design.

The top and bottom side pads can be identified by the Lattice Diamond tool.

Left and Right (Banks 2, 3, 6 and 7) sysI/O Buffer Pairs (50% Differential and 100% Single-Ended Outputs)

The sysI/O buffer pairs in the left and right banks of the device consist of two single-ended output drivers, two single-ended input buffers (both ratioed and referenced) and half of the sysI/O buffer pairs (PIOA/B pairs) also has a high-speed differential output driver. One of the referenced input buffers can also be configured as a differential input. In these banks the two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential I/O, and the comp (complementary) pad is associated with the negative side of the differential I/O.

In addition, programmable on-chip input termination (parallel or differential, static or dynamic) is supported on these sides, which is required for DDR3 interface. However, there is no support for hot-socketing for the I/O pins located on the left and right side of the device as the PCI clamp is always enabled on these pins.

LVDS differential output drivers are available on 50% of the buffer pairs on the left and right banks.

## 2.14.2. Typical sysI/O I/O Behavior during Power-up

The internal Power-On-Reset (POR) signal is deactivated when  $V_{CC}$ ,  $V_{CCIO8}$  and  $V_{CCAUX}$  have reached satisfactory levels. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all other  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. For more information about controlling the output logic state with valid input logic levels during power-up in ECP5/ECP5-5G devices, see the list of technical documentation in Supplemental Information section on page 102.

The V<sub>CC</sub> and V<sub>CCAUX</sub> supply the power to the FPGA core fabric, whereas the V<sub>CCIO</sub> supplies power to the I/O buffers. In order to simplify system design while providing consistent and predictable I/O behavior, it is recommended that the I/O buffers be powered-up prior to the FPGA core fabric. V<sub>CCIO</sub> supplies should be powered-up before or together with the V<sub>CC</sub> and V<sub>CCAUX</sub> supplies.

## 2.14.3. Supported sysI/O Standards

The ECP5/ECP5-5G sysI/O buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL and other standards. The buffers support the LVTTL, LVCMOS 1.2 V, 1.5 V, 1.8 V, 2.5 V and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individual configuration options for drive strength, slew rates, bus maintenance (weak pull-up, weak pull-down, or a bus-keeper latch) and open drain. Other single-ended standards supported include SSTL and HSUL. Differential standards supported include LVDS, differential SSTL and differential HSUL. For further information on utilizing the sysI/O buffer to support a variety of standards, refer to ECP5 and ECP5-5G sysIO Usage Guide (TN1262).



| Package    | LFE5UM/LFE5UM5G-25 | LFE5UM/LFE5UM5G-45 | LFE5UM/LFE5UM5G-85 |
|------------|--------------------|--------------------|--------------------|
| 285 csfBGA | 1                  | 1                  | 1                  |
| 381 caBGA  | 1                  | 2                  | 2                  |
| 554 caBGA  | -                  | 2                  | 2                  |
| 756 caBGA  | -                  | -                  | 2                  |

#### Table 2.14. Available SERDES Duals per LFE5UM/LFE5UM5G Devices

## 2.15.1. SERDES Block

A SERDES receiver channel may receive the serial differential data stream, equalize the signal, perform Clock and Data Recovery (CDR) and de-serialize the data stream before passing the 8- or 10-bit data to the PCS logic. The SERDES transmitter channel may receive the parallel 8- or 10-bit data, serialize the data and transmit the serial bit stream through the differential drivers. Figure 2.28 shows a single-channel SERDES/PCS block. Each SERDES channel provides a recovered clock and a SERDES transmit clock to the PCS block and to the FPGA core logic.

Each transmit channel, receiver channel, and SERDES PLL shares the same power supply (VCCA). The output and input buffers of each channel have their own independent power supplies (VCCHTX and VCCHRX).



Figure 2.28. Simplified Channel Block Diagram for SERDES/PCS Block

## 2.15.2. PCS

As shown in Figure 2.28, the PCS receives the parallel digital data from the deserializer and selects the polarity, performs word alignment, decodes (8b/10b), provides Clock Tolerance Compensation and transfers the clock domain from the recovered clock to the FPGA clock via the Down Sample FIFO.

For the transmit channel, the PCS block receives the parallel data from the FPGA core, encodes it with 8b/10b, selects the polarity and passes the 8/10 bit data to the transmit SERDES channel.

The PCS also provides bypass modes that allow a direct 8-bit or 10-bit interface from the SERDES to the FPGA logic. The PCS interface to the FPGA can also be programmed to run at 1/2 speed for a 16-bit or 20-bit interface to the FPGA logic. Some of the enhancements in LFE5UM/LFE5UM5G SERDES/PCS include:

- Higher clock/channel granularity: Dual channel architecture provides more clock resource per channel.
- Enhanced Tx de-emphasis: Programmable pre- and post-cursors improves Tx output signaling
- Bit-slip function in PCS: Improves logic needed to perform Word Alignment function

Refer to ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261) for more information.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



#### 3.3. **Power Supply Ramp Rates**

#### **Table 3.3. Power Supply Ramp Rates**

| Symbol            | Parameter                                | Min  | Тур | Max | Unit |
|-------------------|------------------------------------------|------|-----|-----|------|
| t <sub>RAMP</sub> | Power Supply ramp rates for all supplies | 0.01 |     | 10  | V/ms |
|                   |                                          |      |     |     |      |

Note: Assumes monotonic ramp rates.

#### **Power-On-Reset Voltage Levels** 3.4.

#### Table 3.4. Power-On-Reset Voltage Levels

| Symbol | Parameter                                                                                          |                                   |                    | Min  | Тур  | Max  | Unit |
|--------|----------------------------------------------------------------------------------------------------|-----------------------------------|--------------------|------|------|------|------|
| Vporup | Power-On-Reset ramp-up                                                                             |                                   | V <sub>cc</sub>    | 0.90 | —    | 1.00 | V    |
|        | All Devices trip point (Monitoring V <sub>CC</sub> , V <sub>CCAUX</sub> , and V <sub>CCI08</sub> ) | trip point (Monitoring $V_{cc}$ , | V <sub>CCAUX</sub> | 2.00 | —    | 2.20 | V    |
|        |                                                                                                    | V <sub>CCIO8</sub>                | 0.95               | —    | 1.06 | V    |      |
| Powe   |                                                                                                    | Power-On-Reset ramp-              | V <sub>cc</sub>    | 0.77 | —    | 0.87 | V    |
| VPORDN | All Devices down trip point (Monitoring – V <sub>cc</sub> , and V <sub>ccaux</sub>                 | V <sub>CCAUX</sub>                | 1.80               | _    | 2.00 | V    |      |

Notes:

These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

- Only V<sub>CCIO8</sub> has a Power-On-Reset ramp up trip point. All other V<sub>CCIOs</sub> do not have Power-On-Reset ramp up detection.
- V<sub>CCIO8</sub> does not have a Power-On-Reset ramp down detection. V<sub>CCIO8</sub> must remain within the Recommended Operating Conditions to ensure proper operation.

#### **Power up Sequence** 3.5.

Power-On-Reset (POR) puts the ECP5/ECP5-5G device in a reset state. POR is released when Vcc, VccAUX, and VccI08 are ramped above the VPORUP voltage, as specified above.

V<sub>CCIO8</sub> controls the voltage on the configuration I/O pins. If the ECP5/ECP5-5G device is using Master SPI mode to download configuration data from external SPI Flash, it is required to ramp  $V_{CCIO8}$  above V<sub>IH</sub> of the external SPI Flash, before at least one of the other two supplies (V<sub>CC</sub> and/or V<sub>CCAUX</sub>) is ramped to V<sub>PORUP</sub> voltage level. If the system cannot meet this power up sequence requirement, and requires the  $V_{CCIO8}$  to be ramped last, then the system must keep either PROGRAMN or INITN pin LOW during power up, until V<sub>CCI08</sub> reaches V<sub>IH</sub> of the external SPI Flash. This ensures the signals driven out on the configuration pins to the external SPI Flash meet the V<sub>IH</sub> voltage requirement of the SPI Flash. For LFE5UM/LFE5UM5G devices, it is required to power up V<sub>CCA</sub>, before V<sub>CCAUXA</sub> is powered up.

#### **Hot Socketing Specifications** 3.6.

#### **Table 3.5. Hot Socketing Specifications**

| Symbol | Parameter                                                        | Condition                                                     | Min | Тур | Max | Unit |
|--------|------------------------------------------------------------------|---------------------------------------------------------------|-----|-----|-----|------|
| IDK_HS | Input or I/O Leakage Current<br>for Top and Bottom Banks<br>Only | $0 \leq V_{IN} \leq V_{IH}$ (Max)                             | _   | _   | ±1  | mA   |
| IDK    | Input or I/O Leakage Current                                     | $0 \leq V_{\text{IN}} < V_{\text{CCIO}}$                      | —   | —   | ±1  | mA   |
|        | for Left and Right Banks Only                                    | $V_{CCIO} \! \leq \! V_{IN} \! \leq \! V_{CCIO} \! + 0.5 \ V$ | —   | 18  | —   | mA   |

Notes:

V<sub>CC</sub>, V<sub>CCAUX</sub> and V<sub>CCIO</sub> should rise/fall monotonically. 1.

I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PW</sub> or I<sub>BH</sub>. 2.

LVCMOS and LVTTL only. 3.

4. Hot socket specification defines when the hot socketed device's junction temperature is at 85 °C or below. When the hot socketed device's junction temperature is above 85 °C, the I<sub>DK</sub> current can exceed ±1 mA.



## 3.14. sysl/O Differential Electrical Characteristics

### 3.14.1. LVDS

Over recommended operating conditions.

#### Table 3.13. LVDS

| Parameter                           | Description                                               | Test Conditions                                     | Min   | Тур  | Max   | Unit |
|-------------------------------------|-----------------------------------------------------------|-----------------------------------------------------|-------|------|-------|------|
| V <sub>INP</sub> , V <sub>INM</sub> | Input Voltage                                             | -                                                   | 0     | —    | 2.4   | V    |
| V <sub>CM</sub>                     | Input Common Mode Voltage                                 | Half the sum of the two Inputs                      | 0.05  | —    | 2.35  | V    |
| V <sub>THD</sub>                    | Differential Input Threshold                              | Difference between the two Inputs                   | ±100  | —    | —     | mV   |
| I <sub>IN</sub>                     | Input Current                                             | Power On or Power Off                               | _     | —    | ±10   | μA   |
| V <sub>OH</sub>                     | Output High Voltage for $V_{OP}$ or $V_{OM}$              | $R_T = 100 \Omega$                                  | —     | 1.38 | 1.60  | V    |
| V <sub>OL</sub>                     | Output Low Voltage for $V_{\text{OP}}$ or $V_{\text{OM}}$ | $R_T = 100 \Omega$                                  | 0.9 V | 1.03 | _     | V    |
| V <sub>OD</sub>                     | Output Voltage Differential                               | ( $V_{OP}$ - $V_{OM}$ ), $R_T$ = 100 $\Omega$       | 250   | 350  | 450   | mV   |
| $\Delta V_{OD}$                     | Change in V <sub>OD</sub> Between High and Low            | _                                                   | —     | —    | 50    | mV   |
| V <sub>os</sub>                     | Output Voltage Offset                                     | $(V_{OP} + V_{OM})/2$ , $R_T = 100 \Omega$          | 1.125 | 1.25 | 1.375 | V    |
| $\Delta V_{OS}$                     | Change in $V_{OS}$ Between H and L                        | —                                                   | —     | —    | 50    | mV   |
| I <sub>SAB</sub>                    | Output Short Circuit Current                              | $V_{OD} = 0$ V Driver outputs shorted to each other | _     | _    | 12    | mA   |

**Note**: On the left and right sides of the device, this specification is valid only for  $V_{CCIO} = 2.5$  V or 3.3 V.

## 3.14.2. **SSTLD**

All differential SSTL outputs are implemented as a pair of complementary single-ended outputs. All allowable single-ended output classes (class I and class II) are supported in this mode.

### 3.14.3. LVCMOS33D

All I/O banks support emulated differential I/O using the LVCMOS33D I/O type. This option, along with the external resistor network, provides the system designer the flexibility to place differential outputs on an I/O bank with 3.3 V  $V_{CCIO}$ . The default drive current for LVCMOS33D output is 12 mA with the option to change the device strength to 4 mA, 8 mA, 12 mA or 16 mA. Follow the LVCMOS33 specifications for the DC characteristics of the LVCMOS33D.



## 3.14.8. SLVS

Scalable Low-Voltage Signaling (SLVS) is based on a point-to-point signaling method defined in the JEDEC JESD8-13 (SLVS-400) standard. This standard evolved from the traditional LVDS standard and relies on the advantage of its use of smaller voltage swings and a lower common-mode voltage. The 200 mV (400 mV p-p) SLVS swing contributes to a reduction in power.

The ECP5/ECP5-5G devices can receive differential input up to 800 Mb/s with its LVDS input buffer. This LVDS input buffer is used to meet the SLVS input standard specified by the JEDEC standard. The SLVS output parameters are compared to ECP5/ECP5-5G LVDS input parameters, as listed in Table 3.18.

#### Table 3.18. Input to SLVS

| Parameter                  | ECP5/ECP5-5G LVDS Input | SLVS Output | Unit |
|----------------------------|-------------------------|-------------|------|
| Vcm (min)                  | 50                      | 150         | mV   |
| Vcm (max)                  | 2350                    | 250         | mV   |
| Differential Voltage (min) | 100                     | 140         | mV   |
| Differential Voltage (max) | —                       | 270         | mV   |

ECP5/ECP5-5G does not support SLVS output. However, SLVS output can be created using ECP5/ECP5-5G LVDS outputs by level shift to meet the low Vcm/Vod levels required by SLVS. Figure 3.5 shows how the LVDS output can be shifted external to meet SLVS levels.



Figure 3.5. SLVS Interface

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### Table 3.20. Register-to-Register Performance

| Function                                                                        | –8 Timing | Unit |
|---------------------------------------------------------------------------------|-----------|------|
| Basic Functions                                                                 |           |      |
| 16-Bit Decoder                                                                  | 441       | MHz  |
| 32-Bit Decoder                                                                  | 441       | MHz  |
| 64-Bit Decoder                                                                  | 332       | MHz  |
| 4:1 Mux                                                                         | 441       | MHz  |
| 8:1 Mux                                                                         | 441       | MHz  |
| 16:1 Mux                                                                        | 441       | MHz  |
| 32:1 Mux                                                                        | 441       | MHz  |
| 8-Bit Adder                                                                     | 441       | MHz  |
| 16-Bit Adder                                                                    | 441       | MHz  |
| 64-Bit Adder                                                                    | 441       | MHz  |
| 16-Bit Counter                                                                  | 384       | MHz  |
| 32-Bit Counter                                                                  | 317       | MHz  |
| 64-Bit Counter                                                                  | 263       | MHz  |
| 64-Bit Accumulator                                                              | 288       | MHz  |
| Embedded Memory Functions                                                       |           |      |
| 1024x18 True-Dual Port RAM (Write Through or Normal), with EBR Output Registers | 272       | MHz  |
| 1024x18 True-Dual Port RAM (Read-Before-Write), with EBR Output Registers       | 214       | MHz  |
| Distributed Memory Functions                                                    |           |      |
| 16 x 2 Pseudo-Dual Port or 16 x 4 Single Port RAM (One PFU)                     | 441       | MHz  |
| 16 x 4 Pseudo-Dual Port (Two PFUs)                                              | 441       | MHz  |
| DSP Functions                                                                   |           |      |
| 9 x 9 Multiplier (All Registers)                                                | 225       | MHz  |
| 18 x 18 Multiplier (All Registers)                                              | 225       | MHz  |
| 36 x 36 Multiplier (All Registers)                                              | 225       | MHz  |
| 18 x 18 Multiply-Add/Sub (All Registers)                                        | 225       | MHz  |
| 18 x 18 Multiply/Accumulate (Input and Output Registers)                        | 225       | MHz  |

Notes:

1. These functions were generated using Lattice Diamond design software tool. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device.

2. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from Lattice Diamond design software tool.

## 3.16. Derating Timing Tables

Logic timing provided in the following sections of this data sheet and the Diamond design tools are worst case numbers in the operating range. Actual delays at nominal temperature and voltage for best case process, can be much better than the values given in the tables. The Diamond design tool can provide logic timing numbers at a particular temperature and voltage.



|                                                                                                                           |                                                                  |                    | 1             | -8        |           | -7      |           | -6             |                    |
|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------|---------------|-----------|-----------|---------|-----------|----------------|--------------------|
| Parameter                                                                                                                 | Description                                                      | Device             | Min           | Max       | Min       | Max     | Min       | Max            | Unit               |
| t <sub>h_delpll</sub>                                                                                                     | Clock to Data Hold - PIO Input<br>Register with Data Input Delay | All Devices        | All Devices 0 |           | 0         | _       | 0         | _              | ns                 |
| Generic DDR Input                                                                                                         |                                                                  |                    |               |           |           |         |           |                |                    |
| Generic DDRX1 Inputs With Clock and Data Centered at Pin (GDDRX1_RX.SCLK.Centered) Using PCLK Clock Input - Figure 3.6    |                                                                  |                    |               |           |           |         |           |                |                    |
| t <sub>SU_GDDRX1_centered</sub>                                                                                           | Data Setup Before CLK Input                                      | All Devices 0.52 — |               | 0.52      | -         | 0.52    | _         | ns             |                    |
| t <sub>HD_GDDRX1_centered</sub>                                                                                           | Data Hold After CLK Input                                        | All Devices 0.52 — |               | 0.52      | _         | 0.52    | _         | ns             |                    |
| f <sub>DATA_GDDRX1_centered</sub>                                                                                         | GDDRX1 Data Rate                                                 | All Devices — 500  |               | _         | 500       | _       | 500       | Mb/s           |                    |
| f <sub>MAX_GDDRX1_centered</sub>                                                                                          | GDDRX1 CLK Frequency (SCLK)                                      | All Devices — 250  |               | -         | 250       | _       | 250       | MHz            |                    |
| Generic DDRX1 Inp                                                                                                         | uts With Clock and Data Aligned                                  | at Pin (GDDR)      | (1_RX.SC      | LK.Aligne | ed) Using | PCLK Cl | ock Input | - Figure       | 3.7                |
| $t_{su\_GDDRX1\_aligned}$                                                                                                 | Data Setup from CLK Input                                        | All Devices        | vices — -0.55 |           | -         | -0.55   | -         | -0.55          | ns +<br>1/2 UI     |
| $t_{HD_GDDRX1_aligned}$                                                                                                   | Data Hold from CLK Input                                         | All Devices 0.55 — |               | 0.55      | -         | 0.55    | _         | ns +<br>1/2 UI |                    |
| $f_{DATA\_GDDRX1\_aligned}$                                                                                               | DDRX1_aligned GDDRX1 Data Rate All Devices - 500                 |                    | -             | 500       | —         | 500     | Mb/s      |                |                    |
| $f_{MAX\_GDDRX1\_aligned}$                                                                                                | I_aligned GDDRX1 CLK Frequency (SCLK) All Devices – 250          |                    | —             | 250       | —         | 250     | MHz       |                |                    |
| Generic DDRX2 Inputs With Clock and Data Centered at Pin (GDDRX2_RX.ECLK.Centered) Using PCLK Clock Input, Left and       |                                                                  |                    |               |           |           |         |           |                |                    |
| Right sides Only - F                                                                                                      | igure 3.6                                                        | 1                  |               |           | T         | 1       | 1         | Т              |                    |
| $t_{SU_GDDRX2_centered}$                                                                                                  | Data Setup before CLK Input                                      | All Devices        | 0.321         | . –       | 0.403     | —       | 0.471     | —              | ns                 |
| $t_{HD_GDDRX2\_centered}$                                                                                                 | Data Hold after CLK Input                                        | All Devices        | 0.321         | . —       | 0.403     | _       | 0.471     | _              | ns                 |
| $f_{\text{DATA}_{GDDRX2}_{centered}}$                                                                                     | GDDRX2 Data Rate                                                 | All Devices        | - 800         |           | _         | 700     | _         | 624            | Mb/s               |
| $f_{MAX\_GDDRX2\_centered}$                                                                                               | GDDRX2 CLK Frequency (ECLK)                                      | All Devices        | vices — 400   |           | —         | 350     | —         | 312            | MHz                |
| Generic DDRX2 Inp                                                                                                         | uts With Clock and Data Aligned                                  | at Pin (GDDR)      | (2_RX.EC      | LK.Aligne | ed) Using | PCLK Cl | ock Input | , Left an      | d Right            |
| sides Only - Figure 3.7                                                                                                   |                                                                  |                    |               |           |           |         |           |                |                    |
| t <sub>SU_GDDRX2_aligned</sub>                                                                                            | Data Setup from CLK Input                                        | All Devices        | -             | -0.344    | —         | -0.42   | -         | -0.495         | ns + 1/2<br>UI     |
| $t_{HD_GDDRX2_aligned}$                                                                                                   | DDRX2_aligned Data Hold from CLK Input All Devices               |                    | 0.344         | —         | 0.42      | _       | 0.495     | _              | ns + 1/2<br>UI     |
| $f_{DATA_GDDRX2_aligned}$                                                                                                 | GDDRX2_aligned GDDRX2 Data Rate                                  |                    | _             | 800       | —         | 700     | —         | 624            | Mb/s               |
| f <sub>MAX_GDDRX2_aligned</sub>                                                                                           | f <sub>MAX GDDRX2 aligned</sub> GDDRX2 CLK Frequency             |                    | —             | 400       | —         | 350     | _         | 312            | MHz                |
| Video DDRX71 Inputs With Clock and Data Aligned at Pin (GDDRX71_RX.ECLK) Using PLL Clock Input, Left and Right sides Only |                                                                  |                    |               |           |           |         |           |                |                    |
| Figure 3.11                                                                                                               |                                                                  |                    |               |           |           |         |           |                |                    |
| t <sub>su_lvds71_i</sub>                                                                                                  | SU_LVDS71_i         Data Setup from CLK Input           (bit i)  |                    | _             | -0.271    | —         | -0.39   | _         | -0.41          | ns+(1/2+i)<br>* UI |
| t <sub>HD_LVDS71_i</sub>                                                                                                  | Data Hold from CLK Input<br>(bit i)                              | All Devices        | 0.271         | —         | 0.39      | _       | 0.41      | _              | ns+(1/2+i)<br>* UI |
| f <sub>DATA_LVDS71</sub>                                                                                                  | DDR71 Data Rate                                                  | All Devices        | _             | 756       | —         | 620     | —         | 525            | Mb/s               |
| f <sub>MAX_LVDS71</sub>                                                                                                   | DDR71 CLK Frequency (ECLK)                                       | All Devices        | - 378         |           | —         | 310     | —         | 262.5          | MHz                |

### Table 3.22. ECP5/ECP5-5G External Switching Characteristics (Continued)



## 3.25.2. PCIe (5 Gb/s) – Preliminary AC and DC Characteristics

Over recommended operating conditions.

#### Table 3.31. PCIe (5 Gb/s)

| Symbol                            | Description                                                 | Test Conditions              | Min    | Тур | Max    | Unit       |  |  |
|-----------------------------------|-------------------------------------------------------------|------------------------------|--------|-----|--------|------------|--|--|
| Transmit <sup>1</sup>             |                                                             |                              |        |     |        |            |  |  |
| UI                                | Unit Interval                                               | —                            | 199.94 | 200 | 200.06 | ps         |  |  |
| B <sub>WTX-PKG-PLL2</sub>         | Tx PLL bandwidth corresponding to<br>PKGTX-PLL2             | -                            | 5      | _   | 16     | MHz        |  |  |
| P <sub>KGTX-PLL2</sub>            | Tx PLL Peaking                                              | -                            | _      | —   | 1      | dB         |  |  |
| V <sub>TX-DIFF-PP</sub>           | Differential p-p Tx voltage swing                           | -                            | 0.8    | —   | 1.2    | V, p-р     |  |  |
| V <sub>TX-DIFF-PP-LOW</sub>       | Low power differential p-p Tx voltage swing                 | -                            | 0.4    | _   | 1.2    | V, p-p     |  |  |
| V <sub>TX-DE-RATIO-3.5dB</sub>    | Tx de-emphasis level ratio at 3.5dB                         | -                            | 3      | —   | 4      | dB         |  |  |
| V <sub>TX-DE-RATIO-6dB</sub>      | Tx de-emphasis level ratio at 6dB                           | -                            | 5.5    | _   | 6.5    | dB         |  |  |
| T <sub>MIN-PULSE</sub>            | Instantaneous lone pulse width                              | _                            |        | _   | _      | UI         |  |  |
| T <sub>TX-RISE-FALL</sub>         | Transmitter rise and fall time                              | _                            |        | _   | _      | UI         |  |  |
| T <sub>TX-EYE</sub>               | Transmitter Eye, including all jitter sources               | _                            | 0.75   | _   | _      | UI         |  |  |
| T <sub>TX-DJ</sub>                | Tx deterministic jitter > 1.5 MHz                           | _                            | _      | _   | 0.15   | UI         |  |  |
| T <sub>TX-RJ</sub>                | Tx RMS jitter < 1.5 MHz                                     | -                            | -      | _   | 3      | ps,<br>RMS |  |  |
| T <sub>RF-MISMATCH</sub>          | Tx rise/fall time mismatch                                  | -                            | _      | —   |        | UI         |  |  |
| R <sub>LTX-DIFF</sub>             | Tx Differential Return Loss, including package and silicon  | 50 MHz < freq <<br>1.25 GHz  | 10     | _   | _      | dB         |  |  |
|                                   |                                                             | 1.25 GHz < freq<br>< 2.5 GHz | 8      | _   | _      | dB         |  |  |
| R <sub>LTX-CM</sub>               | Tx Common Mode Return Loss, including package and silicon   | 50 MHz < freq <<br>2.5 GHz   | 6      | _   | -      | dB         |  |  |
| Z <sub>TX-DIFF-DC</sub>           | DC differential Impedance                                   | -                            | _      | —   | 120    | Ω          |  |  |
| V <sub>TX-CM-AC-PP</sub>          | Tx AC peak common mode voltage, peak-peak                   | -                            | -      | —   |        | mV,<br>p-p |  |  |
| I <sub>TX-SHORT</sub>             | Transmitter short-circuit current                           | -                            | _      | _   | 90     | mA         |  |  |
| V <sub>TX-DC-CM</sub>             | Transmitter DC common-mode voltage                          | _                            | 0      | _   | 1.2    | v          |  |  |
| V <sub>TX-IDLE-DIFF-DC</sub>      | Electrical Idle Output DC voltage                           | -                            | 0      | _   | 5      | mV         |  |  |
| V <sub>TX-IDLE-DIFF-AC-p</sub>    | Electrical Idle Differential Output<br>peak voltage         | _                            | _      | _   |        | mV         |  |  |
| V <sub>TX-RCV-DETECT</sub>        | Voltage change allowed during<br>Receiver Detect            | _                            | _      | _   | 600    | mV         |  |  |
| T <sub>TX-IDLE-MIN</sub>          | Min. time in Electrical Idle                                | -                            | 20     | —   | _      | ns         |  |  |
| T <sub>TX-IDLE-SET-TO-IDLE</sub>  | Max. time from El Order Set to valid<br>Electrical Idle     | _                            | _      | _   | 8      | ns         |  |  |
| T <sub>TX-IDLE-TO-DIFF-DATA</sub> | Max. time from Electrical Idle to valid differential output | _                            | _      | _   | 8      | ns         |  |  |
| L <sub>TX-SKEW</sub>              | Lane-to-lane output skew                                    | -                            | _      | —   |        | ps         |  |  |



## 5. Ordering Information

## 5.1. ECP5/ECP5-5G Part Number Description







## 5.2. Ordering Part Numbers

### 5.2.1. Commercial

| Part number          | Grade                      | Package          | Pins | Temp.      | LUTs (K) | SERDES |
|----------------------|----------------------------|------------------|------|------------|----------|--------|
| LFE5U-12F-6BG256C    | 6BG256C –6 Lead free caBGA |                  | 256  | Commercial | 12       | No     |
| LFE5U-12F-7BG256C –7 |                            | Lead free caBGA  | 256  | Commercial | 12       | No     |
| LFE5U-12F-8BG256C    | LFE5U-12F-8BG256C –8       |                  | 256  | Commercial | 12       | No     |
| LFE5U-12F-6MG285C    | -6                         | Lead free csfBGA | 285  | Commercial | 12       | No     |
| LFE5U-12F-7MG285C    | -7                         | Lead free csfBGA | 285  | Commercial | 12       | No     |
| LFE5U-12F-8MG285C    | -8                         | Lead free csfBGA | 285  | Commercial | 12       | No     |
| LFE5U-12F-6BG381C    | -6                         | Lead free caBGA  | 381  | Commercial | 12       | No     |
| LFE5U-12F-7BG381C    | -7                         | Lead free caBGA  | 381  | Commercial | 12       | No     |
| LFE5U-12F-8BG381C    | -8                         | Lead free caBGA  | 381  | Commercial | 12       | No     |
| LFE5U-25F-6BG256C    | -6                         | Lead free caBGA  | 256  | Commercial | 24       | No     |
| LFE5U-25F-7BG256C    | -7                         | Lead free caBGA  | 256  | Commercial | 24       | No     |
| LFE5U-25F-8BG256C    | -8                         | Lead free caBGA  | 256  | Commercial | 24       | No     |
| LFE5U-25F-6MG285C    | -6                         | Lead free csfBGA | 285  | Commercial | 24       | No     |
| LFE5U-25F-7MG285C    | -7                         | Lead free csfBGA | 285  | Commercial | 24       | No     |
| LFE5U-25F-8MG285C    | -8                         | Lead free csfBGA | 285  | Commercial | 24       | No     |
| LFE5U-25F-6BG381C    | -6                         | Lead free caBGA  | 381  | Commercial | 24       | No     |
| LFE5U-25F-7BG381C    | -7                         | Lead free caBGA  | 381  | Commercial | 24       | No     |
| LFE5U-25F-8BG381C    | -8                         | Lead free caBGA  | 381  | Commercial | 24       | No     |
| LFE5U-45F-6BG256C    | -6                         | Lead free caBGA  | 256  | Commercial | 44       | No     |
| LFE5U-45F-7BG256C    | -7                         | Lead free caBGA  | 256  | Commercial | 44       | No     |
| LFE5U-45F-8BG256C    | -8                         | Lead free caBGA  | 256  | Commercial | 44       | No     |
| LFE5U-45F-6MG285C    | -6                         | Lead free csfBGA | 285  | Commercial | 44       | No     |
| LFE5U-45F-7MG285C    | -7                         | Lead free csfBGA | 285  | Commercial | 44       | No     |
| LFE5U-45F-8MG285C    | -8                         | Lead free csfBGA | 285  | Commercial | 44       | No     |
| LFE5U-45F-6BG381C    | -6                         | Lead free caBGA  | 381  | Commercial | 44       | No     |
| LFE5U-45F-7BG381C    | -7                         | Lead free caBGA  | 381  | Commercial | 44       | No     |
| LFE5U-45F-8BG381C    | -8                         | Lead free caBGA  | 381  | Commercial | 44       | No     |
| LFE5U-45F-6BG554C    | -6                         | Lead free caBGA  | 554  | Commercial | 44       | No     |
| LFE5U-45F-7BG554C -7 |                            | Lead free caBGA  | 554  | Commercial | 44       | No     |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



| Part number          | Grade                               | Package              | kage Pins T |            | LUTs (K) | SERDES |
|----------------------|-------------------------------------|----------------------|-------------|------------|----------|--------|
| LFE5U-85F-6BG756I    | -6                                  | Lead free caBGA      | 756         | Industrial | 84       | No     |
| LFE5U-85F-7BG756I    | -7                                  | Lead free caBGA      | 756         | Industrial | 84       | No     |
| LFE5U-85F-8BG756I    | -8                                  | Lead free caBGA      | 756         | Industrial | 84       | No     |
| LFE5UM-25F-6MG285I   | -6                                  | Lead free csfBGA     | 285         | Industrial | 24       | Yes    |
| LFE5UM-25F-7MG285I   | -7                                  | Lead free csfBGA     | 285         | Industrial | 24       | Yes    |
| LFE5UM-25F-8MG285I   | -8                                  | Lead free csfBGA 285 |             | Industrial | 24       | Yes    |
| LFE5UM-25F-6BG381I   | -6                                  | Lead free caBGA      | 381         | Industrial | 24       | Yes    |
| LFE5UM-25F-7BG381I   | -7                                  | Lead free caBGA      | 381         | Industrial | 24       | Yes    |
| LFE5UM-25F-8BG381I   | -8                                  | Lead free caBGA      | 381         | Industrial | 24       | Yes    |
| LFE5UM-45F-6MG285I   | -6                                  | Lead free csfBGA     | 285         | Industrial | 44       | Yes    |
| LFE5UM-45F-7MG285I   | -7                                  | Lead free csfBGA     | 285         | Industrial | 44       | Yes    |
| LFE5UM-45F-8MG285I   | -8                                  | Lead free csfBGA     | 285         | Industrial | 44       | Yes    |
| LFE5UM-45F-6BG381I   | -6                                  | Lead free caBGA      | 381         | Industrial | 44       | Yes    |
| LFE5UM-45F-7BG381I   | -7                                  | Lead free caBGA      | 381         | Industrial | 44       | Yes    |
| LFE5UM-45F-8BG381I   | -8                                  | Lead free caBGA      | 381         | Industrial | 44       | Yes    |
| LFE5UM-45F-6BG554I   | -6                                  | Lead free caBGA      | 554         | Industrial | 44       | Yes    |
| LFE5UM-45F-7BG554I   | -7                                  | Lead free caBGA      | 554         | Industrial | 44       | Yes    |
| LFE5UM-45F-8BG554I   | -8                                  | Lead free caBGA      | 554         | Industrial | 44       | Yes    |
| LFE5UM-85F-6MG285I   | -6                                  | Lead free csfBGA     | 285         | Industrial | 84       | Yes    |
| LFE5UM-85F-7MG285I   | -7                                  | Lead free csfBGA     | 285         | Industrial | 84       | Yes    |
| LFE5UM-85F-8MG285I   | -8                                  | Lead free csfBGA     | 285         | Industrial | 84       | Yes    |
| LFE5UM-85F-6BG381I   | -6                                  | Lead free caBGA      | 381         | Industrial | 84       | Yes    |
| LFE5UM-85F-7BG381I   | -7                                  | Lead free caBGA      | 381         | Industrial | 84       | Yes    |
| LFE5UM-85F-8BG381I   | -8                                  | Lead free caBGA      | 381         | Industrial | 84       | Yes    |
| LFE5UM-85F-6BG554I   | -6                                  | Lead free caBGA      | 554         | Industrial | 84       | Yes    |
| LFE5UM-85F-7BG554I   | -7                                  | Lead free caBGA      | 554         | Industrial | 84       | Yes    |
| LFE5UM-85F-8BG554I   | -8                                  | Lead free caBGA      | 554         | Industrial | 84       | Yes    |
| LFE5UM-85F-6BG756I   | FE5UM-85F-6BG756I –6 Lead free caBG |                      | 756         | Industrial | 84       | Yes    |
| LFE5UM-85F-7BG756I   | -7                                  | Lead free caBGA      | 756         | Industrial | 84       | Yes    |
| LFE5UM-85F-8BG756I   | -8                                  | Lead free caBGA      | 756         | Industrial | 84       | Yes    |
| LFE5UM5G-25F-8MG285I | -8                                  | Lead free csfBGA     | 285         | Industrial | 24       | Yes    |
| LFE5UM5G-25F-8BG381I | -8                                  | Lead free caBGA      | 381         | Industrial | 24       | Yes    |
| LFE5UM5G-45F-8MG285I | -8                                  | Lead free csfBGA     | 285         | Industrial | 44       | Yes    |
| LFE5UM5G-45F-8BG381I | -8                                  | Lead free caBGA      | 381         | Industrial | 44       | Yes    |
| LFE5UM5G-45F-8BG554I | -8                                  | Lead free caBGA      | 554         | Industrial | 44       | Yes    |
| LFE5UM5G-85F-8MG285I | -8                                  | Lead free csfBGA     | 285         | Industrial | 84       | Yes    |
| LFE5UM5G-85F-8BG381I | -8                                  | Lead free caBGA      | 381         | Industrial | 84       | Yes    |
| LFE5UM5G-85F-8BG554I | -8                                  | Lead free caBGA      | 554         | Industrial | 84       | Yes    |
| LFE5UM5G-85F-8BG756I | -8                                  | Lead free caBGA      | 756         | Industrial | 84       | Yes    |



#### (Continued)

| Date        | Version | Section                             | Change Summary                                                                                                                                                                                                                               |
|-------------|---------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2014 | 1.2     | DC and Switching<br>Characteristics | SERDES High-Speed Data Receiver section. Updated Table 3.26. Serial<br>Input Data Specifications, Table 3.28. Receiver Total Jitter Tolerance<br>Specification, and Table 3.29. External Reference Clock Specification<br>(refclkp/refclkn). |
|             |         |                                     | Modified section heading to XXAUI/CPRI LV E.30 Electrical and Timing Characteristics. Updated Table 3.33 Transmit and Table 3.34. Receive and Jitter Tolerance.                                                                              |
|             |         |                                     | Modified section heading to CPRI LV E.24 Electrical and Timing<br>Characteristics. Updated Table 3.35. Transmit and Table 3.36. Receive<br>and Jitter Tolerance.                                                                             |
|             |         |                                     | Modified section heading to Gigabit Ethernet/SGMII/CPRI LV E.12<br>Electrical and Timing Characteristics. Updated Table 3.37. Transmit and<br>Table 3.38. Receive and Jitter Tolerance.                                                      |
| June 2014   | 1.1     | Ordering Information                | Updated ECP5/ECP5-5G Part Number Description and Ordering Part Numbers sections.                                                                                                                                                             |
| March 2014  | 1.0     | All                                 | Initial release.                                                                                                                                                                                                                             |