Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 11000 | | Number of Logic Elements/Cells | 44000 | | Total RAM Bits | 1990656 | | Number of I/O | 197 | | Number of Gates | - | | Voltage - Supply | 1.045V ~ 1.155V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 256-LFBGA | | Supplier Device Package | 256-CABGA (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe5u-45f-7bg256i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## 2. Architecture ### 2.1. Overview Each ECP5/ECP5-5G device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM™ Embedded Block RAM (EBR) and rows of sysDSP™ Digital Signal Processing slices, as shown in Figure 2.1 on page 13. The LFE5-85 devices have three rows of DSP slices, the LFE5-45 devices have two rows, and both LFE5-25 and LFE5-12 devices have one. In addition, the LFE5UM/LFE5UM5G devices contain SERDES Duals on the bottom of the device. The Programmable Functional Unit (PFU) contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFU block is optimized for flexibility, allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array. The ECP5/ECP5-5G devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large, dedicated 18 Kb fast memory blocks. Each sysMEM block can be configured in a variety of depths and widths as RAM or ROM. In addition, ECP5/ECP5-5G devices contain up to three rows of DSP slices. Each DSP slice has multipliers and adder/accumulators, which are the building blocks for complex signal processing capabilities. The ECP5 devices feature up to four embedded 3.2 Gb/s SERDES channels, and the ECP5-5G devices feature up to four embedded 5 Gb/s SERDES channels. Each SERDES channel contains independent 8b/10b encoding / decoding, polarity adjust and elastic buffer logic. Each group of two SERDES channels, along with its Physical Coding Sublayer (PCS) block, creates a dual DCU (Dual Channel Unit). The functionality of the SERDES/PCS duals can be controlled by SRAM cell settings during device configuration or by registers that are addressable during device operation. The registers in every dual can be programmed via the SERDES Client Interface (SCI). These DCUs (up to two) are located at the bottom of the devices. Each PIC block encompasses two PIOs (PIO pairs) with their respective sysI/O buffers. The sysI/O buffers of the ECP5/ECP5-5G devices are arranged in seven banks (eight banks for LFE5-85 devices in caBGA756 and caBGA554 packages), allowing the implementation of a wide variety of I/O standards. One of these banks (Bank 8) is shared with the programming interfaces. Half of the PIO pairs on the left and right edges of the device can be configured as LVDS transmit pairs, and all pairs on left and right can be configured as LVDS receive pairs. The PIC logic in the left and right banks also includes pre-engineered support to aid in the implementation of high speed source synchronous standards such as XGMII, 7:1 LVDS, along with memory interfaces including DDR3 and LPDDR3. The ECP5/ECP5-5G registers in PFU and sysI/O can be configured to be SET or RESET. After power up and the device is configured, it enters into user mode with these registers SET/RESET according to the configuration setting, allowing the device entering to a known state for predictable system function. Other blocks provided include PLLs, DLLs and configuration functions. The ECP5/ECP5-5G architecture provides up to four Delay-Locked Loops (DLLs) and up to four Phase-Locked Loops (PLLs). The PLL and DLL blocks are located at the corners of each device. The configuration block that supports features such as configuration bit-stream decryption, transparent updates and dual-boot support is located at the bottom of each device, to the left of the SERDES blocks. Every device in the ECP5/ECP5-5G family supports a sysCONFIG™ ports located in that same corner, powered by Vccio8, allowing for serial or parallel device configuration. In addition, every device in the family has a JTAG port. This family also provides an on-chip oscillator and soft error detect capability. The ECP5 devices use 1.1 V and ECP5UM5G devices use 1.2 V as their core voltage. Figure 2.4. Connectivity Supporting LUT5, LUT6, LUT7, and LUT8 **Table 2.2. Slice Signal Descriptions** | Function | Туре | Signal Names | Description | |----------|--------------------|----------------|------------------------------------------------------------------| | Input | Data signal | A0, B0, C0, D0 | Inputs to LUT4 | | Input | Data signal | A1, B1, C1, D1 | Inputs to LUT4 | | Input | Multi-purpose | M0 | Multipurpose Input | | Input | Multi-purpose | M1 | Multipurpose Input | | Input | Control signal | CE | Clock Enable | | Input | Control signal | LSR | Local Set/Reset | | Input | Control signal | CLK | System Clock | | Input | Inter-PFU signal | FCI | Fast Carry-in <sup>1</sup> | | Input | Inter-slice signal | FXA | Intermediate signal to generate LUT6, LUT7 and LUT8 <sup>2</sup> | | Input | Inter-slice signal | FXB | Intermediate signal to generate LUT6, LUT7 and LUT8 <sup>2</sup> | | Output | Data signals | F0, F1 | LUT4 output register bypass signals | | Output | Data signals | Q0, Q1 | Register outputs | | Output | Inter-PFU signal | FCO | Fast carry chain output <sup>1</sup> | ### Notes: - 1. See Figure 2.3 on page 15 for connection details. - 2. Requires two adjacent PFUs. ### 2.2.2. Modes of Operation Slices 0-2 have up to four potential modes of operation: Logic, Ripple, RAM and ROM. Slice 3 is not needed for RAM mode, it can be used in Logic, Ripple, or ROM modes. ### **Logic Mode** In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger look-up tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other slices. Note that LUT8 requires more than four slices. ### **Ripple Mode** Ripple mode supports the efficient implementation of small arithmetic functions. In ripple mode, the following functions can be implemented by each slice: - Addition 2-bit - Subtraction 2-bit - Add/Subtract 2-bit using dynamic control - Up counter 2-bit - Down counter 2-bit - Up/Down counter with asynchronous clear - Up/Down counter with preload (sync) - Ripple mode multiplier building block - Multiplier support - Comparator functions of A and B inputs - A greater-than-or-equal-to B - A not-equal-to B - A less-than-or-equal-to B Ripple Mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per slice basis to allow fast arithmetic functions to be constructed by concatenating Slices. ### **RAM Mode** In this mode, a 16x4-bit distributed single port RAM (SPR) can be constructed in one PFU using each LUT block in Slice 0 and Slice 1 as a 16 x 2-bit memory in each slice. Slice 2 is used to provide memory address and control signals. A 16 x 2-bit pseudo dual port RAM (PDPR) memory is created in one PFU by using one Slice as the read-write port and the other companion slice as the read-only port. The slice with the read-write port updates the SRAM data contents in both slices at the same write cycle. ECP5/ECP5-5G devices support distributed memory initialization. The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2.3 lists the number of slices required to implement different distributed RAM primitives. For more information about using RAM in ECP5/ECP5-5G devices, refer to ECP5 and ECP5-5G Memory Usage Guide (TN1264). Table 2.3. Number of Slices Required to Implement Distributed RAM | | SPR 16 X 4 | PDPR 16 X 4 | | | | | | |----------------------------------------------------------|------------|-------------|--|--|--|--|--| | Number of slices | 3 | 6 | | | | | | | Note: SPR = Single Port RAM, PDPR = Pseudo Dual Port RAM | | | | | | | | # ROM Mode ROM mode uses the LUT logic; hence, Slices 0 through 3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration. For more information, refer to ECP5 and ECP5-5G Memory Usage Guide (TN1264). Figure 2.11. ECP5/ECP5-5G DLL Top Level View (For LFE-45 and LFE-85) ## 2.8. sysMEM Memory ECP5/ECP5-5G devices contain a number of sysMEM Embedded Block RAM (EBR). The EBR consists of an 18 Kb RAM with memory core, dedicated input registers and output registers with separate clock and clock enable. Each EBR includes functionality to support true dual-port, pseudo dual-port, single-port RAM, ROM and FIFO buffers (via external PFUs). ### 2.8.1. sysMEM Memory Block The sysMEM block can implement single port, dual port or pseudo dual port memories. Each block can be used in a variety of depths and widths as listed in Table 2.6 on page 25. FIFOs can be implemented in sysMEM EBR blocks by implementing support logic with PFUs. The EBR block facilitates parity checking by supporting an optional parity bit for each data byte. EBR blocks provide byte-enable support for configurations with 18-bit and 36-bit data widths. For more information, refer to ECP5 and ECP5-5G Memory Usage Guide (TN1264). Figure 2.15. Detailed sysDSP Slice Diagram In Figure 2.15, note that A\_ALU, B\_ALU and C\_ALU are internal signals generated by combining bits from AA, AB, BA BB and C inputs. For further information, refer to ECP5 and ECP5-5G sysDSP Usage Guide (TN1267). The ECP5/ECP5-5G sysDSP block supports the following basic elements. - MULT (Multiply) - MAC (Multiply, Accumulate) - MULTADDSUB (Multiply, Addition/Subtraction) - MULTADDSUBSUM (Multiply, Addition/Subtraction, Summation) Table 2.7 shows the capabilities of each of the ECP5/ECP5-5G slices versus the above functions. Table 2.7. Maximum Number of Elements in a Slice | Width of Multiply | х9 | x18 | х36 | |-------------------|----|-----|-----| | MULT | 4 | 2 | 1/2 | | MAC | 1 | 1 | _ | | MULTADDSUB | 2 | 1 | _ | | MULTADDSUBSUM | 1* | 1/2 | _ | <sup>\*</sup>Note: One slice can implement 1/2 9x9 m9x9addsubsum and two m9x9addsubsum with two slices. Some options are available in the four elements. The input register in all the elements can be directly loaded or can be loaded as a shift register from previous operand registers. By selecting "dynamic operation" the following operations are possible: - In the Add/Sub option the Accumulator can be switched between addition and subtraction on every cycle. - The loading of operands can switch between parallel and serial operations. For further information, refer to ECP5 and ECP5-5G sysDSP Usage Guide (TN1267). ## 2.10. Programmable I/O Cells The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the ECP5/ECP5-5G devices, the Programmable I/O cells (PIC) are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device. On all the ECP5/ECP5-5G devices, two adjacent PIOs can be combined to provide a complementary output driver pair. All PIO pairs can implement differential receivers. Half of the PIO pairs on the left and right edges of these devices can be configured as true LVDS transmit pairs. \*For 7:1 LVDS interface only. It is required to use PIO pair pins PIOA/B. Figure 2.20. Output Register Block on Left and Right Sides **Table 2.9. Output Block Port Description** | Name | Туре | Description | | | | |-----------------------|--------|---------------------------------------------------------------------|--|--|--| | Q | Output | High Speed Data Output | | | | | D | Input | Data from core to output SDR register | | | | | D[1:0]/D[3:0]/ D[6:0] | Input | Low Speed Data from device core to output DDR register | | | | | RST | Input | Reset to the Output Block | | | | | SCLK | Input | Slow Speed System Clock | | | | | ECLK | Input | High Speed Edge Clock | | | | | DQSW | Input | Clock from DQS control Block used to generate DDR memory DQS output | | | | | DQSW270 | Input | Clock from DQS control Block used to generate DDR memory DQ output | | | | ### 2.12. Tristate Register Block The tristate register block registers tristate control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output. In DDR operation used mainly for DDR memory interface can be implemented on the left and right sides of the device. Here two inputs feed the tristate registers clocked by both ECLK and SCLK. Figure 2.21 and Figure 2.22 show the Tristate Register Block functions on the device. For detailed description of the tristate register block modes and usage, refer to ECP5 and ECP5-5G High-Speed I/O Interface (TN1265). Figure 2.21. Tristate Register Block on Top Side © 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Figure 2.22. Tristate Register Block on Left and Right Sides Table 2.10. Tristate Block Port Description | | and Elizar Historic Stock Fore Sestimation | | | | | | | |---------|--------------------------------------------|---------------------------------------------------------------------|--|--|--|--|--| | Name | Туре | Description | | | | | | | TD | Input | Tristate Input to Tristate SDR Register | | | | | | | RST | Input | Reset to the Tristate Block | | | | | | | TD[1:0] | Input | Tristate input to TSHX2 function | | | | | | | SCLK | Input | Slow Speed System Clock | | | | | | | ECLK | Input | High Speed Edge Clock | | | | | | | DQSW | Input | Clock from DQS control Block used to generate DDR memory DQS output | | | | | | | DQSW270 | Input | Clock from DQS control Block used to generate DDR memory DQ output | | | | | | | TQ | Output | Output of the Tristate block | | | | | | ## 2.13. DDR Memory Support ### 2.13.1. **DQS Grouping for DDR Memory** Certain PICs have additional circuitry to allow the implementation of high-speed source synchronous and DDR2, DDR3, LPDDR2 or LPDDR3 memory interfaces. The support varies by the edge of the device as detailed below. The left and right sides of the PIC have fully functional elements supporting DDR2, DDR3, LPDDR2 or LPDDR3 memory interfaces. Every 16 PIOs on the left and right sides are grouped into one DQS group, as shown in Figure 2.23 on page 36. Within each DQS group, there are two pre-placed pins for DQS and DQS# signals. The rest of the pins in the DQS group can be used as DQ signals and DM signal. The number of pins in each DQS group bonded out is package dependent. DQS groups with less than 11 pins bonded out can only be used for LPDDR2/3 Command/ Address busses. In DQS groups with more than 11 pins bonded out, up to two pre-defined pins are assigned to be used as "virtual" VCCIO, by driving these pins to HIGH, with the user connecting these pins to VCCIO power supply. These connections create "soft" connections to Vccio thru these output pins, and make better connections on VCCIO to help to reduce SSO noise. For details, refer to ECP5 and ECP5-5G High-Speed I/O Interface (TN1265). ECP5/ECP5-5G devices contain two types of sysl/O buffer pairs: • Top (Bank 0 and Bank 1) and Bottom (Bank 8 and Bank 4) sysIO Buffer Pairs (Single-Ended Only) The sysl/O buffers in the Banks at top and bottom of the device consist of ratioed single-ended output drivers and single-ended input buffers. The I/Os in these banks are not usually used as a pair, except when used as emulated differential output pair. They are used as individual I/Os and be configured as different I/O modes, as long as they are compatible with the V<sub>CCIO</sub> voltage in the bank. When used as emulated differential outputs, the pair can be used together. The top and bottom side IOs also support hot socketing. They support IO standards from 3.3 V to 1.2 V. They are ideal for general purpose I/Os, or as ADDR/CMD bus for DDR2/DDR3 applications, or for used as emulated differential signaling. Bank 4 I/O only exists in the LFE5-85 device. Bank 8 is a bottom bank that shares with sysConfig I/Os. During configuration, these I/Os are used for programming the device. Once the configuration is completed, these I/Os can be released and user can use these I/Os for functional signals in his design. The top and bottom side pads can be identified by the Lattice Diamond tool. Left and Right (Banks 2, 3, 6 and 7) sysl/O Buffer Pairs (50% Differential and 100% Single-Ended Outputs) The sysI/O buffer pairs in the left and right banks of the device consist of two single-ended output drivers, two single-ended input buffers (both ratioed and referenced) and half of the sysI/O buffer pairs (PIOA/B pairs) also has a high-speed differential output driver. One of the referenced input buffers can also be configured as a differential input. In these banks the two pads in the pair are described as "true" and "comp", where the true pad is associated with the positive side of the differential I/O, and the comp (complementary) pad is associated with the negative side of the differential I/O. In addition, programmable on-chip input termination (parallel or differential, static or dynamic) is supported on these sides, which is required for DDR3 interface. However, there is no support for hot-socketing for the I/O pins located on the left and right side of the device as the PCI clamp is always enabled on these pins. LVDS differential output drivers are available on 50% of the buffer pairs on the left and right banks. ### 2.14.2. Typical sysI/O I/O Behavior during Power-up The internal Power-On-Reset (POR) signal is deactivated when V<sub>CC</sub>, V<sub>CCIO8</sub> and V<sub>CCAUX</sub> have reached satisfactory levels. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all other V<sub>CCIO</sub> banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. For more information about controlling the output logic state with valid input logic levels during power-up in ECP5/ECP5-5G devices, see the list of technical documentation in Supplemental Information section on page 102. The $V_{CC}$ and $V_{CCAUX}$ supply the power to the FPGA core fabric, whereas the $V_{CCIO}$ supplies power to the I/O buffers. In order to simplify system design while providing consistent and predictable I/O behavior, it is recommended that the I/O buffers be powered-up prior to the FPGA core fabric. $V_{CCIO}$ supplies should be powered-up before or together with the $V_{CC}$ and $V_{CCAUX}$ supplies. ## 2.14.3. Supported sysI/O Standards The ECP5/ECP5-5G sysl/O buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL and other standards. The buffers support the LVTTL, LVCMOS 1.2 V, 1.5 V, 1.8 V, 2.5 V and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individual configuration options for drive strength, slew rates, bus maintenance (weak pull-up, weak pull-down, or a bus-keeper latch) and open drain. Other single-ended standards supported include SSTL and HSUL. Differential standards supported include LVDS, differential SSTL and differential HSUL. For further information on utilizing the sysl/O buffer to support a variety of standards, refer to ECP5 and ECP5-5G syslO Usage Guide (TN1262). ## 2.18. Device Configuration All ECP5/ECP5-5G devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration, and the sysCONFIG port, support dual-byte, byte and serial configuration. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are 11 dedicated pins for TAP and sysConfig supports (TDI, TDO, TCK, TMS, CFG[2:0], PROGRAMN, DONE, INITN and CCLK). The remaining sysCONFIG pins are used as dual function pins. Refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260) for more information about using the dual-use pins as general purpose I/Os. There are various ways to configure an ECP5/ECP5-5G device: - JTAG - Standard Serial Peripheral Interface (SPI) Interface to boot PROM Support x1, x2, x4 wide SPI memory interfaces. - System microprocessor to drive a x8 CPU port SPCM mode - System microprocessor to drive a serial slave SPI port (SSPI mode) - Slave Serial model (SCM) On power-up, the FPGA SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. ECP5/ECP5-5G devices also support the Slave SPI Interface. In this mode, the FPGA behaves like a SPI Flash device (slave mode) with the SPI port of the FPGA to perform read-write operations. ### 2.18.1. Enhanced Configuration Options ECP5/ECP5-5G devices have enhanced configuration features such as: decryption support, decompression support, TransFR™ I/O and dual-boot and multi-boot image support. ### **TransFR (Transparent Field Reconfiguration)** TransFR I/O (TFR) is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a single ispVM command. TransFR I/O allows I/O states to be frozen during device configuration. This allows the device to be field updated with a minimum of system disruption and downtime. Refer to Minimizing System Interruption During Configuration Using TransFR Technology (TN1087) for details. ### **Dual-Boot and Multi-Boot Image Support** Dual-boot and multi-boot images are supported for applications requiring reliable remote updates of configuration data for the system FPGA. After the system is running with a basic configuration, a new boot image can be downloaded remotely and stored in a separate location in the configuration storage device. Any time after the update the ECP5/ECP5-5G devices can be re-booted from this new configuration file. If there is a problem, such as corrupt data during download or incorrect version number with this new boot image, the ECP5/ECP5-5G device can revert back to the original backup golden configuration and try again. This all can be done without power cycling the system. For more information, refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260). ### 2.18.2. Single Event Upset (SEU) Support ECP5/ECP5-5G devices support SEU mitigation with three supporting functions: - SED Soft Error Detect - SEC Soft Error Correction - SEI Soft Error Injection ECP5/ECP5-5G devices have dedicated logic to perform Cycle Redundancy Code (CRC) checks. During configuration, the configuration data bitstream can be checked with the CRC logic block. In addition, the ECP5/ECP5-5G device can also be programmed to utilize a Soft Error Detect (SED) mode that checks for soft errors in configuration SRAM. The SED operation can be run in the background during user mode. If a soft error occurs, during user mode (normal operation) the device can be programmed to generate an error signal. # 3. DC and Switching Characteristics ## 3.1. Absolute Maximum Ratings **Table 3.1. Absolute Maximum Ratings** | Symbol | Parameter | Min | Max | Unit | |------------------------------------------|----------------------------------------|------|------|------| | V <sub>cc</sub> | Supply Voltage | -0.5 | 1.32 | V | | V <sub>CCA</sub> | Supply Voltage | -0.5 | 1.32 | V | | V <sub>CCAUX</sub> , V <sub>CCAUXA</sub> | Supply Voltage | -0.5 | 2.75 | V | | V <sub>CCIO</sub> | Supply Voltage | -0.5 | 3.63 | V | | _ | Input or I/O Transient Voltage Applied | -0.5 | 3.63 | V | | V <sub>CCHRX</sub> , V <sub>CCHTX</sub> | SERDES RX/TX Buffer Supply Voltages | -0.5 | 1.32 | V | | _ | Voltage Applied on SERDES Pins | -0.5 | 1.80 | V | | T <sub>A</sub> | Storage Temperature (Ambient) | -65 | 150 | °C | | T <sub>J</sub> | Junction Temperature | _ | +125 | °C | #### Notes: - 1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. - 2. Compliance with the Lattice Thermal Management document is required. - 3. All voltages referenced to GND. ## 3.2. Recommended Operating Conditions **Table 3.2. Recommended Operating Conditions** | Symbol | Parameter | | Min | Max | Unit | |------------------------------------|--------------------------------------------|---------|-------|-------|------| | N 2 | Coro Supply Voltage | ECP5 | 1.045 | 1.155 | V | | V <sub>CC</sub> <sup>2</sup> | Core Supply Voltage | ECP5-5G | 1.14 | 1.26 | V | | V <sub>CCAUX</sub> <sup>2, 4</sup> | Auxiliary Supply Voltage | _ | 2.375 | 2.625 | V | | V <sub>CCIO</sub> <sup>2, 3</sup> | I/O Driver Supply Voltage | _ | 1.14 | 3.465 | V | | V <sub>REF</sub> <sup>1</sup> | Input Reference Voltage | _ | 0.5 | 1.0 | V | | t <sub>JCOM</sub> | Junction Temperature, Commercial Operation | _ | 0 | 85 | °C | | t <sub>JIND</sub> | Junction Temperature, Industrial Operation | _ | -40 | 100 | °C | | SERDES External | Power Supply <sup>5</sup> | | | | | | V | CERRES Andrew County | ECP5UM | 1.045 | 1.155 | V | | V <sub>CCA</sub> | SERDES Analog Power Supply | ECP5-5G | 1.164 | 1.236 | V | | V <sub>CCAUXA</sub> | SERDES Auxiliary Supply Voltage | _ | 2.374 | 2.625 | V | | 6 | CERREC Land to Duffer Davies County | ECP5UM | 0.30 | 1.155 | V | | V <sub>CCHRX</sub> <sup>6</sup> | SERDES Input Buffer Power Supply | ECP5-5G | 0.30 | 1.26 | V | | N/ | CERRES Output Buffer Review County | ECP5UM | 1.045 | 1.155 | V | | V <sub>CCHTX</sub> | SERDES Output Buffer Power Supply | ECP5-5G | 1.14 | 1.26 | V | ### Notes: - For correct operation, all supplies except V<sub>REF</sub> must be held in their valid operation range. This is true independent of feature usage. - 2. All supplies with same voltage, except SERDES Power Supplies, should be connected together. - 3. See recommended voltages by I/O standard in Table 3.4 on page 48. - 4. V<sub>CCAUX</sub> ramp rate must not exceed 30 mV/μs during power-up when transitioning between 0 V and 3 V. - Refer to ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261) for information on board considerations for SERDES power supplies. - 6. V<sub>CCHRX</sub> is used for Rx termination. It can be biased to Vcm if external AC coupling is used. This voltage needs to meet all the HDin input voltage level requirements specified in the Rx section of this Data Sheet. # 3.15. Typical Building Block Function Performance ### Table 3.19. Pin-to-Pin Performance | Function | -8 Timing | Unit | |-----------------|-----------|------| | Basic Functions | , | · | | 16-Bit Decoder | 5.06 | ns | | 32-Bit Decoder | 6.08 | ns | | 64-Bit Decoder | 5.06 | ns | | 4:1 Mux | 4.45 | ns | | 8:1 Mux | 4.63 | ns | | 16:1 Mux | 4.81 | ns | | 32:1 Mux | 4.85 | ns | ### Notes: - 1. I/Os are configured with LVCMOS25 with V<sub>CCIO</sub>=2.5, 12 mA drive. - These functions were generated using Lattice Diamond design software tool. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device. - 3. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from Lattice Diamond design software tool. # 3.17. Maximum I/O Buffer Speed Over recommended operating conditions. Table 3.21. ECP5/ECP5-5G Maximum I/O Buffer Speed | Buffer | Description | Max | Unit | |---------------------------------|--------------------------------------------------|--------|------| | Maximum Input Frequency | | | | | LVDS25 | LVDS, V <sub>CCIO</sub> = 2.5 V | 400 | MHz | | MLVDS25 | MLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V | 400 | MHz | | BLVDS25 | BLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V | 400 | MHz | | MIPI D-PHY (HS Mode) | MIPI Video | 400 | MHz | | SLVS | SLVS similar to MIPI | 400 | MHz | | Mini LVDS | Mini LVDS | 400 | MHz | | LVPECL33 | LVPECL, Emulated, V <sub>CCIO</sub> = 3.3 V | 400 | MHz | | SSTL18 (all supported classes) | SSTL_18 class I, II, V <sub>CCIO</sub> = 1.8 V | 400 | MHz | | SSTL15 (all supported classes) | SSTL_15 class I, II, V <sub>CCIO</sub> = 1.5 V | 400 | MHz | | SSTL135 (all supported classes) | SSTL_135 class I, II, V <sub>CCIO</sub> = 1.35 V | 400 | MHz | | HSUL12 (all supported classes) | HSUL_12 class I, II, V <sub>CCIO</sub> = 1.2 V | 400 | MHz | | LVTTL33 | LVTTL, V <sub>CCIO</sub> = 3.3 V | 200 | MHz | | LVCMOS33 | LVCMOS, V <sub>CCIO</sub> = 3.3 V | 200 | MHz | | LVCMOS25 | LVCMOS, V <sub>CCIO</sub> = 2.5 V | 200 | MHz | | LVCMOS18 | LVCMOS, V <sub>CCIO</sub> = 1.8 V | 200 | MHz | | LVCMOS15 | LVCMOS 1.5, V <sub>CCIO</sub> = 1.5 V | 200 | MHz | | LVCMOS12 | LVCMOS 1.2, V <sub>CCIO</sub> = 1.2 V | 200 | MHz | | Maximum Output Frequency | <u>'</u> | ,<br>, | , | | LVDS25E | LVDS, Emulated, V <sub>CCIO</sub> = 2.5 V | 150 | MHz | | LVDS25 | LVDS, V <sub>CCIO</sub> = 2.5 V | 400 | MHz | | MLVDS25 | MLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V | 150 | MHz | | BLVDS25 | BLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V | 150 | MHz | | LVPECL33 | LVPECL, Emulated, V <sub>CCIO</sub> = 3.3 V | 150 | MHz | | SSTL18 (all supported classes) | SSTL_18 class I, II, V <sub>CCIO</sub> = 1.8 V | 400 | MHz | | SSTL15 (all supported classes) | SSTL_15 class I, II, V <sub>CCIO</sub> = 1.5 V | 400 | MHz | | SSTL135 (all supported classes) | SSTL_135 class I, II, V <sub>CCIO</sub> = 1.35 V | 400 | MHz | | HSUL12 (all supported classes) | HSUL12 class I, II, V <sub>CCIO</sub> = 1.2 V | 400 | MHz | | LVTTL33 | LVTTL, VCCIO = 3.3 V | 150 | MHz | | LVCMOS33 (For all drives) | LVCMOS, 3.3 V | 150 | MHz | | LVCMOS25 (For all drives) | LVCMOS, 2.5 V | 150 | MHz | | LVCMOS18 (For all drives) | LVCMOS, 1.8 V | 150 | MHz | | LVCMOS15 (For all drives) | LVCMOS, 1.5 V | 150 | MHz | | LVCMOS12 (For all drives) | LVCMOS, 1.2 V | 150 | MHz | ### Notes: - 1. These maximum speeds are characterized but not tested on every device. - 2. Maximum I/O speed for differential output standards emulated with resistors depends on the layout. - 3. LVCMOS timing is measured with the load specified in Switching Test Conditions, Table 3.44 on page 90. - 4. All speeds are measured at fast slew. - 5. Actual system operation may vary depending on user logic implementation. - 6. Maximum data rate equals 2 times the clock rate when utilizing DDR. # 3.21. SERDES/PCS Block Latency Table 3.26 describes the latency of each functional block in the transmitter and receiver. Latency is given in parallel clock cycles. Figure 3.13 shows the location of each block. Table 3.26. SERDES/PCS Latency Breakdown | Item | Description | Min | Avg | Max | Fixed | Bypass | Unit <sup>3</sup> | |---------|-------------------------------------------------|-----|-----|-----|------------------------|--------|-------------------| | Transm | it Data Latency¹ | | | | | | | | т1 | FPGA Bridge - Gearing disabled with same clocks | 3 | _ | 4 | _ | 1 | byte clk | | T1 | FPGA Bridge - Gearing enabled | 5 | _ | 7 | _ | _ | word clk | | T2 | 8b10b Encoder | _ | _ | _ | 2 | 1 | byte clk | | T3 | SERDES Bridge transmit | _ | _ | _ | 2 | 1 | byte clk | | T4 | Serializer: 8-bit mode | _ | _ | _ | <b>15</b> + Δ <b>1</b> | _ | UI + ps | | 14 | Serializer: 10-bit mode | _ | _ | _ | 18 + Δ1 | _ | UI + ps | | T5 | Pre-emphasis ON | _ | _ | _ | 1 + Δ2 | _ | UI + ps | | 15 | Pre-emphasis OFF | _ | _ | _ | 0 + Δ3 | _ | UI + ps | | Receive | Data Latency <sup>2</sup> | | | | | | | | R1 | Equalization ON | _ | _ | _ | Δ1 | _ | UI + ps | | VI | Equalization OFF | _ | _ | _ | Δ2 | _ | UI + ps | | R2 | Deserializer: 8-bit mode | _ | _ | _ | <b>10</b> + Δ <b>3</b> | _ | UI + ps | | NZ | Deserializer: 10-bit mode | _ | _ | _ | <b>12</b> + Δ <b>3</b> | _ | UI + ps | | R3 | SERDES Bridge receive | _ | _ | _ | 2 | _ | byte clk | | R4 | Word alignment | 3.1 | _ | 4 | _ | 1 | byte clk | | R5 | 8b10b decoder | _ | _ | _ | 1 | 0 | byte clk | | R6 | Clock Tolerance Compensation | 7 | 15 | 23 | _ | 1 | byte clk | | R7 | FPGA Bridge - Gearing disabled with same clocks | 4 | _ | 5 | _ | 1 | byte clk | | K/ | FPGA Bridge - Gearing enabled | 7 | _ | 9 | _ | _ | word clk | ### Notes: - 1. $\Delta 1 = -245$ ps, $\Delta 2 = +88$ ps, $\Delta 3 = +112$ ps. - 2. $\Delta 1 = +118 \text{ ps}, \Delta 2 = +132 \text{ ps}, \Delta 3 = +700 \text{ ps}.$ - 3. byte clk = 8UIs (8-bit mode), or 10 UIs (10-bit mode); word clk = 16UIs (8-bit mode), or 20 UIs (10-bit mode). Figure 3.13. Transmitter and Receiver Latency Block Diagram ## 3.22. SERDES High-Speed Data Receiver **Table 3.27. Serial Input Data Specifications** | Symbol | Description | Min | Тур | Max | Unit | |-------------------------|-----------------------------------------------------------------|------|-----------|------------------------------------|---------| | V <sub>RX-DIFF-S</sub> | Differential input sensitivity | 150 | _ | 1760 | mV, p-p | | $V_{RX-IN}$ | Input levels | 0 | _ | V <sub>CCA</sub> +0.5 <sup>2</sup> | ٧ | | V <sub>RX-CM-DCCM</sub> | Input common mode range (internal DC coupled mode) | 0.6 | _ | V <sub>CCA</sub> | V | | V <sub>RX-CM-ACCM</sub> | Input common mode range (internal AC coupled mode) <sup>2</sup> | 0.1 | _ | V <sub>CCA</sub> +0.2 | V | | T <sub>RX-RELOCK</sub> | SCDR re-lock time <sup>1</sup> | _ | 1000 | _ | Bits | | Z <sub>RX-TERM</sub> | Input termination 50/75 Ω /High Z | -20% | 50/75/5 K | +20% | Ω | | RL <sub>RX-RL</sub> | Return loss (without package) | _ | _ | -10 | dB | #### Notes: - 1. This is the typical number of bit times to re-lock to a new phase or frequency within ±300 ppm, assuming 8b10b encoded data. - 2. Up to 1.655 for ECP5, and 1.76 for ECP5-5G. ## 3.23. Input Data Jitter Tolerance A receiver's ability to tolerate incoming signal jitter is very dependent on jitter type. High speed serial interface standards have recognized the dependency on jitter type and have specifications to indicate tolerance levels for different jitter types as they relate to specific protocols. Sinusoidal jitter is considered to be a worst case jitter type. Table 3.28. Receiver Total Jitter Tolerance Specification | Description | Frequency | Condition | Min | Тур | Max | Unit | |---------------|------------|------------------------------|-----|-----|------|---------| | Deterministic | | 400 mV differential eye | _ | _ | TBD | UI, p-p | | Random | 5 Gb/s | 400 mV differential eye | _ | _ | TBD | UI, p-p | | Total | | 400 mV differential eye | _ | _ | TBD | UI, p-p | | Deterministic | | 400 mV differential eye | _ | _ | 0.37 | UI, p-p | | Random | 3.125 Gb/s | 400 mV differential eye | _ | _ | 0.18 | UI, p-p | | Total | | 400 mV differential eye | _ | _ | 0.65 | UI, p-p | | Deterministic | | 400 mV differential eye | _ | _ | 0.37 | UI, p-p | | Random | 2.5 Gb/s | Gb/s 400 mV differential eye | | _ | 0.18 | UI, p-p | | Total | | 400 mV differential eye | _ | _ | 0.65 | UI, p-p | | Deterministic | | 400 mV differential eye | _ | _ | 0.37 | UI, p-p | | Random | 1.25 Gb/s | 400 mV differential eye | _ | _ | 0.18 | UI, p-p | | Total | | 400 mV differential eye | _ | _ | 0.65 | UI, p-p | ### Notes: - Jitter tolerance measurements are done with protocol compliance tests: 3.125 Gb/s XAUI Standard, 2.5 Gb/s PCle Standard, 1.25 Gb/s - SGMII Standard. - 2. For ECP5-5G family devices only. Table 3.31. PCIe (5 Gb/s) (Continued) | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |----------------------------------|--------------------------------------------------------|--------------------------------------|--------|-----|--------|-------------| | Receive <sup>1, 2</sup> | · | " | ı | ı | | r. | | UI | Unit Interval | _ | 199.94 | 200 | 200.06 | ps | | V <sub>RX-DIFF-PP</sub> | Differential Rx peak-peak voltage | _ | 0.343 | _ | 1.2 | V, p-p | | T <sub>RX-RJ-RMS</sub> | Receiver random jitter tolerance (RMS) | 1.5 MHz – 100<br>MHz Random<br>noise | _ | - | 4.2 | ps,<br>RMS | | T <sub>RX-DJ</sub> | Receiver deterministic jitter tolerance | _ | _ | _ | 88 | ps | | V <sub>RX-CM-AC</sub> | Common mode noise from Rx | _ | _ | _ | | mV,<br>p-p | | R <sub>LRX-DIFF</sub> | Receiver differential Return Loss, | 50 MHz < freq <<br>1.25 GHz | 10 | _ | _ | dB | | | package plus silicon | 1.25 GHz < freq<br>< 2.5 GHz | 8 | _ | _ | dB | | R <sub>LRX-CM</sub> | Receiver common mode Return Loss, package plus silicon | _ | 6 | _ | _ | dB | | Z <sub>RX-DC</sub> | Receiver DC single ended impedance | _ | 40 | _ | 60 | Ω | | Z <sub>RX-HIGH-IMP-DC</sub> | Receiver DC single ended impedance when powered down | _ | 200K | _ | _ | Ω | | V <sub>RX-CM-AC-P</sub> | Rx AC peak common mode voltage | _ | _ | _ | | mV,<br>peak | | V <sub>RX-IDLE-DET-DIFF-PP</sub> | Electrical Idle Detect Threshold | _ | 65 | _ | 340³ | mv, | | L <sub>RX-SKEW</sub> | Receiver lane-lane skew | _ | _ | _ | 8 | ns | ### Notes: - 1. Values are measured at 5 Gb/s. - 2. Measured with external AC-coupling on the receiver. - 3. Not in compliance with PCI Express standard. - 1. Time taken from $V_{CC}$ , $V_{CCAUX}$ or $V_{CCIO8}$ , whichever is the last to cross the POR trip point. - 2. Device is in a Master Mode (SPI, SPIm). - 3. The CFG pins are normally static (hardwired). Figure 3.18. Power-On-Reset (POR) Timing Figure 3.19. sysCONFIG Port Timing Figure 3.22. Master SPI Configuration Waveforms # 3.32. JTAG Port Timing Specifications Over recommended operating conditions. **Table 3.43. JTAG Port Timing Specifications** | Symbol | Parameter | Min | Max | Units | |----------------------|------------------------------------------------------------------------|-----|-----|-------| | f <sub>MAX</sub> | TCK clock frequency | _ | 25 | MHz | | t <sub>BTCPH</sub> | TCK [BSCAN] clock pulse width high | | _ | ns | | t <sub>BTCPL</sub> | TCK [BSCAN] clock pulse width low | 20 | _ | ns | | t <sub>BTS</sub> | TCK [BSCAN] setup time | 10 | _ | ns | | t <sub>BTH</sub> | TCK [BSCAN] hold time | | _ | ns | | t <sub>BTRF</sub> | TCK [BSCAN] rise/fall time | 50 | _ | mV/ns | | t <sub>BTCO</sub> | TAP controller falling edge of clock to valid output | | 10 | ns | | t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable | _ | 10 | ns | | t <sub>BTCOEN</sub> | TAP controller falling edge of clock to valid enable | | 10 | ns | | t <sub>BTCRS</sub> | BSCAN test capture register setup time | 8 | _ | ns | | t <sub>BTCRH</sub> | BSCAN test capture register hold time | 25 | _ | ns | | t <sub>BUTCO</sub> | BSCAN test update register, falling edge of clock to valid output – 25 | | ns | | | t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _ | 25 | ns | | t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable | _ | 25 | ns | | Signal Name I/O | | Description | |-----------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configuration Pads (Used during sysCONI | IG) (Con | tinued) | | D1/MISO/IO1 | I/O | Parallel configuration I/O. Open drain during configuration. When in SPI modes, it is an input in Master mode, and output in Slave mode. This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin. | | D2/IO2 | I/O | Parallel configuration I/O. Open drain during configuration. This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin. | | D3/IO3 | I/O | Parallel configuration I/O. Open drain during configuration. This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin. | | D4/IO4 | I/O | Parallel configuration I/O. Open drain during configuration. This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin. | | D5/IO5 | I/O | Parallel configuration I/O. Open drain during configuration. This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin. | | D6/IO6 | I/O | Parallel configuration I/O. Open drain during configuration. When in SPI modes, it is an output in Master mode, and input in Slave mode. This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin. | | D7/IO7 | 1/0 | Parallel configuration I/O. Open drain during configuration. When in SPI modes, it is an output in Master mode, and input in Slave mode. This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin | | SERDES Function | | | | VCCAx | - | SERDES, transmit, receive, PLL and reference clock buffer power supply for SERDES Dual x. All VCCA supply pins must always be powered to the recommended operating voltage range. If no SERDES channels are used, connect VCCA to VCC. VCCAx = 1.1 V for ECP5, VCCAx = 1.2 V for ECP5-5G. | | VCCAUXAx | 1 | SERDES Aux Power Supply pin for SERDES Dual x. VCCAUXAx = 2.5 V. | | HDRX[P/N]_D[dual_num]CH[chan_num] | I | High-speed SERDES inputs, P = Positive, N = Negative, dual_num = [0, 1], chan_num = [0, 1]. These are dedicated SERDES input pins. | | HDTX[P/N]_D[dual_num]CH[chan_num] | 0 | High-speed SERDES outputs, P = Positive, N = Negative, dual_num = [0, 1], chan_num = [0, 1]. These are dedicated SERDES output pins. | | REFCLK[P/N]_D[dual_num] | I | SERDES Reference Clock inputs, P = Positive, N = Negative, dual_num = [0, 1]. These are dedicated SERDES input pins. | | VCCHRX_D[dual_num]CH[chan_num] | _ | SERDES High-Speed Inputs Termination Voltage Supplies, dual_num = [0, 1], chan_num = [0, 1]. These pins should be powered to 1.1 V on ECP5, or 1.2 V on ECP5-5G. | | VCCHTX_D[dual_num]CH[chan_num] | - | SERDES High-Speed Outputs Buffer Voltage Supplies, dual_num = [0, 1], chan_num = [0, 1]. These pins should be powered to 1.1 V on ECP5, or 1.2 V on ECP5-5G. | ### Notes: - 1. When placing switching I/Os around these critical pins that are designed to supply the device with the proper reference or supply voltage, care must be given. - 2. These pins are dedicated inputs or can be used as general purpose I/O. - 3. m defines the associated channel in the quad. © 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. ## (Continued) | Date | Version | Section | Change Summary | | | | |---------------|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | November 2015 | 1.5 | All | Added ECP5-5G device family. | | | | | | | | Changed document title to ECP5 and ECP5-5G Family Data Sheet. | | | | | | 1.4 | General Description | Updated Features section. Added support for eDP in RDR and HDR. | | | | | | | Architecture | Updated Overview section. | | | | | | | | Revised Figure 2.1. Simplified Block Diagram, LFE5UM/LFE5UM5G-85 Device (Top Level). Modified Flexible sysIO description and Note. | | | | | | | | Updated SERDES and Physical Coding Sublayer section. | | | | | | | | Changed E.24.V in CPRI protocol to E.24.LV. | | | | | | | | Removed "1.1 V" from paragraph on unused Dual. | | | | | | | DC and Switching | Updated Hot Socketing Requirements section. Revised V <sub>CCHTX</sub> in table | | | | | | | Characteristics | notes 1 and 3. Indicated V <sub>CCHTX</sub> in table note 4. | | | | | | | | Updated SERDES High-Speed Data Transmitter section. Revised V <sub>CCHTX</sub> | | | | | | ļ | | in table note 1. | | | | | | | Ordering Information | Updated ECP5/ECP5-5G Part Number Description section. Changed "LFE5 FPGA" under Device Family to "ECP5 FPGA". | | | | | August 2015 | 1.3 | General Description | Updated Features section. | | | | | | | | Removed SMPTE3G under Embedded SERDES. | | | | | | | | Added Single Event Upset (SEU) Mitigation Support. | | | | | | | | Removed SMPTE protocol in fifth paragraph. | | | | | | | Architecture | General update. | | | | | | | DC and Switching<br>Characteristics | General update. | | | | | | | Pinout Information | Updated Signal Descriptions section. Revised the descriptions of the following signals: | | | | | | | | P[L/R] [Group Number]_[A/B/C/D] | | | | | | | | P[T/B][Group Number]_[A/B] | | | | | | | | D4/IO4 (Previously named D4/MOSI2/IO4) | | | | | | | | D5/IO5 (Previously named D5/MISO/IO5) | | | | | | | | VCCHRX_D[dual_num]CH[chan_num] | | | | | | | | VCCHTX_D[dual_num]CH[chan_num] | | | | | | | Supplemental<br>Information | Added TN1184 reference. | | | |