

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                       |
|--------------------------------|------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 11000                                                                        |
| Number of Logic Elements/Cells | 44000                                                                        |
| Total RAM Bits                 | 1990656                                                                      |
| Number of I/O                  | 197                                                                          |
| Number of Gates                | -                                                                            |
| Voltage - Supply               | 1.045V ~ 1.155V                                                              |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                              |
| Package / Case                 | 256-LFBGA                                                                    |
| Supplier Device Package        | 256-CABGA (14x14)                                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe5u-45f-8bg256c |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# Contents

| Acronyms in This Document                                  | 9        |
|------------------------------------------------------------|----------|
| 1. General Description                                     | 10       |
| 1.1. Features                                              | 10       |
| 2. Architecture                                            | 12       |
| 2.1. Overview                                              | 12       |
| 2.2. PFU Blocks                                            | 13       |
| 2.2.1. Slice                                               | 14       |
| 2.2.2. Modes of Operation                                  | 17       |
| 2.3. Routing                                               |          |
| 2.4. Clocking Structure                                    |          |
| 2.4.1. sysCLOCK PLL                                        |          |
| 2.5. Clock Distribution Network                            | 19       |
| 2.5.1. Primary Clocks                                      | 20       |
| 2.5.2. Edge Clock                                          | 21       |
| 2.6. Clock Dividers                                        | 22       |
| 2.7. DDRDLL                                                | 23       |
| 2.8. svsMEM Memory                                         | 24       |
| 2.8.1. sysMEM Memory Block                                 |          |
| 2.8.2 Bus Size Matching                                    |          |
| 2.8.3 RAM Initialization and ROM Operation                 |          |
| 2.8.4 Memory Cascading                                     |          |
| 2.8.5 Single Dual and Pseudo-Dual Port Modes               | 25       |
| 2.8.6 Memory Core Reset                                    | 26       |
| 2.9 svsDSP™ Slice                                          | 26       |
| 2.9.1. sysDSP Slice Approach Compared to General DSP       | 26       |
| 2.9.2 sysDSP Slice Architecture Features                   | 20       |
| 2.10 Programmable I/O Cells                                | 30       |
| 2 11 PIO                                                   | 32       |
| 2 11 1 Innut Register Block                                | 32       |
| 2 11 2 Output Register Block                               | 32       |
| 2 12 Tristate Register Block                               | 34       |
| 2.12. DDR Memory Support                                   |          |
| 2 13 1 DOS Grouping for DDR Memory                         |          |
| 2 13 2 DLL Calibrated DOS Delay and Control Block (DOSBLE) |          |
| 2.13.2, DEL cambrated DQ3 Delay and control block (DQ3D01) |          |
| 2.14. Syst/O Buffer Banks                                  | 20<br>20 |
| 2.14.2 Typical cycl/O L/O Pobayiar during Dowar up         |          |
| 2.14.2. Typical syst/O f/O Benaviol during Power-up        |          |
| 2.14.4 On Chin Programmable Termination                    |          |
| 2.14.5 Hot Sockoting                                       | 40       |
| 2.14.5. Hot Socketting                                     | 40       |
|                                                            |          |
| 2.13.1. SERDES DIOCK                                       |          |
| 2,12,2, PW                                                 |          |
| 2.10.5. SERVES CHEHL HILEHALE BUS                          |          |
| 2.10. FIEXINE DUAI SERDES AFCHILECTURE                     |          |
| 2.17. IEEE 1149.1-Compliant Boundary Scan Testability      |          |
| 2.18. Device Configuration                                 |          |
| 2.18.1. Ennanced Configuration Options                     |          |
| 2.18.2. Single Event Upset (SEU) Support                   | 45       |
| 2.18.3. Un-Chip Uscillator                                 |          |
| 2.19. Density Shifting                                     |          |
| 3. DC and Switching Characteristics                        | 47       |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# Tables

| Table 1.1. ECP5 and ECP5-5G Family Selection Guide                                    | 11 |
|---------------------------------------------------------------------------------------|----|
| Table 2.1. Resources and Modes Available per Slice                                    | 14 |
| Table 2.2. Slice Signal Descriptions                                                  | 16 |
| Table 2.3. Number of Slices Required to Implement Distributed RAM                     | 17 |
| Table 2.4. PLL Blocks Signal Descriptions                                             | 19 |
| Table 2.5. DDRDLL Ports List                                                          | 23 |
| Table 2.6. sysMEM Block Configurations                                                | 25 |
| Table 2.7. Maximum Number of Elements in a Slice                                      | 30 |
| Table 2.8. Input Block Port Description                                               |    |
| Table 2.9. Output Block Port Description                                              | 34 |
| Table 2.10. Tristate Block Port Description                                           | 35 |
| Table 2.11. DQSBUF Port List Description                                              |    |
| Table 2.12. On-Chip Termination Options for Input Modes                               | 40 |
| Table 2.13. LFE5UM/LFE5UM5G SERDES Standard Support                                   |    |
| Table 2.14. Available SERDES Duals per LFE5UM/LFE5UM5G Devices                        |    |
| Table 2.15. LFE5UM/LFE5UM5G Mixed Protocol Support                                    |    |
| Table 2.16. Selectable Master Clock (MCLK) Frequencies during Configuration (Nominal) |    |
| Table 3.1. Absolute Maximum Ratings                                                   |    |
| Table 3.2. Recommended Operating Conditions                                           |    |
| Table 3.3. Power Supply Ramp Rates                                                    |    |
| Table 3.4. Power-On-Reset Voltage Levels                                              |    |
| Table 3.5. Hot Socketing Specifications                                               |    |
| Table 3.6. Hot Socketing Requirements                                                 |    |
| Table 3.7. DC Electrical Characteristics                                              |    |
| Table 3.8. ECP5/ECP5-5G Supply Current (Standby)                                      |    |
| Table 3.9. ECP5UM                                                                     |    |
| Table 3.10. ECP5-5G                                                                   |    |
| Table 3.11. syst/O Recommended Operating Conditions                                   |    |
| Table 3.12. Single-Ended DC Characteristics                                           |    |
| Table 3.13. LVDS                                                                      |    |
| Table 3.14. LVDS25E DC Conditions                                                     |    |
| Table 3.15. BLVDS25 DC Conditions                                                     |    |
| Table 3.16. LVPECL33 DC Conditions                                                    |    |
| Table 3.17. MLVDS25 DC Conditions                                                     |    |
|                                                                                       |    |
| Table 3.19. Pin-to-Pin Performance                                                    |    |
| Table 3.20. Register-to-Register Performance                                          |    |
| Table 3.21. ECP5/ECP5-5G Maximum I/O Buffer Speed                                     |    |
| Table 3.22. EUPS/EUPS-SG External Switching Characteristics                           |    |
| Table 3.23. sysclock PLL Timing                                                       |    |
| Table 3.24. Serial Output Timing and Levels                                           |    |
| Table 3.25. Channel Output Jitter                                                     |    |
| Table 3.25. SERDES/PCS Latency Breakdown                                              |    |
| Table 3.27. Serial input Data Specifications                                          |    |
| Table 3.20. External Deference Clerk Englishmetication (refeiler)                     |    |
| Table 3.29. External Reference Clock Specification (refClkp/refClkff)                 |    |
| ומור איז                                          |    |
| Table 2.22, CDDI 1V/2 E 49 Electrical and Timing Characteristics                      |    |
| Table 2.32. CENTLVZ E.40 Electrical and Think Characteristics                         |    |
| Table 2.3.1 Paraiva and litter Talerance                                              |    |
| Table 2.25 Transmit                                                                   |    |
|                                                                                       | 80 |





Figure 2.6. LFE5UM/LFE5UM5G-85 Clocking

### 2.5.1. Primary Clocks

The ECP5/ECP5-5G device family provides low-skew, high fan-out clock distribution to all synchronous elements in the FPGA fabric through the Primary Clock Network.

The primary clock network is divided into four clocking quadrants: Top Left (TL), Bottom Left (BL), Top Right (TR), and Bottom Right (BR). Each of these quadrants has 16 clocks that can be distributed to the fabric in the quadrant.

The Lattice Diamond software can automatically route each clock to one of the four quadrants up to a maximum of 16 clocks per quadrant. The user can change how the clocks are routed by specifying a preference in the Lattice Diamond software to locate the clock to specific. The ECP5/ECP5-5G device provides the user with a maximum of 64 unique clock input sources that can be routed to the primary Clock network.

Primary clock sources are:

- Dedicated clock input pins
- PLL outputs
- CLKDIV outputs
- Internal FPGA fabric entries (with minimum general routing)
- SERDES/PCS/PCSDIV clocks
- OSC clock

These sources are routed to one of four clock switches called a Mid Mux. The outputs of the Mid MUX are routed to the center of the FPGA where another clock switch, called the Center MUX, is used to route the primary clock sources to primary clock distribution to the ECP5/ECP5-5G fabric. These routing muxes are shown in Figure 2.6. Since there is a maximum of 60 unique clock input sources to the clocking quadrants, there are potentially 64 unique clock domains that can be used in the ECP5/ECP5-5G Device. For more information about the primary clock tree and connections, refer to ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263).

#### 2.5.1.1. Dynamic Clock Control

The Dynamic Clock Control (DCC), Quadrant Clock enable/disable feature allows internal logic control of the quadrant primary clock network. When a clock network is disabled, the clock signal is static and not toggle. All the logic fed by that clock will not toggle, reducing the overall power consumption of the device. The disable function will not create glitch and increase the clock latency to the primary clock network.

This DCC controls the clock sources from the Primary CLOCK MIDMUX before they are fed to the Primary Center MUXs that drive the quadrant clock network. For more information about the DCC, refer to ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263).

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice





Figure 2.11. ECP5/ECP5-5G DLL Top Level View (For LFE-45 and LFE-85)

## 2.8. sysMEM Memory

ECP5/ECP5-5G devices contain a number of sysMEM Embedded Block RAM (EBR). The EBR consists of an 18 Kb RAM with memory core, dedicated input registers and output registers with separate clock and clock enable. Each EBR includes functionality to support true dual-port, pseudo dual-port, single-port RAM, ROM and FIFO buffers (via external PFUs).

### 2.8.1. sysMEM Memory Block

The sysMEM block can implement single port, dual port or pseudo dual port memories. Each block can be used in a variety of depths and widths as listed in Table 2.6 on page 25. FIFOs can be implemented in sysMEM EBR blocks by implementing support logic with PFUs. The EBR block facilitates parity checking by supporting an optional parity bit for each data byte. EBR blocks provide byte-enable support for configurations with 18-bit and 36-bit data widths. For more information, refer to ECP5 and ECP5-5G Memory Usage Guide (TN1264).





Figure 2.13. Comparison of General DSP and ECP5/ECP5-5G Approaches

### 2.9.2. sysDSP Slice Architecture Features

The ECP5/ECP5-5G sysDSP Slice has been significantly enhanced to provide functions needed for advanced processing applications. These enhancements provide improved flexibility and resource utilization.

The ECP5/ECP5-5G sysDSP Slice supports many functions that include the following:

- Symmetry support. The primary target application is wireless. 1D Symmetry is useful for many applications that use FIR filters when their coefficients have symmetry or asymmetry characteristics. The main motivation for using 1D symmetry is cost/size optimization. The expected size reduction is up to 2x.
  - Odd mode Filter with Odd number of taps
  - Even mode Filter with Even number of taps
  - Two dimensional (2D) symmetry mode supports 2D filters for mainly video applications
- Dual-multiplier architecture. Lower accumulator overhead to half and the latency to half compared to single multiplier architecture
- Fully cascadable DSP across slices. Support for symmetric, asymmetric and non-symmetric filters.
- Multiply (one 18x36, two 18x18 or four 9x9 Multiplies per Slice)
- Multiply (36x36 by cascading across two sysDSP slices)
- Multiply Accumulate (supports one 18x36 multiplier result accumulation or two 18x18 multiplier result accumulation)
- Two Multiplies feeding one Accumulate per cycle for increased processing with lower latency (two 18x18 Multiplies feed into an accumulator that can accumulate up to 52 bits)
- Pipeline registers
- 1D Symmetry support. The coefficients of FIR filters have symmetry or negative symmetry characteristics.
  - Odd mode Filter with Odd number of taps
  - Even mode Filter with Even number of taps
- 2D Symmetry support. The coefficients of 2D FIR filters have symmetry or negative symmetry characteristics.
  - 3\*3 and 3\*5 Internal DSP Slice support

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



- 5\*5 and larger size 2D blocks Semi internal DSP Slice support
- Flexible saturation and rounding options to satisfy a diverse set of applications situations
- Flexible cascading across DSP slices
  - Minimizes fabric use for common DSP and ALU functions
  - Enables implementation of FIR Filter or similar structures using dedicated sysDSP slice resources only
  - Provides matching pipeline registers
  - Can be configured to continue cascading from one row of sysDSP slices to another for longer cascade chains
- Flexible and Powerful Arithmetic Logic Unit (ALU) Supports:
  - Dynamically selectable ALU OPCODE
  - Ternary arithmetic (addition/subtraction of three inputs)
  - Bit-wise two-input logic operations (AND, OR, NAND, NOR, XOR and XNOR)
  - Eight flexible and programmable ALU flags that can be used for multiple pattern detection scenarios, such as, overflow, underflow and convergent rounding.
  - Flexible cascading across slices to get larger functions
- RTL Synthesis friendly synchronous reset on all registers, while still supporting asynchronous reset for legacy users
- Dynamic MUX selection to allow Time Division Multiplexing (TDM) of resources for applications that require processor-like flexibility that enables different functions for each clock cycle

For most cases, as shown in Figure 2.14, the ECP5/ECP5-5G sysDSP slice is backwards-compatible with the LatticeECP2<sup>™</sup> and LatticeECP3<sup>™</sup> sysDSP block, such that, legacy applications can be targeted to the ECP5/ECP5-5G sysDSP slice. Figure 2.14 shows the diagram of sysDSP, and Figure 2.15 shows the detailed diagram.



Figure 2.14. Simplified sysDSP Slice Block Diagram

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice







| Name    | Туре   | Description                                                         |
|---------|--------|---------------------------------------------------------------------|
| TD      | Input  | Tristate Input to Tristate SDR Register                             |
| RST     | Input  | Reset to the Tristate Block                                         |
| TD[1:0] | Input  | Tristate input to TSHX2 function                                    |
| SCLK    | Input  | Slow Speed System Clock                                             |
| ECLK    | Input  | High Speed Edge Clock                                               |
| DQSW    | Input  | Clock from DQS control Block used to generate DDR memory DQS output |
| DQSW270 | Input  | Clock from DQS control Block used to generate DDR memory DQ output  |
| TQ      | Output | Output of the Tristate block                                        |

## 2.13. DDR Memory Support

### 2.13.1. DQS Grouping for DDR Memory

Certain PICs have additional circuitry to allow the implementation of high-speed source synchronous and DDR2, DDR3, LPDDR2 or LPDDR3 memory interfaces. The support varies by the edge of the device as detailed below.

The left and right sides of the PIC have fully functional elements supporting DDR2, DDR3, LPDDR2 or LPDDR3 memory interfaces. Every 16 PIOs on the left and right sides are grouped into one DQS group, as shown in Figure 2.23 on page 36. Within each DQS group, there are two pre-placed pins for DQS and DQS# signals. The rest of the pins in the DQS group can be used as DQ signals and DM signal. The number of pins in each DQS group bonded out is package dependent. DQS groups with less than 11 pins bonded out can only be used for LPDDR2/3 Command/ Address busses. In DQS groups with more than 11 pins bonded out, up to two pre-defined pins are assigned to be used as "virtual" VCCIO, by driving these pins to HIGH, with the user connecting these pins to VCCIO power supply. These connections create "soft" connections to V<sub>CCIO</sub> thru these output pins, and make better connections on VCCIO to help to reduce SSO noise. For details, refer to ECP5 and ECP5-5G High-Speed I/O Interface (TN1265).





Figure 2.27. SERDES/PCS Duals (LFE5UM/LFE5UM5G-85)

| Table 2.13. | LFE5UM | /LFE5UM5G S | ERDES Standa | ard Support |
|-------------|--------|-------------|--------------|-------------|
|             |        |             |              |             |

| Standard                                       | Data Rate (Mb/s)                                           | Number of General/Link Width | Encoding Style |
|------------------------------------------------|------------------------------------------------------------|------------------------------|----------------|
| PCI Express 1.1 and 2.0                        | 2500                                                       | x1, x2, x4                   | 8b10b          |
| 2.02                                           | 5000 <sup>2</sup>                                          | x1, x2                       | 8b10b          |
| Gigabit Ethernet                               | 1250                                                       | x1                           | 8b10b          |
| SCMI                                           | 1250                                                       | x1                           | 8b10b          |
| SGIVIII                                        | 2500                                                       | x1                           | 8b10b          |
| XAUI                                           | 3125                                                       | x4                           | 8b10b          |
| CPRI-1<br>CPRI-2<br>CPRI-3<br>CPRI-4<br>CPRI-5 | 614.4<br>1228.8<br>2457.6<br>3072.0<br>4915.2 <sup>2</sup> | x1                           | 8b10b          |
| SD-SDI (259M, 344M) <sup>1</sup>               | 270                                                        | x1                           | NRZI/Scrambled |
| HD-SDI (292M)                                  | 1483.5<br>1485                                             | x1                           | NRZI/Scrambled |
| 3G-SDI (424M)                                  | 2967<br>2970                                               | x1                           | NRZI/Scrambled |
|                                                | 5000                                                       | _                            | _              |
| JESD204A/B                                     | 3125                                                       | x1                           | 8b/10b         |

#### Notes:

1. For SD-SDI rate, the SERDES is bypassed and SERDES input signals are directly connected to the FPGA routing.

2. For ECP5-5G family devices only.



| Package    | LFE5UM/LFE5UM5G-25 | LFE5UM/LFE5UM5G-45 | LFE5UM/LFE5UM5G-85 |
|------------|--------------------|--------------------|--------------------|
| 285 csfBGA | 1                  | 1                  | 1                  |
| 381 caBGA  | 1                  | 2                  | 2                  |
| 554 caBGA  | -                  | 2                  | 2                  |
| 756 caBGA  | -                  | -                  | 2                  |

#### Table 2.14. Available SERDES Duals per LFE5UM/LFE5UM5G Devices

### 2.15.1. SERDES Block

A SERDES receiver channel may receive the serial differential data stream, equalize the signal, perform Clock and Data Recovery (CDR) and de-serialize the data stream before passing the 8- or 10-bit data to the PCS logic. The SERDES transmitter channel may receive the parallel 8- or 10-bit data, serialize the data and transmit the serial bit stream through the differential drivers. Figure 2.28 shows a single-channel SERDES/PCS block. Each SERDES channel provides a recovered clock and a SERDES transmit clock to the PCS block and to the FPGA core logic.

Each transmit channel, receiver channel, and SERDES PLL shares the same power supply (VCCA). The output and input buffers of each channel have their own independent power supplies (VCCHTX and VCCHRX).



Figure 2.28. Simplified Channel Block Diagram for SERDES/PCS Block

### 2.15.2. PCS

As shown in Figure 2.28, the PCS receives the parallel digital data from the deserializer and selects the polarity, performs word alignment, decodes (8b/10b), provides Clock Tolerance Compensation and transfers the clock domain from the recovered clock to the FPGA clock via the Down Sample FIFO.

For the transmit channel, the PCS block receives the parallel data from the FPGA core, encodes it with 8b/10b, selects the polarity and passes the 8/10 bit data to the transmit SERDES channel.

The PCS also provides bypass modes that allow a direct 8-bit or 10-bit interface from the SERDES to the FPGA logic. The PCS interface to the FPGA can also be programmed to run at 1/2 speed for a 16-bit or 20-bit interface to the FPGA logic. Some of the enhancements in LFE5UM/LFE5UM5G SERDES/PCS include:

- Higher clock/channel granularity: Dual channel architecture provides more clock resource per channel.
- Enhanced Tx de-emphasis: Programmable pre- and post-cursors improves Tx output signaling
- Bit-slip function in PCS: Improves logic needed to perform Word Alignment function

Refer to ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261) for more information.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



When an error is detected, and the user's error handling software determines the error did not create any risk to the system operation, the SEC tool allows the device to be re-configured in the background to correct the affected bit. This operation allows the user functions to continue to operate without stopping the system function.

Additional SEI tool is also available in the Diamond Software, by creating a frame of data to be programmed into the device in the background with one bit changed, without stopping the user functions on the device. This emulates an SEU situation, allowing the user to test and monitor its error handling software.

For further information on SED support, refer to LatticeECP3, ECP5 and ECP5-5G Soft Error Detection (SED)/Correction (SEC) Usage Guide (TN1184).

### 2.18.3. On-Chip Oscillator

Every ECP5/ECP5-5G device has an internal CMOS oscillator which is used to derive a Master Clock (MCLK) for configuration. The oscillator and the MCLK run continuously and are available to user logic after configuration is completed. The software default value of the MCLK is nominally 2.4 MHz. Table 2.16 lists all the available MCLK frequencies. When a different Master Clock is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal Master Clock frequency of 2.4 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The Master Clock frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.4 MHz.

This internal oscillator is available to the user by routing it as an input clock to the clock tree. For further information on the use of this oscillator for configuration or user mode, refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260) and ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263).

#### Table 2.16. Selectable Master Clock (MCLK) Frequencies during Configuration (Nominal)

| MCLK Frequency (MHz) |  |  |  |  |  |
|----------------------|--|--|--|--|--|
| 2.4                  |  |  |  |  |  |
| 4.8                  |  |  |  |  |  |
| 9.7                  |  |  |  |  |  |
| 19.4                 |  |  |  |  |  |
| 38.8                 |  |  |  |  |  |
| 62                   |  |  |  |  |  |

## 2.19. Density Shifting

The ECP5/ECP5-5G family is designed to ensure that different density devices in the same family and in the same package have the same pinout. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likelihood of success in each case. An example is that some user I/Os may become No Connects in smaller devices in the same package. Refer to the ECP5/ECP5-5G Pin Migration Tables and Diamond software for specific restrictions and limitations.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



## 3.13. sysI/O Single-Ended DC Electrical Characteristics

| Input/Output                   | VIL     |                             | V <sub>IH</sub>          |         | V <sub>oL</sub> Max | V <sub>он</sub> Min      | 1 1(mA)                | 1, 1(mA)              |
|--------------------------------|---------|-----------------------------|--------------------------|---------|---------------------|--------------------------|------------------------|-----------------------|
| Standard                       | Min (V) | Max (V)                     | Min (V)                  | Max (V) | (V)                 | (V)                      | 1 <sub>0L</sub> - (mA) | <sub>ЮН</sub> - (тпА) |
| LVCMOS33                       | -0.3    | 0.8                         | 2.0                      | 3.465   | 0.4                 | V <sub>CCIO</sub> – 0.4  | 16, 12, 8, 4           | -16, -12,<br>-8, -4   |
| LVCMOS25                       | -0.3    | 0.7                         | 1.7                      | 3.465   | 0.4                 | $V_{CCIO} - 0.4$         | 12, 8, 4               | -12, -8, -4           |
| LVCMOS18                       | -0.3    | 0.35 V <sub>CCIO</sub>      | 0.65 V <sub>CCIO</sub>   | 3.465   | 0.4                 | V <sub>CCIO</sub> – 0.4  | 12, 8, 4               | -12, -8, -4           |
| LVCMOS15                       | -0.3    | 0.35 V <sub>CCIO</sub>      | 0.65 V <sub>CCIO</sub>   | 3.465   | 0.4                 | $V_{CCIO} - 0.4$         | 8, 4                   | -8, -4                |
| LVCMOS12                       | -0.3    | 0.35 V <sub>CCIO</sub>      | 0.65 V <sub>CCIO</sub>   | 3.465   | 0.4                 | V <sub>CCIO</sub> – 0.4  | 8, 4                   | -8, -4                |
| LVTTL33                        | -0.3    | 0.8                         | 2.0                      | 3.465   | 0.4                 | V <sub>CCIO</sub> – 0.4  | 16, 12, 8, 4           | -16, -12,<br>-8, -4   |
| SSTL18_I<br>(DDR2 Memory)      | -0.3    | V <sub>REF</sub> -<br>0.125 | V <sub>REF</sub> + 0.125 | 3.465   | 0.4                 | V <sub>CCIO</sub> – 0.4  | 6.7                    | -6.7                  |
| SSTL18_II                      | -0.3    | V <sub>REF</sub> -          | V <sub>REF</sub> + 0.125 | 3.465   | 0.28                | V <sub>CCIO</sub> -0.28  | 13.4                   | -13.4                 |
| SSTL15 _I<br>(DDR3 Memory)     | -0.3    | $V_{REF} - 0.1$             | V <sub>REF</sub> + 0.1   | 3.465   | 0.31                | V <sub>CCIO</sub> -0.31  | 7.5                    | -7.5                  |
| SSTL15_II<br>(DDR3 Memory)     | -0.3    | $V_{REF} - 0.1$             | V <sub>REF</sub> + 0.1   | 3.465   | 0.31                | V <sub>CCIO</sub> -0.31  | 8.8                    | -8.8                  |
| SSTL135_I<br>(DDR3L Memory)    | -0.3    | V <sub>REF</sub> -0.09      | V <sub>REF</sub> + 0.09  | 3.465   | 0.27                | V <sub>CCIO</sub> – 0.27 | 7                      | -7                    |
| SSTL135_II<br>(DDR3L Memory)   | -0.3    | V <sub>REF</sub> -0.09      | V <sub>REF</sub> + 0.09  | 3.465   | 0.27                | V <sub>CCIO</sub> – 0.27 | 8                      | -8                    |
| MIPI D-PHY (LP) <sup>3</sup>   | -0.3    | 0.55                        | 0.88                     | 3.465   | —                   | _                        | —                      | —                     |
| HSUL12<br>(LPDDR2/3<br>Memory) | -0.3    | V <sub>REF</sub> -0.1       | V <sub>REF</sub> + 0.1   | 3.465   | 0.3                 | V <sub>CCIO</sub> – 0.3  | 4                      | -4                    |

#### Table 3.12. Single-Ended DC Characteristics

Notes:

1. For electromigration, the average DC current drawn by the I/O pads within a bank of I/Os shall not exceed 10 mA per I/O (All I/Os used in the same V<sub>CCIO</sub>).

2. Not all IO types are supported in all banks. Refer to ECP5 and ECP5-5G sysIO Usage Guide (TN1262) for details.

3. MIPI D-PHY LP input can be implemented by powering VCCIO to 1.5V, and select MIPI LP primitive to meet MIPI Alliance spec on V<sub>IH</sub> and V<sub>IL</sub>. It can also be implemented as LVCMOS12 with VCCIO at 1.2V, which would meet V<sub>IH</sub>/V<sub>IL</sub> spec on LVCOM12.



#### Table 3.22. ECP5/ECP5-5G External Switching Characteristics (Continued)

| Demonstern                                                                                                              | Description                              | Dovico         | -8         |           | -          | -7        |            | -6         |                  |
|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------|------------|-----------|------------|-----------|------------|------------|------------------|
| Parameter                                                                                                               | Description                              | Device         | Min        | Max       | Min        | Max       | Min        | Max        | Unit             |
| Generic DDR Outpu                                                                                                       | ut                                       |                |            |           |            |           |            |            | •                |
| Generic DDRX1 Outputs With Clock and Data Centered at Pin (GDDRX1_TX.SCLK.Centered) Using PCLK Clock Input - Figure 3.6 |                                          |                |            |           |            |           |            |            |                  |
| t <sub>DVB_GDDRX1_centered</sub>                                                                                        | Data Output Valid before CLK<br>Output   | All Devices    | -0.67      | _         | -0.67      | -         | -0.67      | _          | ns +<br>1/2 UI   |
| t <sub>DVA_GDDRX1_centered</sub>                                                                                        | Data Output Valid after CLK<br>Output    | All Devices    | -0.67      | _         | -0.67      | -         | -0.67      | -          | ns +<br>1/2 UI   |
| f <sub>DATA_GDDRX1_centered</sub>                                                                                       | GDDRX1 Data Rate                         | All Devices    | _          | 500       | -          | 500       | —          | 500        | Mb/s             |
| f <sub>MAX_GDDRX1_centered</sub>                                                                                        | GDDRX1 CLK Frequency (SCLK)              | All Devices    | —          | 250       | —          | 250       | —          | 250        | MHz              |
| Generic DDRX1 Ou                                                                                                        | tputs With Clock and Data Aligne         | ed at Pin (GDD | RX1_TX.9   | SCLK.Alig | ned) Usin  | g PCLK C  | lock Inpu  | t - Figure | 3.9              |
| t <sub>DIB_GDDRX1_aligned</sub>                                                                                         | Data Output Invalid before<br>CLK Output | All Devices    | -0.3       | _         | -0.3       | _         | -0.3       | _          | ns               |
| $t_{\text{DIA}\_\text{GDDRX1}\_\text{aligned}}$                                                                         | Data Output Invalid after CLK<br>Output  | All Devices    | _          | 0.3       | _          | 0.3       | -          | 0.3        | ns               |
| $f_{DATA\_GDDRX1\_aligned}$                                                                                             | GDDRX1 Data Rate                         | All Devices    | —          | 500       | —          | 500       | —          | 500        | Mb/s             |
| $f_{MAX\_GDDRX1\_aligned}$                                                                                              | GDDRX1 CLK Frequency (SCLK)              | All Devices    | _          | 250       | —          | 250       | —          | 250        | MHz              |
| Generic DDRX2 Ou                                                                                                        | tputs With Clock and Data Cente          | red at Pin (GD | DRX2_TX    | .ECLK.Ce  | ntered) l  | Jsing PCL | K Clock Iı | nput, Left | and              |
| Right sides Only - F                                                                                                    | igure 3.8                                |                |            | 1         |            | 1         | 1          |            |                  |
| $t_{\text{DVB}_{GDDRX2}_{centered}}$                                                                                    | Data Output Valid Before CLK<br>Output   | All Devices    | -<br>0.442 | —         | -0.56      | -         | –<br>0.676 | _          | ns +<br>1/2 UI   |
| $t_{\text{DVA}_{GDDRX2}_{centered}}$                                                                                    | Data Output Valid After CLK<br>Output    | All Devices    | —          | 0.442     | _          | 0.56      | _          | 0.676      | ns +<br>1/2 UI   |
| $f_{DATA\_GDDRX2\_centered}$                                                                                            | GDDRX2 Data Rate                         | All Devices    | _          | 800       |            | 700       | —          | 624        | Mb/s             |
| $f_{MAX\_GDDRX2\_centered}$                                                                                             | GDDRX2 CLK Frequency (ECLK)              | All Devices    | _          | 400       | -          | 350       | —          | 312        | MHz              |
| Generic DDRX2 Ou                                                                                                        | tputs With Clock and Data Aligne         | d at Pin (GDD  | RX2_TX.I   | ECLK.Alig | ned) Usin  | g PCLK C  | lock Inpu  | t, Left an | d Right          |
| sides Only - Figure                                                                                                     | 3.9                                      |                |            | 1         | 1          | 1         | 1          | i.         | 1                |
| $t_{DIB\_GDDRX2\_aligned}$                                                                                              | CLK Output                               | All Devices    | -0.16      | _         | -0.18      | _         | -0.2       | _          | ns               |
| $t_{\text{DIA}_{GDDRX2}_{aligned}}$                                                                                     | Data Output Invalid after CLK<br>Output  | All Devices    | _          | 0.16      | -          | 0.18      | -          | 0.2        | ns               |
| $f_{DATA\_GDDRX2\_aligned}$                                                                                             | GDDRX2 Data Rate                         | All Devices    | —          | 800       |            | 700       | —          | 624        | Mb/s             |
| $f_{MAX\_GDDRX2\_aligned}$                                                                                              | GDDRX2 CLK Frequency (ECLK)              | All Devices    | —          | 400       | —          | 350       | —          | 312        | MHz              |
| Video DDRX71 Out                                                                                                        | puts With Clock and Data Aligne          | d at Pin (GDDF | х71_тх.    | ECLK) Us  | ing PLL Cl | ock Input | t, Left an | d Right si | des Only         |
| - Figure 3.12                                                                                                           |                                          |                |            |           | 1          | 1         | 1          | 1          |                  |
| t <sub>dib_lvds71_i</sub>                                                                                               | Data Output Invalid before<br>CLK Output | All Devices    | -0.16      | —         | -0.18      | _         | -0.2       |            | ns +<br>(i) * UI |
| t <sub>dia_lvds71_i</sub>                                                                                               | Data Output Invalid after CLK<br>Output  | All Devices    | —          | 0.16      | _          | 0.18      | _          | 0.2        | ns +<br>(i) * UI |
| f <sub>data_lvds71</sub>                                                                                                | DDR71 Data Rate                          | All Devices    | _          | 756       | —          | 620       | —          | 525        | Mb/s             |
| f <sub>MAX_LVDS71</sub>                                                                                                 | DDR71 CLK Frequency (ECLK)               | All Devices    | _          | 378       | —          | 310       | —          | 262.5      | MHz              |
| Memory Interface                                                                                                        |                                          |                |            |           |            |           |            |            |                  |
| DDR2/DDR3/DDR3L/LPDDR2/LPDDR3 READ (DQ Input Data are Aligned to DQS)                                                   |                                          |                |            |           |            |           |            |            |                  |
| t <sub>dvbdq_ddr2</sub>                                                                                                 |                                          |                |            |           |            |           |            |            |                  |
| t <sub>dvbdq_ddr3</sub>                                                                                                 | Data Output Valid before DQS             |                |            |           |            | _         |            | _          | ns + 1/2         |
| t <sub>DVBDQ_DDR3L</sub>                                                                                                | Input                                    | All Devices    | _          | -0.26     | _          | 0.317     | _          | 0.374      | U                |
| LDVBDQ_LPDDR2                                                                                                           |                                          |                |            |           |            |           |            |            |                  |
|                                                                                                                         |                                          |                |            |           |            |           |            |            |                  |
| UVADQ_DDR2                                                                                                              |                                          |                |            |           |            |           |            |            |                  |
| tovado ddral                                                                                                            | Data Output Valid after DQS              | All Devices    | 0.26       | _         | 0.317      | _         | 0.374      | _          | ns + 1/2         |
| t <sub>DVADQ_LPDDR2</sub>                                                                                               | Input                                    |                |            |           |            |           |            |            | UI               |
| t <sub>dvadq_lpddr3</sub>                                                                                               |                                          |                |            |           |            |           |            |            |                  |

### Table 3.22. ECP5/ECP5-5G External Switching Characteristics (Continued)

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## 3.22. SERDES High-Speed Data Receiver

#### Table 3.27. Serial Input Data Specifications

| Symbol                  | Description                                                     | Min  | Тур       | Max                                | Unit    |
|-------------------------|-----------------------------------------------------------------|------|-----------|------------------------------------|---------|
| V <sub>RX-DIFF-S</sub>  | Differential input sensitivity                                  | 150  | —         | 1760                               | mV, p-p |
| V <sub>RX-IN</sub>      | Input levels                                                    | 0    | —         | V <sub>CCA</sub> +0.5 <sup>2</sup> | V       |
| V <sub>RX-CM-DCCM</sub> | Input common mode range (internal DC coupled mode)              | 0.6  | _         | V <sub>CCA</sub>                   | V       |
| V <sub>RX-CM-ACCM</sub> | Input common mode range (internal AC coupled mode) <sup>2</sup> | 0.1  | _         | V <sub>CCA</sub> +0.2              | V       |
| T <sub>RX-RELOCK</sub>  | SCDR re-lock time <sup>1</sup>                                  | —    | 1000      | —                                  | Bits    |
| Z <sub>RX-TERM</sub>    | Input termination 50/75 $\Omega$ /High Z                        | -20% | 50/75/5 K | +20%                               | Ω       |
| RL <sub>RX-RL</sub>     | Return loss (without package)                                   | —    | —         | -10                                | dB      |

Notes:

1. This is the typical number of bit times to re-lock to a new phase or frequency within ±300 ppm, assuming 8b10b encoded data.

2. Up to 1.655 for ECP5, and 1.76 for ECP5-5G.

## 3.23. Input Data Jitter Tolerance

A receiver's ability to tolerate incoming signal jitter is very dependent on jitter type. High speed serial interface standards have recognized the dependency on jitter type and have specifications to indicate tolerance levels for different jitter types as they relate to specific protocols. Sinusoidal jitter is considered to be a worst case jitter type.

| Description   | Frequency  | Condition               | Min | Тур | Max  | Unit            |
|---------------|------------|-------------------------|-----|-----|------|-----------------|
| Deterministic |            | 400 mV differential eye | —   | _   | TBD  | UI <i>,</i> p-p |
| Random        | 5 Gb/s     | 400 mV differential eye | —   | _   | TBD  | UI <i>,</i> p-p |
| Total         |            | 400 mV differential eye | —   | _   | TBD  | UI <i>,</i> p-p |
| Deterministic |            | 400 mV differential eye | —   | _   | 0.37 | UI <i>,</i> p-p |
| Random        | 3.125 Gb/s | 400 mV differential eye | —   | _   | 0.18 | UI <i>,</i> p-p |
| Total         |            | 400 mV differential eye | —   | _   | 0.65 | UI <i>,</i> p-p |
| Deterministic |            | 400 mV differential eye | —   | _   | 0.37 | UI <i>,</i> p-p |
| Random        | 2.5 Gb/s   | 400 mV differential eye | —   | _   | 0.18 | UI <i>,</i> p-p |
| Total         |            | 400 mV differential eye | —   | _   | 0.65 | UI <i>,</i> p-p |
| Deterministic |            | 400 mV differential eye | —   | -   | 0.37 | UI, p-p         |
| Random        | 1.25 Gb/s  | 400 mV differential eye | —   | _   | 0.18 | UI <i>,</i> p-p |
| Total         |            | 400 mV differential eye | —   | _   | 0.65 | UI <i>,</i> p-p |

#### Table 3.28. Receiver Total Jitter Tolerance Specification

Notes:

1. Jitter tolerance measurements are done with protocol compliance tests: 3.125 Gb/s - XAUI Standard, 2.5 Gb/s - PCIe Standard, 1.25 Gb/s - SGMII Standard.

2. For ECP5-5G family devices only.



# 3.24. SERDES External Reference Clock

The external reference clock selection and its interface are a critical part of system applications for this product. Table 3.29 specifies reference clock requirements, over the full range of operating conditions.

| Symbol                        | Description                                     | Min   | Тур     | Max                       | Unit                    |
|-------------------------------|-------------------------------------------------|-------|---------|---------------------------|-------------------------|
| F <sub>REF</sub>              | Frequency range                                 | 50    | —       | 320                       | MHz                     |
| F <sub>REF-PPM</sub>          | Frequency tolerance <sup>1</sup>                | -1000 | —       | 1000                      | ppm                     |
| V <sub>REF-IN-SE</sub>        | Input swing, single-ended clock <sup>2, 4</sup> | 200   | —       | V <sub>CCAUXA</sub>       | mV, p-p                 |
| V <sub>REF-IN-DIFF</sub>      | Input swing, differential clock                 | 200   | —       | 2*V <sub>CCAUXA</sub>     | mV, p-p<br>differential |
| V <sub>REF-IN</sub>           | Input levels                                    | 0     | —       | V <sub>CCAUXA</sub> + 0.4 | V                       |
| D <sub>REF</sub>              | Duty cycle <sup>3</sup>                         | 40    | —       | 60                        | %                       |
| T <sub>REF-R</sub>            | Rise time (20% to 80%)                          | 200   | 500     | 1000                      | ps                      |
| T <sub>REF-F</sub>            | Fall time (80% to 20%)                          | 200   | 500     | 1000                      | ps                      |
| Z <sub>REF-IN-TERM-DIFF</sub> | Differential input termination                  | -30%  | 100/HiZ | +30%                      | Ω                       |
| C <sub>REF-IN-CAP</sub>       | Input capacitance                               | _     | _       | 7                         | pF                      |

Table 3.29. External Reference Clock Specification (refclkp/refclkn)

#### Notes:

1. Depending on the application, the PLL\_LOL\_SET and CDR\_LOL\_SET control registers may be adjusted for other tolerance values as described in ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261).

- 2. The signal swing for a single-ended input clock must be as large as the p-p differential swing of a differential input clock to get the same gain at the input receiver. With single-ended clock, a reference voltage needs to be externally connected to CLKREFN pin, and the input voltage needs to be swung around this reference voltage.
- 3. Measured at 50% amplitude.
- 4. Single-ended clocking is achieved by applying a reference voltage V<sub>REF</sub> on REFCLKN input, with the clock applied to REFCLKP input pin. V<sub>REF</sub> should be set to mid-point of the REFCLKP voltage swing.



Figure 3.14. SERDES External Reference Clock Waveforms

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## 3.25. PCI Express Electrical and Timing Characteristics

### 3.25.1. PCIe (2.5 Gb/s) AC and DC Characteristics

Over recommended operating conditions.

#### Table 3.30. PCIe (2.5 Gb/s)

| Symbol                                       | Description                                                          | <b>Test Conditions</b>                                 | Min               | Тур  | Max                | Unit |
|----------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------|-------------------|------|--------------------|------|
| Transmit <sup>1</sup>                        |                                                                      |                                                        |                   |      |                    |      |
| UI                                           | Unit interval                                                        | _                                                      | 399.88            | 400  | 400.12             | ps   |
| V <sub>TX-DIFF_P-P</sub>                     | Differential peak-to-peak output                                     | -                                                      | 0.8               | 1.0  | 1.2                | V    |
| V <sub>TX-DE-RATIO</sub>                     | De-emphasis differential output voltage ratio                        | _                                                      | -3                | -3.5 | -4                 | dB   |
| V <sub>TX-CM-AC_P</sub>                      | RMS AC peak common-mode output voltage                               | _                                                      | _                 | _    | 20                 | mV   |
| V <sub>TX-RCV-DETECT</sub>                   | Amount of voltage change allowed<br>during receiver detection        | _                                                      | _                 | _    | 600                | mV   |
| V <sub>TX-CM-DC</sub>                        | Tx DC common mode voltage                                            | _                                                      | 0                 | -    | V <sub>CCHTX</sub> | V    |
| I <sub>TX-SHORT</sub>                        | Output short circuit current                                         | V <sub>TX-D+</sub> =0.0 V<br>V <sub>TX-D-</sub> =0.0 V | _                 | _    | 90                 | mA   |
| Z <sub>TX-DIFF-DC</sub>                      | Differential output impedance                                        | _                                                      | 80                | 100  | 120                | Ω    |
| RL <sub>TX-DIFF</sub>                        | Differential return loss                                             | _                                                      | 10                | _    | —                  | dB   |
| RL <sub>TX-CM</sub>                          | Common mode return loss                                              | _                                                      | 6.0               | _    | —                  | dB   |
| T <sub>TX-RISE</sub>                         | Tx output rise time                                                  | 20% to 80%                                             | 0.125             | _    | —                  | UI   |
| T <sub>TX-FALL</sub>                         | Tx output fall time                                                  | 20% to 80%                                             | 0.125             | _    | —                  | UI   |
| L <sub>TX-SKEW</sub>                         | Lane-to-lane static output skew for all lanes in port/link           | _                                                      | _                 | _    | 1.3                | ns   |
| T <sub>TX-EYE</sub>                          | Transmitter eye width                                                | —                                                      | 0.75              | _    | —                  | UI   |
| T <sub>TX-EYE-MEDIAN-TO-MAX-</sub><br>JITTER | Maximum time between jitter median and maximum deviation from median | -                                                      | -                 | -    | 0.125              | UI   |
| Receive <sup>1, 2</sup>                      |                                                                      |                                                        |                   |      |                    |      |
| UI                                           | Unit Interval                                                        | _                                                      | 399.88            | 400  | 400.12             | ps   |
| V <sub>RX-DIFF_P-P</sub>                     | Differential peak-to-peak input voltage                              | _                                                      | 0.34 <sup>3</sup> | _    | 1.2                | v    |
| V <sub>RX-IDLE-DET-DIFF_P-P</sub>            | Idle detect threshold voltage                                        | _                                                      | 65                | —    | 340 <sup>3</sup>   | mV   |
| V <sub>RX-CM-AC_P</sub>                      | RMS AC peak common-mode input voltage                                | _                                                      | _                 | _    | 150                | mV   |
| Z <sub>RX-DIFF-DC</sub>                      | DC differential input impedance                                      | _                                                      | 80                | 100  | 120                | Ω    |
| Z <sub>RX-DC</sub>                           | DC input impedance                                                   | _                                                      | 40                | 50   | 60                 | Ω    |
| Z <sub>RX-HIGH-IMP-DC</sub>                  | Power-down DC input impedance                                        | _                                                      | 200K              | —    | -                  | Ω    |
| RL <sub>RX-DIFF</sub>                        | Differential return loss                                             | -                                                      | 10                | —    | -                  | dB   |
| RL <sub>RX-CM</sub>                          | Common mode return loss                                              | —                                                      | 6.0               | —    | _                  | dB   |

#### Notes:

- 1. Values are measured at 2.5 Gb/s.
- 2. Measured with external AC-coupling on the receiver.
- 3. Not in compliance with PCI Express 1.1 standard.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## 3.25.2. PCIe (5 Gb/s) – Preliminary AC and DC Characteristics

Over recommended operating conditions.

#### Table 3.31. PCIe (5 Gb/s)

| Symbol                            | Description                                                 | Test Conditions              | Min    | Тур | Max    | Unit       |
|-----------------------------------|-------------------------------------------------------------|------------------------------|--------|-----|--------|------------|
| Transmit <sup>1</sup>             |                                                             |                              |        |     |        |            |
| UI                                | Unit Interval                                               | —                            | 199.94 | 200 | 200.06 | ps         |
| B <sub>WTX-PKG-PLL2</sub>         | Tx PLL bandwidth corresponding to<br>PKGTX-PLL2             | -                            | 5      | _   | 16     | MHz        |
| P <sub>KGTX-PLL2</sub>            | Tx PLL Peaking                                              | -                            | _      | —   | 1      | dB         |
| V <sub>TX-DIFF-PP</sub>           | Differential p-p Tx voltage swing                           | -                            | 0.8    | —   | 1.2    | V, p-р     |
| V <sub>TX-DIFF-PP-LOW</sub>       | Low power differential p-p Tx voltage swing                 | -                            | 0.4    | _   | 1.2    | V, p-p     |
| V <sub>TX-DE-RATIO-3.5dB</sub>    | Tx de-emphasis level ratio at 3.5dB                         | -                            | 3      | —   | 4      | dB         |
| V <sub>TX-DE-RATIO-6dB</sub>      | Tx de-emphasis level ratio at 6dB                           | -                            | 5.5    | —   | 6.5    | dB         |
| T <sub>MIN-PULSE</sub>            | Instantaneous lone pulse width                              | _                            |        | _   | _      | UI         |
| T <sub>TX-RISE-FALL</sub>         | Transmitter rise and fall time                              | _                            |        | _   | _      | UI         |
| T <sub>TX-EYE</sub>               | Transmitter Eye, including all jitter sources               | _                            | 0.75   | _   | _      | UI         |
| T <sub>TX-DJ</sub>                | Tx deterministic jitter > 1.5 MHz                           | _                            | _      | _   | 0.15   | UI         |
| T <sub>TX-RJ</sub>                | Tx RMS jitter < 1.5 MHz                                     | -                            | -      | _   | 3      | ps,<br>RMS |
| T <sub>RF-MISMATCH</sub>          | Tx rise/fall time mismatch                                  | -                            | _      | —   |        | UI         |
| B                                 | Tx Differential Return Loss, including                      | 50 MHz < freq <<br>1.25 GHz  | 10     | _   | _      | dB         |
| INLTX-DIFF                        | package and silicon                                         | 1.25 GHz < freq<br>< 2.5 GHz | 8      | _   | _      | dB         |
| R <sub>LTX-CM</sub>               | Tx Common Mode Return Loss, including package and silicon   | 50 MHz < freq <<br>2.5 GHz   | 6      | _   | -      | dB         |
| Z <sub>TX-DIFF-DC</sub>           | DC differential Impedance                                   | -                            | _      | —   | 120    | Ω          |
| V <sub>TX-CM-AC-PP</sub>          | Tx AC peak common mode voltage, peak-peak                   | -                            | -      | —   |        | mV,<br>p-p |
| I <sub>TX-SHORT</sub>             | Transmitter short-circuit current                           | _                            | -      | _   | 90     | mA         |
| V <sub>TX-DC-CM</sub>             | Transmitter DC common-mode voltage                          | _                            | 0      | _   | 1.2    | v          |
| V <sub>TX-IDLE-DIFF-DC</sub>      | Electrical Idle Output DC voltage                           | -                            | 0      | _   | 5      | mV         |
| V <sub>TX-IDLE-DIFF-AC-p</sub>    | Electrical Idle Differential Output<br>peak voltage         | _                            | _      | _   |        | mV         |
| V <sub>TX-RCV-DETECT</sub>        | Voltage change allowed during<br>Receiver Detect            | _                            | _      | _   | 600    | mV         |
| T <sub>TX-IDLE-MIN</sub>          | Min. time in Electrical Idle                                | -                            | 20     | —   | _      | ns         |
| T <sub>TX-IDLE-SET-TO-IDLE</sub>  | Max. time from El Order Set to valid<br>Electrical Idle     | _                            | _      | _   | 8      | ns         |
| T <sub>TX-IDLE-TO-DIFF-DATA</sub> | Max. time from Electrical Idle to valid differential output | _                            | _      | _   | 8      | ns         |
| L <sub>TX-SKEW</sub>              | Lane-to-lane output skew                                    | -                            | _      | —   |        | ps         |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## 3.26. CPRI LV2 E.48 Electrical and Timing Characteristics – Preliminary

| Symbol                       | Description                                                | Test Conditions                   | Min    | Тур    | Max                             | Unit        |
|------------------------------|------------------------------------------------------------|-----------------------------------|--------|--------|---------------------------------|-------------|
| Transmit                     |                                                            |                                   | L      | 1      | I                               | 1           |
| UI                           | Unit Interval                                              | _                                 | 203.43 | 203.45 | 203.47                          | ps          |
| T <sub>DCD</sub>             | Duty Cycle Distortion                                      | -                                 | _      | —      | 0.05                            | UI          |
| J <sub>UBHPJ</sub>           | Uncorrelated Bounded High<br>Probability Jitter            | -                                 | _      | -      | 0.15                            | UI          |
| J <sub>TOTAL</sub>           | Total Jitter                                               | -                                 | _      | _      | 0.3                             | UI          |
| Z <sub>RX-DIFF-DC</sub>      | DC differential Impedance                                  | -                                 | 80     | _      | 120                             | Ω           |
| T <sub>SKEW</sub>            | Skew between differential signals                          | -                                 | _      | —      | 9                               | ps          |
| D                            | Tx Differential Return Loss (S22),                         | 100 MHz < freq<br>< 3.6864 GHz    | _      | _      | -8                              | dB          |
| LTX-DIFF                     | including package and silicon                              | 3.6864 GHz < freq<br>< 4.9152 GHz | —      | _      | -8 + 16.6 *log<br>(freq/3.6864) | dB          |
| R <sub>LTX-CM</sub>          | Tx Common Mode Return Loss, including package and silicon  | 100 MHz < freq<br>< 3.6864 GHz    | 6      | -      | -                               | dB          |
| I <sub>TX-SHORT</sub>        | Transmitter short-circuit current                          | _                                 | _      | —      | 100                             | mA          |
| T <sub>RISE_FALL</sub> -DIFF | Differential Rise and Fall Time                            | _                                 |        | —      | _                               | ps          |
| L <sub>TX-SKEW</sub>         | Lane-to-lane output skew                                   | _                                 | _      | —      |                                 | ps          |
| Receive                      |                                                            | ·                                 |        |        |                                 |             |
| UI                           | Unit Interval                                              | _                                 | 203.43 | 203.45 | 203.47                          | ps          |
| V <sub>RX-DIFF-PP</sub>      | Differential Rx peak-peak voltage                          | -                                 | _      | _      | 1.2                             | V, p-p      |
| V <sub>RX-EYE_Y1_Y2</sub>    | Receiver eye opening mask, Y1 and Y2                       | _                                 | 62.5   | _      | 375                             | mV,<br>diff |
| V <sub>RX-EYE_X1</sub>       | Receiver eye opening mask, X1                              | -                                 | _      | -      | 0.3                             | UI          |
| T <sub>RX-TJ</sub>           | Receiver total jitter tolerance (not including sinusoidal) | _                                 | _      | _      | 0.6                             | UI          |
| D                            | Receiver differential Return Loss,                         | 100 MHz < freq<br>< 3.6864 GHz    | _      | _      | -8                              | dB          |
| nLRX-DIFF                    | package plus silicon                                       | 3.6864 GHz < freq<br>< 4.9152 GHz | -      | -      | -8 + 16.6 *log<br>(freq/3.6864) | dB          |
| R <sub>LRX-CM</sub>          | Receiver common mode Return<br>Loss, package plus silicon  | _                                 | 6      | _      | _                               | dB          |
| Z <sub>RX-DIFF-DC</sub>      | Receiver DC differential impedance                         | _                                 | 80     | 100    | 120                             | Ω           |

### Table 3.32. CPRI LV2 E.48 Electrical and Timing Characteristics

**Note**: Data is measured with PRBS7 data pattern, not with PRBS-31 pattern.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## 3.27. XAUI/CPRI LV E.30 Electrical and Timing Characteristics

### 3.27.1. AC and DC Characteristics

Over recommended operating conditions.

#### Table 3.33. Transmit

| Symbol                                | Description                      | Test Conditions | Min | Тур | Max  | Unit |
|---------------------------------------|----------------------------------|-----------------|-----|-----|------|------|
| T <sub>RF</sub>                       | Differential rise/fall time      | 20% to 80%      | _   | 80  | —    | ps   |
| Z <sub>TX_DIFF_DC</sub>               | Differential impedance           | —               | 80  | 100 | 120  | Ω    |
| J <sub>TX_DDJ</sub> <sup>2, 3</sup>   | Output data deterministic jitter | —               | _   | —   | 0.17 | UI   |
| J <sub>TX_TJ</sub> <sup>1, 2, 3</sup> | Total output data jitter         | -               | _   | —   | 0.35 | UI   |

Notes:

- 1. Total jitter includes both deterministic jitter and random jitter.
- 2. Jitter values are measured with each CML output AC coupled into a 50  $\Omega$  impedance (100  $\Omega$  differential impedance).
- 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

Over recommended operating conditions.

#### Table 3.34. Receive and Jitter Tolerance

| Symbol                                | Description                                   | Test Conditions              | Min  | Тур | Max  | Unit |
|---------------------------------------|-----------------------------------------------|------------------------------|------|-----|------|------|
| RL <sub>RX_DIFF</sub>                 | Differential return loss                      | From 100 MHz<br>to 3.125 GHz | 10   | -   | _    | dB   |
| RL <sub>RX_CM</sub>                   | Common mode return loss                       | From 100 MHz<br>to 3.125 GHz | 6    | -   | _    | dB   |
| Z <sub>RX_DIFF</sub>                  | Differential termination resistance           |                              | 80   | 100 | 120  | Ω    |
| J <sub>RX_DJ</sub> <sup>1, 2, 3</sup> | Deterministic jitter tolerance (peak-to-peak) | —                            | —    | —   | 0.37 | UI   |
| J <sub>RX_RJ</sub> 1, 2, 3            | Random jitter tolerance (peak-to-peak)        | —                            | —    | -   | 0.18 | UI   |
| J <sub>RX_SJ</sub> <sup>1, 2, 3</sup> | Sinusoidal jitter tolerance (peak-to-peak)    | -                            | _    |     | 0.10 | UI   |
| J <sub>RX_TJ</sub> <sup>1, 2, 3</sup> | Total jitter tolerance (peak-to-peak)         | —                            | _    | -   | 0.65 | UI   |
| T <sub>RX_EYE</sub>                   | Receiver eye opening                          | _                            | 0.35 | _   | _    | UI   |

Notes:

1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter.

2. Jitter values are measured with each high-speed input AC coupled into a 50  $\Omega$  impedance.

3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

## 3.28. CPRI LV E.24/SGMII(2.5Gbps) Electrical and Timing Characteristics

### 3.28.1. AC and DC Characteristics

#### Table 3.35. Transmit

| Symbol                                | Description                      | Test Conditions | Min | Тур | Max  | Unit |
|---------------------------------------|----------------------------------|-----------------|-----|-----|------|------|
| T <sub>RF</sub> <sup>1</sup>          | Differential rise/fall time      | 20% to 80%      | -   | 80  | —    | ps   |
| Z <sub>TX_DIFF_DC</sub>               | Differential impedance           | _               | 80  | 100 | 120  | Ω    |
| J <sub>TX_DDJ</sub> <sup>3, 4</sup>   | Output data deterministic jitter | _               | _   | _   | 0.17 | UI   |
| J <sub>TX_TJ</sub> <sup>2, 3, 4</sup> | Total output data jitter         | _               | _   | _   | 0.35 | UI   |

Notes:

1. Rise and Fall times measured with board trace, connector and approximately 2.5 pf load.

- 2. Total jitter includes both deterministic jitter and random jitter. The random jitter is the total jitter minus the actual deterministic jitter.
- 3. Jitter values are measured with each CML output AC coupled into a 50  $\Omega$  impedance (100  $\Omega$  differential impedance).
- 4. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.



#### Table 3.44. Test Fixture Required Components, Non-Terminated Interfaces

| Test Condition                                         | R <sub>1</sub> | R <sub>2</sub> | CL   | Timing Ref.                       | VT                |
|--------------------------------------------------------|----------------|----------------|------|-----------------------------------|-------------------|
|                                                        |                |                |      | LVCMOS 3.3 = 1.5 V                | —                 |
| LVTTL and other LVCMOS settings (L $\ge$ H, H $\ge$ L) |                |                |      | LVCMOS 2.5 = $V_{CCIO}/2$         | —                 |
|                                                        | ×              | ×              | 0 pF | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _                 |
|                                                        |                |                |      | LVCMOS 1.5 = $V_{CCIO}/2$         | —                 |
|                                                        |                |                |      | LVCMOS 1.2 = $V_{CCIO}/2$         | —                 |
| LVCMOS 2.5 I/O (Z ≥ H)                                 | 8              | 1 MΩ           | 0 pF | V <sub>CCIO</sub> /2              | _                 |
| LVCMOS 2.5 I/O (Z ≥ L)                                 | 1 MΩ           | x              | 0 pF | V <sub>CCIO</sub> /2              | V <sub>CCIO</sub> |
| LVCMOS 2.5 I/O (H ≥ Z)                                 | 8              | 100            | 0 pF | V <sub>он</sub> – 0.10            | —                 |
| LVCMOS 2.5 I/O (L ≥ Z)                                 | 100            | ×              | 0 pF | V <sub>OL</sub> + 0.10            | V <sub>CCIO</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



## 4.2. PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin

| PICs Associated with DQS Strobe             | PIO within PIC | DDR Strobe (DQS) and Data (DQ) Pins |  |  |  |  |  |  |  |
|---------------------------------------------|----------------|-------------------------------------|--|--|--|--|--|--|--|
| For Left and Right Edges of the Device Only |                |                                     |  |  |  |  |  |  |  |
|                                             | А              | DQ                                  |  |  |  |  |  |  |  |
|                                             | В              | DQ                                  |  |  |  |  |  |  |  |
|                                             | С              | DQ                                  |  |  |  |  |  |  |  |
|                                             | D              | DQ                                  |  |  |  |  |  |  |  |
|                                             | А              | DQ                                  |  |  |  |  |  |  |  |
| P[L/R] [n-3]                                | В              | DQ                                  |  |  |  |  |  |  |  |
|                                             | С              | DQ                                  |  |  |  |  |  |  |  |
|                                             | D              | DQ                                  |  |  |  |  |  |  |  |
|                                             | А              | DQS (P)                             |  |  |  |  |  |  |  |
|                                             | В              | DQS (N)                             |  |  |  |  |  |  |  |
|                                             | С              | DQ                                  |  |  |  |  |  |  |  |
|                                             | D              | DQ                                  |  |  |  |  |  |  |  |
|                                             | А              | DQ                                  |  |  |  |  |  |  |  |
|                                             | В              | DQ                                  |  |  |  |  |  |  |  |
| רניהן [11+3]                                | С              | DQ                                  |  |  |  |  |  |  |  |
|                                             | D              | DQ                                  |  |  |  |  |  |  |  |

**Note**: "n" is a row PIC number.

## 4.3. **Pin Information Summary**

### 4.3.1. **LFE5UM/LFE5UM5G**

| Pin Information Summary     |        | LFE5<br>LFE5UI | 5UM/<br>M5G-25 | LFE5UM/LFE5UM5G-45 |             |              | LFE5UM/LFE5UM5G-85 |             |              |              |
|-----------------------------|--------|----------------|----------------|--------------------|-------------|--------------|--------------------|-------------|--------------|--------------|
| Pin Type                    |        | 285<br>csfBG   | 381<br>caBGA   | 285<br>csfBGA      | 381<br>caBG | 554<br>caBGA | 285<br>csfBGA      | 381<br>caBG | 554<br>caBGA | 756<br>caBGA |
|                             | Bank 0 | 6              | 24             | 6                  | 27          | 32           | 6                  | 27          | 32           | 56           |
|                             | Bank 1 | 6              | 32             | 6                  | 33          | 40           | 6                  | 33          | 40           | 48           |
|                             | Bank 2 | 21             | 32             | 21                 | 32          | 32           | 21                 | 34          | 32           | 48           |
| General Purpose             | Bank 3 | 28             | 32             | 28                 | 33          | 48           | 28                 | 33          | 48           | 64           |
| Inputs/Outputs per Bank     | Bank 4 | 0              | 0              | 0                  | 0           | 0            | 0                  | 0           | 14           | 24           |
|                             | Bank 6 | 26             | 32             | 26                 | 33          | 48           | 26                 | 33          | 48           | 64           |
|                             | Bank 7 | 18             | 32             | 18                 | 32          | 32           | 18                 | 32          | 32           | 48           |
|                             | Bank 8 | 13             | 13             | 13                 | 13          | 13           | 13                 | 13          | 13           | 13           |
| Total Single-Ended User I/O |        | 118            | 197            | 118                | 203         | 245          | 118                | 205         | 259          | 365          |
| VCC                         |        | 13             | 20             | 13                 | 20          | 24           | 13                 | 20          | 24           | 36           |
| VCCAUX (Core)               |        | 3              | 4              | 3                  | 4           | 9            | 3                  | 4           | 9            | 8            |
|                             | Bank 0 | 1              | 2              | 1                  | 2           | 3            | 1                  | 2           | 3            | 4            |
|                             | Bank 1 | 1              | 2              | 1                  | 2           | 3            | 1                  | 2           | 3            | 4            |
|                             | Bank 2 | 2              | 3              | 2                  | 3           | 4            | 2                  | 3           | 4            | 4            |
| VCCIO                       | Bank 3 | 2              | 3              | 2                  | 3           | 3            | 2                  | 3           | 3            | 4            |
|                             | Bank 4 | 0              | 0              | 0                  | 0           | 0            | 0                  | 0           | 2            | 2            |
|                             | Bank 6 | 2              | 3              | 2                  | 3           | 4            | 2                  | 3           | 4            | 4            |
|                             | Bank 7 | 2              | 3              | 2                  | 3           | 3            | 2                  | 3           | 3            | 4            |
|                             | Bank 8 | 2              | 2              | 2                  | 2           | 2            | 2                  | 2           | 2            | 2            |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.