# E.J. Lattice Semiconductor Corporation - <u>LFE5U-85F-7BG554C Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                       |
|--------------------------------|------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 21000                                                                        |
| Number of Logic Elements/Cells | 84000                                                                        |
| Total RAM Bits                 | 3833856                                                                      |
| Number of I/O                  | 259                                                                          |
| Number of Gates                |                                                                              |
| Voltage - Supply               | 1.045V ~ 1.155V                                                              |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                              |
| Package / Case                 | 554-FBGA                                                                     |
| Supplier Device Package        | 554-CABGA (23x23)                                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe5u-85f-7bg554c |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1. General Description

The ECP5/ECP5-5G family of FPGA devices is optimized to deliver high performance features such as an enhanced DSP architecture, high speed SERDES (Serializer/Deserializer), and high speed source synchronous interfaces, in an economical FPGA fabric. This combination is achieved through advances in device architecture and the use of 40 nm technology making the devices suitable for high-volume, highspeed, and low-cost applications.

The ECP5/ECP5-5G device family covers look-up-table (LUT) capacity to 84K logic elements and supports up to 365 user I/Os. The ECP5/ECP5-5G device family also offers up to 156 18 x 18 multipliers and a wide range of parallel I/O standards.

The ECP5/ECP5-5G FPGA fabric is optimized high performance with low power and low cost in mind. The ECP5/ ECP5-5G devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distributed and embedded memory, Phase-Locked Loops (PLLs), Delay-Locked Loops (DLLs), pre-engineered source synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption and dual-boot capabilities.

The pre-engineered source synchronous logic implemented in the ECP5/ECP5-5G device family supports a broad range of interface standards including DDR2/3, LPDDR2/3, XGMII, and 7:1 LVDS.

The ECP5/ECP5-5G device family also features high speed SERDES with dedicated Physical Coding Sublayer (PCS) functions. High jitter tolerance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular data protocols including PCI Express, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit De-emphasis with pre- and post-cursors, and Receive Equalization settings make the SERDES suitable for transmission and reception over various forms of media.

The ECP5/ECP5-5G devices also provide flexible, reliable and secure configuration options, such as dual-boot capability, bit-stream encryption, and TransFR field upgrade features.

ECP5-5G family devices have made some enhancement in the SERDES compared to ECP5UM devices. These enhancements increase the performance of the SERDES to up to 5 Gb/s data rate.

The ECP5-5G family devices are pin-to-pin compatible with the ECP5UM devices. These allows a migration path for users to port designs from ECP5UM to ECP5-5G devices to get higher performance. The Lattice Diamond<sup>™</sup> design software allows large complex designs to be efficiently implemented using the ECP5/ECP5-5G FPGA family. Synthesis library support for ECP5/ECP5-5G devices is available for popular logic synthesis tools. The Diamond tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the ECP5/ECP5-5G device. The tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) modules for the ECP5/ECP5-5G family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.

### 1.1. Features

- Higher Logic Density for Increased System Integration
  - 12K to 84K LUTs
  - 197 to 365 user programmable I/Os
- Embedded SERDES
  - 270 Mb/s, up to 3.2 Gb/s, SERDES interface (ECP5)
  - 270 Mb/s, up to 5.0 Gb/s, SERDES interface (ECP5-5G)
  - Supports eDP in RDR (1.62 Gb/s) and HDR (2.7 Gb/s)
  - Up to four channels per device: PCI Express, Ethernet (1GbE, SGMII, XAUI), and CPRI
- sysDSP™
  - Fully cascadable slice architecture
  - 12 to 160 slices for high performance multiply and accumulate
  - Powerful 54-bit ALU operations
  - Time Division Multiplexing MAC Sharing
  - Rounding and truncation
  - Each slice supports
    - Half 36 x 36, two 18 x 18 or four 9 x 9 multipliers
    - Advanced 18 x 36 MAC and 18 x 18 Multiply-Multiply-Accumulate (MMAC) operations
- Flexible Memory Resources
  - Up to 3.744 Mb sysMEM<sup>™</sup> Embedded Block RAM (EBR)
  - 194K to 669K bits distributed RAM
- sysCLOCK Analog PLLs and DLLs

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



- Four DLLs and four PLLs in LFE5-45 and LFE5-85; two DLLs and two PLLs in LFE5-25 and LFE5-12
- Pre-Engineered Source Synchronous I/O
  - DDR registers in I/O cells
  - Dedicated read/write levelling functionality
  - Dedicated gearing logic
  - Source synchronous standards support
    - ADC/DAC, 7:1 LVDS, XGMII
    - High Speed ADC/DAC devices
  - Dedicated DDR2/DDR3 and LPDDR2/LPDDR3 memory support with DQS logic, up to 800 Mb/s data-rate
- Programmable sysI/O<sup>™</sup> Buffer Supports Wide Range of Interfaces
  - On-chip termination
  - LVTTL and LVCMOS 33/25/18/15/12
  - SSTL 18/15 I, II
  - HSUL12
  - LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS

- subLVDS and SLVS, MIPI D-PHY input interfaces
- Flexible Device Configuration
  - Shared bank for configuration I/Os
  - SPI boot flash interface
  - Dual-boot images supported
  - Slave SPI
  - TransFR<sup>™</sup> I/O for simple field updates
- Single Event Upset (SEU) Mitigation Support
  - Soft Error Detect Embedded hard macro
  - Soft Error Correction Without stopping user operation
  - Soft Error Injection Emulate SEU event to debug system error handling
- System Level Support
  - IEEE 1149.1 and IEEE 1532 compliant
  - Reveal Logic Analyzer
  - On-chip oscillator for initialization and general use
  - 1.1 V core power supply for ECP5, 1.2 V core power supply for ECP5UM5G

| Device                              | LFE5UM-25<br>LFE5UM5G-25 | LFE5UM-45<br>LFE5UM5G-45 | LFE5UM-85<br>LFE5UM5G-85 | LFE5U-<br>12 | LFE5U-<br>25 | LFE5U-<br>45 | LFE5U-<br>85 |
|-------------------------------------|--------------------------|--------------------------|--------------------------|--------------|--------------|--------------|--------------|
| LUTs (K)                            | 24                       | 44                       | 84                       | 12           | 24           | 44           | 84           |
| sysMEM Blocks (18 Kb)               | 56                       | 108                      | 208                      | 32           | 56           | 108          | 208          |
| Embedded Memory (Kb)                | 1,008                    | 1944                     | 3744                     | 576          | 1,008        | 1944         | 3744         |
| Distributed RAM Bits (Kb)           | 194                      | 351                      | 669                      | 97           | 194          | 351          | 669          |
| 18 X 18 Multipliers                 | 28                       | 72                       | 156                      | 28           | 28           | 72           | 156          |
| SERDES (Dual/Channels)              | 1/2                      | 2/4                      | 2/4                      | 0            | 0            | 0            | 0            |
| PLLs/DLLs                           | 2/2                      | 4/4                      | 4/4                      | 2/2          | 2/2          | 4/4          | 4/4          |
| Packages (SERDES Channels /         | IO Count)                |                          |                          |              |              |              |              |
| 256 caBGA<br>(14 x 14 mm², 0.8 mm)  | _                        | _                        | -                        | 0/197        | 0/197        | 0/197        | _            |
| 285 csfBGA<br>(10 x 10 mm², 0.5 mm) | 2/118                    | 2/118                    | 2/118                    | 0/118        | 0/118        | 0/118        | 0/118        |
| 381 caBGA<br>(17 x 17 mm², 0.8 mm)  | 2/197                    | 4/203                    | 4/205                    | 0/197        | 0/197        | 0/203        | 0/205        |
| 554 caBGA<br>(23 x 23 mm², 0.8 mm)  | _                        | 4/245                    | 4/259                    | _            | _            | 0/245        | 0/259        |
| 756 caBGA<br>(27 x 27 mm², 0.8 mm)  | _                        | _                        | 4/365                    | _            | _            | _            | 0/365        |

#### Table 1.1. ECP5 and ECP5-5G Family Selection Guide

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



### 2.3. Routing

There are many resources provided in the ECP5/ECP5-5G devices to route signals individually or as busses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The ECP5/ECP5-5G family has an enhanced routing architecture that produces a compact design. The Diamond design software tool suites take the output of the synthesis tool and places and routes the design.

### 2.4. Clocking Structure

ECP5/ECP5-5G clocking structure consists of clock synthesis blocks (sysCLOCK PLL); balanced clock tree networks (PCLK and ECLK trees); and efficient clock logic modules (CLOCK DIVIDER and Dynamic Clock Select (DCS), Dynamic Clock Control (DCC) and DLL). All of these functions are described below.

#### 2.4.1. sysCLOCK PLL

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The devices in the ECP5/ECP5-5G family support two to four full-featured General Purpose PLLs. The sysCLOCK PLLs provide the ability to synthesize clock frequencies.

The architecture of the PLL is shown in Figure 2.5. A description of the PLL functionality follows.

CLKI is the reference frequency input to the PLL and its source can come from two different external CLK inputs or from internal routing. A non-glitchless 2-to-1 input multiplexor is provided to dynamically select between two different external reference clock sources. The CLKI input feeds into the input Clock Divider block.

CLKFB is the feedback signal to the PLL which can come from internal feedback path, routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The PLL has four clock outputs CLKOP, CLKOS, CLKOS2 and CLKOS3. Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the primary clock network. Only CLKOP and CLKOS outputs can go to the edge clock network.

The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock. This phase shift can be either programmed during configuration or can be adjusted dynamically using the PHASESEL, PHASEDIR, PHASESTEP, and PHASELOADREG ports.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected.





© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice





Figure 2.8. Edge Clock Sources per Bank

The edge clocks have low injection delay and low skew. They are used for DDR Memory or Generic DDR interfaces. For detailed information on Edge Clock connections, refer to ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263).

### 2.6. Clock Dividers

ECP5/ECP5-5G devices have two clock dividers, one on the left side and one on the right side of the device. These are intended to generate a slower-speed system clock from a high-speed edge clock. The block operates in a  $\div 2$ ,  $\div 3.5$  mode and maintains a known phase relationship between the divided down clock and the high-speed clock based on the release of its reset signal.

The clock dividers can be fed from selected PLL outputs, external primary clock pins multiplexed with the DDRDEL Slave Delay or from routing. The clock divider outputs serve as primary clock sources and feed into the clock distribution network. The Reset (RST) control signal resets input and asynchronously forces all outputs to low. The SLIP signal slips the outputs one cycle relative to the input clock. For further information on clock dividers, refer to ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263). Figure 2.9 shows the clock divider connections.



Figure 2.9. ECP5/ECP5-5G Clock Divider Sources



In Figure 2.15, note that A\_ALU, B\_ALU and C\_ALU are internal signals generated by combining bits from AA, AB, BA BB and C inputs. For further information, refer to ECP5 and ECP5-5G sysDSP Usage Guide (TN1267).

The ECP5/ECP5-5G sysDSP block supports the following basic elements.

- MULT (Multiply)
- MAC (Multiply, Accumulate)
- MULTADDSUB (Multiply, Addition/Subtraction)
- MULTADDSUBSUM (Multiply, Addition/Subtraction, Summation)

Table 2.7 shows the capabilities of each of the ECP5/ECP5-5G slices versus the above functions.

#### Table 2.7. Maximum Number of Elements in a Slice

| Width of Multiply | x9 | x18 | x36 |
|-------------------|----|-----|-----|
| MULT              | 4  | 2   | 1/2 |
| MAC               | 1  | 1   | -   |
| MULTADDSUB        | 2  | 1   | -   |
| MULTADDSUBSUM     | 1* | 1/2 | _   |

\*Note: One slice can implement 1/2 9x9 m9x9addsubsum and two m9x9addsubsum with two slices.

Some options are available in the four elements. The input register in all the elements can be directly loaded or can be loaded as a shift register from previous operand registers. By selecting "dynamic operation" the following operations are possible:

- In the Add/Sub option the Accumulator can be switched between addition and subtraction on every cycle.
- The loading of operands can switch between parallel and serial operations.

For further information, refer to ECP5 and ECP5-5G sysDSP Usage Guide (TN1267).

### 2.10. Programmable I/O Cells

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the ECP5/ECP5-5G devices, the Programmable I/O cells (PIC) are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the ECP5/ECP5-5G devices, two adjacent PIOs can be combined to provide a complementary output driver pair. All PIO pairs can implement differential receivers. Half of the PIO pairs on the left and right edges of these devices can be configured as true LVDS transmit pairs.



#### 2.11.1.1. Input FIFO

The ECP5/ECP5-5G PIO has dedicated input FIFO per single-ended pin for input data register for DDR Memory interfaces. The FIFO resides before the gearing logic. It transfers data from DQS domain to continuous ECLK domain. On the Write side of the FIFO, it is clocked by DQS clock which is the delayed version of the DQS Strobe signal from DDR memory. On the Read side of FIFO, it is clocked by ECLK. ECLK may be any high speed clock with identical frequency as DQS (the frequency of the memory chip). Each DQS group has one FIFO control block. It distributes FIFO read/write pointer to every PIC in same DQS group. DQS Grouping and DQS Control Block is described in DDR Memory Support section on page 35.

| Name                 | Туре   | Description                                                |
|----------------------|--------|------------------------------------------------------------|
| D                    | Input  | High Speed Data Input                                      |
| Q[1:0]/Q[3:0]/Q[6:0] | Output | Low Speed Data to the device core                          |
| RST                  | Input  | Reset to the Output Block                                  |
| SCLK                 | Input  | Slow Speed System Clock                                    |
| ECLK                 | Input  | High Speed Edge Clock                                      |
| DQS                  | Input  | Clock from DQS control Block used to clock DDR memory data |
| ALIGNWD              | Input  | Data Alignment signal from device core.                    |

#### Table 2.8. Input Block Port Description

#### 2.11.2. Output Register Block

The output register block registers signal from the core of the device before they are passed to the sysIO buffers.

ECP5/ECP5-5G output data path has output programmable flip flops and output gearing logic. On the left and right sides, the output register block can support 1x, 2x and 7:1 gearing enabling high speed DDR interfaces and DDR memory interfaces. On the top side, the banks support 1x gearing. ECP5/ECP5-5G output data path diagram is shown in Figure 2.19. The programmable delay cells are also available in the output data path.

For detailed description of the output register block modes and usage, refer to ECP5 and ECP5-5G High-Speed I/O Interface (TN1265).



Figure 2.19. Output Register Block on Top Side





Figure 2.27. SERDES/PCS Duals (LFE5UM/LFE5UM5G-85)

| Standard                                       | Data Rate (Mb/s)                                           | Number of General/Link Width | Encoding Style |
|------------------------------------------------|------------------------------------------------------------|------------------------------|----------------|
| PCI Express 1.1 and 2.0                        | 2500                                                       | x1, x2, x4                   | 8b10b          |
| 2.02                                           | 5000 <sup>2</sup>                                          | x1, x2                       | 8b10b          |
| Gigabit Ethernet                               | 1250                                                       | x1                           | 8b10b          |
| COMU                                           | 1250                                                       | x1                           | 8b10b          |
| SGMII                                          | 2500                                                       | x1                           | 8b10b          |
| XAUI                                           | 3125                                                       | x4                           | 8b10b          |
| CPRI-1<br>CPRI-2<br>CPRI-3<br>CPRI-4<br>CPRI-5 | 614.4<br>1228.8<br>2457.6<br>3072.0<br>4915.2 <sup>2</sup> | x1                           | 8b10b          |
| SD-SDI (259M, 344M) 1                          | 270                                                        | x1                           | NRZI/Scrambled |
| HD-SDI (292M)                                  | 1483.5<br>1485                                             | x1                           | NRZI/Scrambled |
| 3G-SDI (424M)                                  | 2967<br>2970                                               | x1                           | NRZI/Scrambled |
|                                                | 5000                                                       | _                            | _              |
| JESD204A/B                                     | 3125                                                       | x1                           | 8b/10b         |

#### Notes:

1. For SD-SDI rate, the SERDES is bypassed and SERDES input signals are directly connected to the FPGA routing.

2. For ECP5-5G family devices only.



#### 2.15.3. SERDES Client Interface Bus

The SERDES Client Interface (SCI) is an IP interface that allows the user to change the configuration thru this interface. This is useful when the user needs to fine-tune some settings, such as input and output buffer that need to be optimized based on the channel characteristics. It is a simple register configuration interface that allows SERDES/PCS configuration without power cycling the device.

The Diamond design tools support all modes of the PCS. Most modes are dedicated to applications associated with a specific industry standard data protocol. Other more general purpose modes allow users to define their own operation. With these tools, the user can define the mode for each dual in a design.

Popular standards such as 10 Gb Ethernet, x4 PCI Express and 4x Serial RapidIO can be implemented using IP (available through Lattice), with two duals (Four SERDES channels and PCS) and some additional logic from the core.

The LFE5UM/LFE5UM5G devices support a wide range of protocols. Within the same dual, the LFE5UM/ LFE5UM5G devices support mixed protocols with semi-independent clocking as long as the required clock frequencies are integer x1, x2, or x11 multiples of each other. Table 2.15 lists the allowable combination of primary and secondary protocol combinations.

### 2.16. Flexible Dual SERDES Architecture

The LFE5UM/LFE5UM5G SERDES architecture is a dual channel-based architecture. For most SERDES settings and standards, the whole dual (consisting of two SERDES channels) is treated as a unit. This helps in silicon area savings, better utilization, higher granularity on clock/SERDES channel and overall lower cost.

However, for some specific standards, the LFE5UM/LFE5UM5G dual-channel architecture provides flexibility; more than one standard can be supported within the same dual.

Table 2.15 lists the standards that can be mixed and matched within the same dual. In general, the SERDES standards whose nominal data rates are either the same or a defined subset of each other, can be supported within the same dual. The two Protocol columns of the table define the different combinations of protocols that can be implemented together within a Dual.

| Protocol        |      | Protocol          |
|-----------------|------|-------------------|
| PCI Express 1.1 | with | SGMII             |
| PCI Express 1.1 | with | Gigabit Ethernet  |
| CPRI-3          | with | CPRI-2 and CPRI-1 |
| 3G-SDI          | with | HD-SDI and SD-SDI |

#### Table 2.15. LFE5UM/LFE5UM5G Mixed Protocol Support

There are some restrictions to be aware of when using spread spectrum clocking. When a dual shares a PCI Express x1 channel with a non-PCI Express channel, ensure that the reference clock for the dual is compatible with all protocols within the dual. For example, a PCI Express spread spectrum reference clock is not compatible with most Gigabit Ethernet applications because of tight CTC ppm requirements.

While the LFE5UM/LFE5UM5G architecture will allow the mixing of a PCI Express channel and a Gigabit Ethernet, or SGMII channel within the same dual, using a PCI Express spread spectrum clocking as the transmit reference clock will cause a violation of the Gigabit Ethernet, and SGMII transmit jitter specifications.

For further information on SERDES, refer to ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261).

### 2.17. IEEE 1149.1-Compliant Boundary Scan Testability

All ECP5/ECP5-5G devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant Test Access Port (TAP). This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port uses VCCIO8 for power supply.

For more information, refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260).



### 3.10. Supply Current (Standby)

Over recommended operating conditions.

#### Table 3.8. ECP5/ECP5-5G Supply Current (Standby)

| Symbol             | Parameter                                 | Device                                            | Typical                                           | Unit |
|--------------------|-------------------------------------------|---------------------------------------------------|---------------------------------------------------|------|
|                    |                                           | LFE5U-12F/ LFE5U-25F/ LFE5UM-25F                  | 77                                                | mA   |
|                    |                                           | LFE5UM5G-25F                                      | 77                                                | mA   |
|                    | Core Dower Supply Current                 | LFE5U-45F/ LFE5UM-45F                             | 116                                               | mA   |
| I <sub>CC</sub>    | Core Power Supply Current                 | LFE5UM5G-45F                                      | 116                                               | mA   |
|                    |                                           | LFE5U-85F/ LFE5UM-85F                             | 212                                               | mA   |
|                    |                                           | LFE5UM5G-85F                                      | 212                                               | mA   |
|                    |                                           | LFE5U-12F/ LFE5U-25F/ LFE5UM-25F/<br>LFE5UM5G-25F | 16                                                | mA   |
| I <sub>CCAUX</sub> | Auxiliary Power Supply Current            | LFE5U-45F/ LFE5UM-45F/ LFE5UM5G-45F               | 17                                                | mA   |
|                    |                                           | LFE5U-85F/ LFE5UM-85F/ LFE5UM5G-85F               | 77<br>77<br>116<br>116<br>212<br>212<br>212<br>16 | mA   |
|                    |                                           | LFE5U-12F/ LFE5U-25F/ LFE5UM-25F/<br>LFE5UM5G-25F | 0.5                                               | mA   |
| I <sub>CCIO</sub>  | Bank Power Supply Current (Per Bank)      | LFE5U-45F/ LFE5UM-45F/ LFE5UM5G-45F               | 0.5                                               | mA   |
|                    |                                           | LFE5U-85F/ LFE5UM-85F/ LFE5UM5G-85F               | 0.5                                               | mA   |
|                    |                                           | LFE5UM-25F                                        | 11                                                | mA   |
|                    | SERDES Power Supply Current (Per<br>Dual) | LFE5UM5G-25F                                      | 12                                                | mA   |
|                    |                                           | LFE5UM-45F                                        | 9.5                                               | mA   |
| I <sub>CCA</sub>   |                                           | LFE5UM5G-45F                                      | 11                                                | mA   |
|                    |                                           | LFE5UM-85F                                        | 9.5                                               | mA   |
|                    |                                           | LFE5UM5G-85F                                      | 11                                                | mA   |

Notes:

- For further information on supply current, see the list of technical documentation in Supplemental Information section on page 102.
- Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the V<sub>CCIO</sub> or GND.

• Frequency 0 Hz.

- Pattern represents a "blank" configuration data file.
- T<sub>J</sub> = 85 °C, power supplies at nominal voltage.
- To determine the ECP5/ECP5-5G peak start-up current, use the Power Calculator tool in the Lattice Diamond Design Software.



### 3.14.6. LVPECL33

The ECP5/ECP5-5G devices support the differential LVPECL standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3.3 is one possible solution for point-to-point signals.





Over recommended operating conditions.

| Parameter         | Description                    | Typical | Unit |
|-------------------|--------------------------------|---------|------|
| V <sub>CCIO</sub> | Output Driver Supply (±5%)     | 3.30    | V    |
| Z <sub>OUT</sub>  | Driver Impedance               | 10      | Ω    |
| Rs                | Driver Series Resistor (±1%)   | 93      | Ω    |
| R <sub>P</sub>    | Driver Parallel Resistor (±1%) | 196     | Ω    |
| R <sub>T</sub>    | Receiver Termination (±1%)     | 100     | Ω    |
| V <sub>OH</sub>   | Output High Voltage            | 2.05    | V    |
| V <sub>OL</sub>   | Output Low Voltage             | 1.25    | V    |
| V <sub>OD</sub>   | Output Differential Voltage    | 0.80    | V    |
| V <sub>CM</sub>   | Output Common Mode Voltage     | 1.65    | V    |
| ZBACK             | Back Impedance                 | 100.5   | Ω    |
| I <sub>DC</sub>   | DC Output Current              | 12.11   | mA   |

#### Table 3.16. LVPECL33 DC Conditions

Note: For input buffer, see LVDS Table 3.13 on page 55.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.





### 3.14.7. MLVDS25

The ECP5/ECP5-5G devices support the differential MLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The MLVDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3.4 is one possible solution for MLVDS standard implementation. Resistor values in the figure are industry standard values for 1% resistors.



Figure 3.4. MLVDS25 (Multipoint Low Voltage Differential Signaling)

| Parameter         | Description                    | Тур     | Typical |      |  |
|-------------------|--------------------------------|---------|---------|------|--|
| Parameter         | Description                    | Zo=50 Ω | Zo=70 Ω | Unit |  |
| V <sub>CCIO</sub> | Output Driver Supply (±5%)     | 2.50    | 2.50    | V    |  |
| Z <sub>OUT</sub>  | Driver Impedance               | 10.00   | 10.00   | Ω    |  |
| R <sub>s</sub>    | Driver Series Resistor (±1%)   | 35.00   | 35.00   | Ω    |  |
| R <sub>TL</sub>   | Driver Parallel Resistor (±1%) | 50.00   | 70.00   | Ω    |  |
| R <sub>TR</sub>   | Receiver Termination (±1%)     | 50.00   | 70.00   | Ω    |  |
| V <sub>он</sub>   | Output High Voltage            | 1.52    | 1.60    | V    |  |
| V <sub>OL</sub>   | Output Low Voltage             | 0.98    | 0.90    | V    |  |
| V <sub>OD</sub>   | Output Differential Voltage    | 0.54    | 0.70    | V    |  |
| V <sub>CM</sub>   | Output Common Mode Voltage     | 1.25    | 1.25    | V    |  |
| I <sub>DC</sub>   | DC Output Current              | 21.74   | 20.00   | mA   |  |

#### Table 3.17. MLVDS25 DC Conditions

Note: For input buffer, see LVDS Table 3.13 on page 55.

FPGA-DS-02012-1.9



### 3.15. Typical Building Block Function Performance

#### Table 3.19. Pin-to-Pin Performance

| Function        | –8 Timing | Unit |
|-----------------|-----------|------|
| Basic Functions |           |      |
| 16-Bit Decoder  | 5.06      | ns   |
| 32-Bit Decoder  | 6.08      | ns   |
| 64-Bit Decoder  | 5.06      | ns   |
| 4:1 Mux         | 4.45      | ns   |
| 8:1 Mux         | 4.63      | ns   |
| 16:1 Mux        | 4.81      | ns   |
| 32:1 Mux        | 4.85      | ns   |

Notes:

1. I/Os are configured with LVCMOS25 with V<sub>CCIO</sub>=2.5, 12 mA drive.

2. These functions were generated using Lattice Diamond design software tool. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device.

3. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from Lattice Diamond design software tool.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

FPGA-DS-02012-1.9



### 3.17. Maximum I/O Buffer Speed

Over recommended operating conditions.

#### Table 3.21. ECP5/ECP5-5G Maximum I/O Buffer Speed

| Buffer                          | Description                                      | Max | Unit |
|---------------------------------|--------------------------------------------------|-----|------|
| Maximum Input Frequency         | ·                                                | ·   |      |
| LVDS25                          | LVDS, V <sub>CCIO</sub> = 2.5 V                  | 400 | MHz  |
| MLVDS25                         | MLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V       | 400 | MHz  |
| BLVDS25                         | BLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V       | 400 | MHz  |
| MIPI D-PHY (HS Mode)            | MIPI Video                                       | 400 | MHz  |
| SLVS                            | SLVS similar to MIPI                             | 400 | MHz  |
| Mini LVDS                       | Mini LVDS                                        | 400 | MHz  |
| LVPECL33                        | LVPECL, Emulated, V <sub>CCIO</sub> = 3.3 V      | 400 | MHz  |
| SSTL18 (all supported classes)  | SSTL_18 class I, II, V <sub>CCIO</sub> = 1.8 V   | 400 | MHz  |
| SSTL15 (all supported classes)  | SSTL_15 class I, II, V <sub>CCIO</sub> = 1.5 V   | 400 | MHz  |
| SSTL135 (all supported classes) | SSTL_135 class I, II, V <sub>CCIO</sub> = 1.35 V | 400 | MHz  |
| HSUL12 (all supported classes)  | HSUL_12 class I, II, V <sub>CCIO</sub> = 1.2 V   | 400 | MHz  |
| LVTTL33                         | LVTTL, V <sub>CCIO</sub> = 3.3 V                 | 200 | MHz  |
| LVCMOS33                        | LVCMOS, V <sub>CCIO</sub> = 3.3 V                | 200 | MHz  |
| LVCMOS25                        | LVCMOS, V <sub>CCIO</sub> = 2.5 V                | 200 | MHz  |
| LVCMOS18                        | LVCMOS, V <sub>CCIO</sub> = 1.8 V                | 200 | MHz  |
| LVCMOS15                        | LVCMOS 1.5, V <sub>CCIO</sub> = 1.5 V            | 200 | MHz  |
| LVCMOS12                        | LVCMOS 1.2, V <sub>CCIO</sub> = 1.2 V            | 200 | MHz  |
| Maximum Output Frequency        |                                                  |     |      |
| LVDS25E                         | LVDS, Emulated, V <sub>CCIO</sub> = 2.5 V        | 150 | MHz  |
| LVDS25                          | LVDS, V <sub>CCIO</sub> = 2.5 V                  | 400 | MHz  |
| MLVDS25                         | MLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V       | 150 | MHz  |
| BLVDS25                         | BLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V       | 150 | MHz  |
| LVPECL33                        | LVPECL, Emulated, V <sub>CCIO</sub> = 3.3 V      | 150 | MHz  |
| SSTL18 (all supported classes)  | SSTL_18 class I, II, V <sub>CCIO</sub> = 1.8 V   | 400 | MHz  |
| SSTL15 (all supported classes)  | SSTL_15 class I, II, V <sub>CCIO</sub> = 1.5 V   | 400 | MHz  |
| SSTL135 (all supported classes) | SSTL_135 class I, II, V <sub>CCIO</sub> = 1.35 V | 400 | MHz  |
| HSUL12 (all supported classes)  | HSUL12 class I, II, V <sub>CCI0</sub> = 1.2 V    | 400 | MHz  |
| LVTTL33                         | LVTTL, VCCIO = 3.3 V                             | 150 | MHz  |
| LVCMOS33 (For all drives)       | LVCMOS, 3.3 V                                    | 150 | MHz  |
| LVCMOS25 (For all drives)       | LVCMOS, 2.5 V                                    | 150 | MHz  |
| LVCMOS18 (For all drives)       | LVCMOS, 1.8 V                                    | 150 | MHz  |
| LVCMOS15 (For all drives)       | LVCMOS, 1.5 V                                    | 150 | MHz  |
| LVCMOS12 (For all drives)       | LVCMOS, 1.2 V                                    | 150 | MHz  |

Notes:

1. These maximum speeds are characterized but not tested on every device.

- 2. Maximum I/O speed for differential output standards emulated with resistors depends on the layout.
- 3. LVCMOS timing is measured with the load specified in Switching Test Conditions, Table 3.44 on page 90.
- 4. All speeds are measured at fast slew.
- 5. Actual system operation may vary depending on user logic implementation.
- 6. Maximum data rate equals 2 times the clock rate when utilizing DDR.



### 3.18. External Switching Characteristics

Over recommended commercial operating conditions.

#### Table 3.22. ECP5/ECP5-5G External Switching Characteristics

| Devenueter             | Description                                                       | Devies         | -8        |     | -7    |     | -6   |     | l l mit |
|------------------------|-------------------------------------------------------------------|----------------|-----------|-----|-------|-----|------|-----|---------|
| Parameter              | Description                                                       | Device         | Min       | Max | Min   | Max | Min  | Max | Unit    |
| Clocks                 |                                                                   |                |           |     |       |     |      |     |         |
| Primary Clock          | Primary Clock                                                     |                |           |     |       |     |      |     |         |
| f <sub>MAX_PRI</sub>   | Frequency for Primary Clock Tree                                  | _              | —         | 370 | —     | 303 | _    | 257 | MHz     |
| t <sub>w_pri</sub>     | Clock Pulse Width for Primary<br>Clock                            | _              | 0.8       | —   | 0.9   | —   | 1.0  | —   | ns      |
| t <sub>skew_pri</sub>  | Primary Clock Skew within a<br>Device                             | -              | -         | 420 | _     | 462 | -    | 505 | ps      |
| Edge Clock             |                                                                   |                | -         |     |       |     |      |     |         |
| f <sub>MAX_EDGE</sub>  | Frequency for Edge Clock Tree                                     | —              | _         | 400 | —     | 350 | _    | 312 | MHz     |
| tw_edge                | Clock Pulse Width for Edge Clock                                  | _              | 1.175     | _   | 1.344 | _   | 1.50 | —   | ns      |
| t <sub>skew_edge</sub> | Edge Clock Skew within a Bank                                     | -              | -         | 160 | -     | 180 | -    | 200 | ps      |
| Generic SDR In         | put                                                               |                |           |     | •     |     |      |     | •       |
| General I/O Pin        | Parameters Using Dedicated Primary (                              | Clock Input w  | ithout PL | L   |       |     |      |     |         |
| t <sub>co</sub>        | Clock to Output - PIO Output<br>Register                          | All<br>Devices | -         | 5.4 | -     | 6.1 | -    | 6.8 | ns      |
| t <sub>su</sub>        | Clock to Data Setup - PIO Input<br>Register                       | All<br>Devices | 0         | _   | 0     | _   | 0    | _   | ns      |
| t <sub>H</sub>         | Clock to Data Hold - PIO Input<br>Register                        | All<br>Devices | 2.7       | -   | 3     | -   | 3.3  | _   | ns      |
| t <sub>su_del</sub>    | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | All<br>Devices | 1.2       | -   | 1.33  | -   | 1.46 | _   | ns      |
| t <sub>h_del</sub>     | Clock to Data Hold - PIO Input<br>Register with Data Input Delay  | All<br>Devices | 0         | _   | 0     | _   | 0    | _   | ns      |
| f <sub>MAX_IO</sub>    | Clock Frequency of I/O and PFU Register                           | All<br>Devices | -         | 400 | _     | 350 | -    | 312 | MHz     |
| General I/O Pin        | Parameters Using Dedicated Primary (                              | Clock Input w  | ith PLL   |     |       |     |      |     |         |
| t <sub>copll</sub>     | Clock to Output - PIO Output<br>Register                          | All<br>Devices | _         | 3.5 | _     | 3.8 | _    | 4.1 | ns      |
| t <sub>supll</sub>     | Clock to Data Setup - PIO Input<br>Register                       | All<br>Devices | 0.7       | _   | 0.78  |     | 0.85 | _   | ns      |
| t <sub>HPLL</sub>      | Clock to Data Hold - PIO Input                                    |                | 0.8       | _   | 0.89  | -   | 0.98 | _   | ns      |
| t <sub>su_delpll</sub> | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | All<br>Devices | 1.6       | _   | 1.78  | _   | 1.95 | _   | ns      |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



### 3.19. sysCLOCK PLL Timing

Over recommended operating conditions.

| Parameter                      | Descriptions                                                         | Conditions                 | Min   | Max   | Units      |  |
|--------------------------------|----------------------------------------------------------------------|----------------------------|-------|-------|------------|--|
| f <sub>IN</sub>                | Input Clock Frequency (CLKI, CLKFB)                                  | _                          | 8     | 400   | MHz        |  |
| f <sub>out</sub>               | Output Clock Frequency (CLKOP, CLKOS)                                | —                          | 3.125 | 400   | MHz        |  |
| f <sub>vco</sub>               | PLL VCO Frequency                                                    | —                          | 400   | 800   | MHz        |  |
| $f_{\text{PFD}}{}^3$           | Phase Detector Input Frequency                                       | _                          | 10    | 400   | MHz        |  |
| AC Characteris                 | itics                                                                |                            |       |       |            |  |
| t <sub>DT</sub>                | Output Clock Duty Cycle                                              | _                          | 45    | 55    | %          |  |
| t <sub>PH4</sub>               | Output Phase Accuracy                                                | _                          | -5    | 5     | %          |  |
|                                |                                                                      | f <sub>o∪T</sub> ≥ 100 MHz | _     | 100   | ps p-p     |  |
|                                | Output Clock Period Jitter                                           | f <sub>о∪т</sub> < 100 MHz | _     | 0.025 | UIPP       |  |
|                                |                                                                      | f <sub>o∪T</sub> ≥ 100 MHz | _     | 200   | ps p-p     |  |
| t <sub>opjit</sub> 1           | Output Clock Cycle-to-Cycle Jitter                                   | f <sub>о∪т</sub> < 100 MHz | _     | 0.050 | UIPP       |  |
|                                |                                                                      | f <sub>PFD</sub> ≥ 100 MHz | _     | 200   | ps p-p     |  |
|                                | Output Clock Phase Jitter                                            | f <sub>PFD</sub> < 100 MHz | _     | 0.011 | UIPP       |  |
| t <sub>spo</sub>               | Static Phase Offset                                                  | Divider ratio =<br>integer | _     | 400   | ps p-p     |  |
| t <sub>w</sub>                 | Output Clock Pulse Width                                             | At 90% or 10%              | 0.9   | _     | ns         |  |
| t <sub>LOCK</sub> <sup>2</sup> | PLL Lock-in Time                                                     | _                          | _     | 15    | ms         |  |
| t <sub>UNLOCK</sub>            | PLL Unlock Time                                                      | _                          | _     | 50    | ns         |  |
| _                              |                                                                      | f <sub>PFD</sub> ≥ 20 MHz  | _     | 1,000 | ps p-p     |  |
| t <sub>IPJIT</sub>             | Input Clock Period Jitter                                            | f <sub>PFD</sub> < 20 MHz  | _     | 0.02  | UIPP       |  |
| t <sub>HI</sub>                | Input Clock High Time                                                | 90% to 90%                 | 0.5   | _     | ns         |  |
| t <sub>LO</sub>                | Input Clock Low Time                                                 | 10% to 10%                 | 0.5   | _     | ns         |  |
| t <sub>RST</sub>               | RST/ Pulse Width                                                     | _                          | 1     | _     | ms         |  |
| t <sub>rstrec</sub>            | RST Recovery Time                                                    | _                          | 1     | —     | ns         |  |
| t <sub>load_reg</sub>          | Min Pulse for CIB_LOAD_REG                                           | _                          | 10    | _     | ns         |  |
| t <sub>rotate-setup</sub>      | Min time for CIB dynamic phase controls to be stable fore CIB_ROTATE | _                          | 5     | -     | ns         |  |
| t <sub>rotate-wd</sub>         | Min pulse width for CIB_ROTATE to maintain "0" or                    | _                          | 4     | -     | VCO cycles |  |

Notes:

1. Jitter sample is taken over 10,000 samples for Periodic jitter, and 2,000 samples for Cycle-to-Cycle jitter of the primary PLL output with clean reference clock with no additional I/O toggling.

2. Output clock is valid after  $t_{LOCK}$  for PLL reset and dynamic delay adjustment.

3. Period jitter and cycle-to-cycle jitter numbers are guaranteed for  $f_{PFD} > 10$  MHz. For  $f_{PFD} < 10$  MHz, the jitter numbers may not be met in certain conditions.



### 3.24. SERDES External Reference Clock

The external reference clock selection and its interface are a critical part of system applications for this product. Table 3.29 specifies reference clock requirements, over the full range of operating conditions.

| Symbol                        | Description                                     | Min   | Тур     | Max                       | Unit                    |  |
|-------------------------------|-------------------------------------------------|-------|---------|---------------------------|-------------------------|--|
| F <sub>REF</sub>              | Frequency range                                 | 50    | —       | 320                       | MHz                     |  |
| F <sub>REF-PPM</sub>          | Frequency tolerance <sup>1</sup>                | -1000 | —       | 1000                      | ppm                     |  |
| V <sub>REF-IN-SE</sub>        | Input swing, single-ended clock <sup>2, 4</sup> | 200   | —       | V <sub>CCAUXA</sub>       | тV, р-р                 |  |
| V <sub>REF-IN-DIFF</sub>      | Input swing, differential clock                 | 200   | _       | 2*V <sub>CCAUXA</sub>     | mV, p-p<br>differential |  |
| V <sub>REF-IN</sub>           | Input levels                                    | 0     | —       | V <sub>CCAUXA</sub> + 0.4 | V                       |  |
| D <sub>REF</sub>              | Duty cycle <sup>3</sup>                         | 40    | —       | 60                        | %                       |  |
| T <sub>REF-R</sub>            | Rise time (20% to 80%)                          | 200   | 500     | 1000                      | ps                      |  |
| T <sub>REF-F</sub>            | Fall time (80% to 20%)                          | 200   | 500     | 1000                      | ps                      |  |
| Z <sub>REF-IN-TERM-DIFF</sub> | Differential input termination                  | -30%  | 100/HiZ | +30%                      | Ω                       |  |
| C <sub>REF-IN-CAP</sub>       | Input capacitance                               | _     | _       | 7                         | pF                      |  |

Table 3.29. External Reference Clock Specification (refclkp/refclkn)

#### Notes:

1. Depending on the application, the PLL\_LOL\_SET and CDR\_LOL\_SET control registers may be adjusted for other tolerance values as described in ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261).

- 2. The signal swing for a single-ended input clock must be as large as the p-p differential swing of a differential input clock to get the same gain at the input receiver. With single-ended clock, a reference voltage needs to be externally connected to CLKREFN pin, and the input voltage needs to be swung around this reference voltage.
- 3. Measured at 50% amplitude.
- 4. Single-ended clocking is achieved by applying a reference voltage V<sub>REF</sub> on REFCLKN input, with the clock applied to REFCLKP input pin. V<sub>REF</sub> should be set to mid-point of the REFCLKP voltage swing.



Figure 3.14. SERDES External Reference Clock Waveforms

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### 3.31. sysCONFIG Port Timing Specifications

Over recommended operating conditions.

#### Table 3.42. ECP5/ECP5-5G sysCONFIG Port Timing Specifications

| Symbol                      | Parameter                                                                                                                                |                          | Min | Max | Unit |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----|-----|------|
| POR, Confi                  | guration Initialization, and Wakeup                                                                                                      | I                        | 1   | 1   | 1    |
| t <sub>ICFG</sub>           | Time from the Application of $V_{CC, V}$ V <sub>CCAUX</sub> or V <sub>CCI08</sub><br>(whichever is the last) to the rising edge of INITN | -                        | _   | 33  | ms   |
| t <sub>VMC</sub>            | Time from $t_{ICFG}$ to the valid Master CCLK                                                                                            | _                        | _   | 5   | us   |
| t <sub>cz</sub>             | CCLK from Active to High-Z                                                                                                               | _                        | _   | 300 | ns   |
| Master CCI                  | LK                                                                                                                                       | T                        | 1   | 1   | 1    |
| f <sub>MCLK</sub>           | Frequency                                                                                                                                | All selected frequencies | -20 | 20  | %    |
| t <sub>MCLK-DC</sub>        | Duty Cycle                                                                                                                               | All selected frequencies | 40  | 60  | %    |
| All Configu                 | ration Modes                                                                                                                             |                          |     |     |      |
| t <sub>PRGM</sub>           | PROGRAMN LOW pulse accepted                                                                                                              | _                        | 110 | _   | ns   |
| t <sub>PRGMRJ</sub>         | PROGRAMN LOW pulse rejected                                                                                                              | _                        | _   | 50  | ns   |
| t <sub>INITL</sub>          | INITN LOW time                                                                                                                           | _                        | _   | 55  | ns   |
| t <sub>dppint</sub>         | PROGRAMN LOW to INITN LOW                                                                                                                | _                        | _   | 70  | ns   |
| <b>t</b> <sub>DPPDONE</sub> | PROGRAMN LOW to DONE LOW                                                                                                                 | _                        | _   | 80  | ns   |
| t <sub>IODISS</sub>         | PROGRAMN LOW to I/O Disabled                                                                                                             | _                        | _   | 150 | ns   |
| Slave SPI                   |                                                                                                                                          | T                        | 1   |     | 1    |
| f <sub>CCLK</sub>           | CCLK input clock frequency                                                                                                               | _                        | _   | 60  | MHz  |
| t <sub>CCLKH</sub>          | CCLK input clock pulsewidth HIGH                                                                                                         | _                        | 6   | _   | ns   |
| t <sub>cclkl</sub>          | CCLK input clock pulsewidth LOW                                                                                                          | _                        | 6   | _   | ns   |
| t <sub>stsu</sub>           | CCLK setup time                                                                                                                          | _                        | 1   | _   | ns   |
| t <sub>sth</sub>            | CCLK hold time                                                                                                                           | _                        | 1   | _   | ns   |
| t <sub>sтсо</sub>           | CCLK falling edge to valid output                                                                                                        | _                        | _   | 10  | ns   |
| t <sub>stoz</sub>           | CCLK falling edge to valid disable                                                                                                       | -                        | _   | 10  | ns   |
| t <sub>stov</sub>           | CCLK falling edge to valid enable                                                                                                        | _                        | _   | 10  | ns   |
| t <sub>scs</sub>            | Chip Select HIGH time                                                                                                                    | -                        | 25  | _   | ns   |
| t <sub>scss</sub>           | Chip Select setup time                                                                                                                   | _                        | 3   | _   | ns   |
| t <sub>scsн</sub>           | Chip Select hold time                                                                                                                    | _                        | 3   | _   | ns   |
| Master SPI                  |                                                                                                                                          | ,                        | ,   |     |      |
| f <sub>CCLK</sub>           | Max selected CCLK output frequency                                                                                                       | _                        | _   | 62  | MHz  |
| t <sub>cclкн</sub>          | CCLK output clock pulse width HIGH                                                                                                       | _                        | 3.5 | _   | ns   |
| t <sub>CCLKL</sub>          | CCLK output clock pulse width LOW                                                                                                        | _                        | 3.5 | _   | ns   |
| t <sub>stsu</sub>           | CCLK setup time                                                                                                                          | _                        | 5   | _   | ns   |
| t <sub>sтн</sub>            | CCLK hold time                                                                                                                           | _                        | 1   | _   | ns   |
| t <sub>CSSPI</sub>          | INITN HIGH to Chip Select LOW                                                                                                            | _                        | 100 | 200 | ns   |
| t <sub>CFGX</sub>           | INITN HIGH to first CCLK edge                                                                                                            | _                        | _   | 150 | ns   |
| Slave Seria                 | I                                                                                                                                        |                          |     |     |      |
| f <sub>cclk</sub>           | CCLK input clock frequency                                                                                                               | _                        | _   | 66  | MHz  |
| t <sub>ssch</sub>           | CCLK input clock pulse width HIGH                                                                                                        | _                        | 5   | -   | ns   |
| t <sub>sscl</sub>           | CCLK input clock pulse width LOW                                                                                                         | —                        | 5   | -   | ns   |
| t <sub>suscdi</sub>         | CCLK setup time                                                                                                                          | _                        | 0.5 | _   | ns   |
| t <sub>HSCDI</sub>          | CCLK hold time                                                                                                                           | _                        | 1.5 | _   | ns   |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



| Signal Name                          | I/O      | Description                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PLL, DLL and Clock Functions (Contin | nued)    |                                                                                                                                                                                                                                                                                                                                                                                             |
| [L/R]DQS[group_num]                  | I/O      | DQS input/output pads: T (top), R (right), group_num = ball number associated with DQS[T] pin.                                                                                                                                                                                                                                                                                              |
| [T/R]]DQ[group_num]                  | I/O      | DQ input/output pads: T (top), R (right), group_ num = ball number associated with DQS[T] pin.                                                                                                                                                                                                                                                                                              |
| Test and Programming (Dedicated F    | Pins)    |                                                                                                                                                                                                                                                                                                                                                                                             |
| TMS                                  | I        | Test Mode Select input, used to control the 1149.1 state machine. Pull-up is enabled during configuration. This is a dedicated input pin.                                                                                                                                                                                                                                                   |
| тск                                  | I        | Test Clock input pin, used to clock the 1149.1 state machine. No pull-up enabled.<br>This is a dedicated input pin.                                                                                                                                                                                                                                                                         |
| TDI                                  | I        | Test Data in pin. Used to load data into device using 1149.1 state machine. After power-up, this TAP port can be activated for configuration by sending appropriate command. (Note: once a configuration port is selected it is locked. Another configuration port cannot be selected until the power-up sequence). Pull-up is enabled during configuration. This is a dedicated input pin. |
| TDO                                  | О        | Output pin. Test Data Out pin used to shift data out of a device using 1149.1.<br>This is a dedicated output pin.                                                                                                                                                                                                                                                                           |
| Configuration Pads (Used during sys  | sCONFIG) |                                                                                                                                                                                                                                                                                                                                                                                             |
| CFG[2:0]                             | I        | Mode pins used to specify configuration mode values latched on rising edge of INITN. During configuration, a pull-up is enabled.<br>These are dedicated pins.                                                                                                                                                                                                                               |
| INITN                                | I/O      | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, a pull-up is enabled.<br>This is a dedicated pin.                                                                                                                                                                                                                                                       |
| PROGRAMN                             | I        | Initiates configuration sequence when asserted low. This pin always has an active pull-up.<br>This is a dedicated pin.                                                                                                                                                                                                                                                                      |
| DONE                                 | ı/o      | Open Drain pin. Indicates that the configuration sequence is complete, and the startup sequence is in progress.<br>This is a dedicated pin.                                                                                                                                                                                                                                                 |
| CCLK                                 | I/O      | Input Configuration Clock for configuring an FPGA in Slave SPI, Serial, and CPU modes. Output Configuration Clock for configuring an FPGA in Master configuration modes (Master SPI, Master Serial).<br>This is a dedicated pin.                                                                                                                                                            |
| HOLDN/DI/BUSY/CSSPIN/CEN             | I/O      | Parallel configuration mode busy indicator. SPI/SPIm mode data output.<br>This is a shared I/O pin. This is a shared I/O pin. When not in configuration, it can<br>be used as general purpose I/O pin.                                                                                                                                                                                      |
| CSN/SN                               | I/O      | Parallel configuration mode active-low chip select. Slave SPI chip select. This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin.                                                                                                                                                                                                                  |
| CS1N                                 | I        | Parallel configuration mode active-low chip select.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin.                                                                                                                                                                                                                                   |
| WRITEN                               | I        | Write enable for parallel configuration modes.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin.                                                                                                                                                                                                                                        |
| DOUT/CSON                            | о        | Serial data output. Chip select output. SPI/SPIm mode chip select. This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O                                                                                                                                                                                                                               |
| D0/MOSI/IO0                          | I/O      | Parallel configuration I/O. Open drain during configuration. When in SPI modes,<br>it is an output in Master mode, and input in Slave mode.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin.                                                                                                                                           |

<sup>© 2014-2018</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Signal Name                                            | I/O | Description                                                                                                                                                                                                                                                                                        |  |  |  |
|--------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Configuration Pads (Used during sysCONFIG) (Continued) |     |                                                                                                                                                                                                                                                                                                    |  |  |  |
| D1/MISO/IO1                                            | I/O | Parallel configuration I/O. Open drain during configuration. When in SPI modes, it is an input in Master mode, and output in Slave mode.<br>This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin.                                                        |  |  |  |
| D2/IO2                                                 | I/O | Parallel configuration I/O. Open drain during configuration.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin.                                                                                                                                 |  |  |  |
| D3/IO3                                                 | I/O | Parallel configuration I/O. Open drain during configuration.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin.                                                                                                                                 |  |  |  |
| D4/IO4                                                 | I/O | Parallel configuration I/O. Open drain during configuration. This is a shared I/ O pin. When not in configuration, it can be used as general purpose I/O pin.                                                                                                                                      |  |  |  |
| D5/IO5                                                 | I/O | Parallel configuration I/O. Open drain during configuration. This is a shared I/ O pin. When not in configuration, it can be used as general purpose I/O pin.                                                                                                                                      |  |  |  |
| D6/IO6                                                 | I/O | Parallel configuration I/O. Open drain during configuration. When in SPI modes, it is an output in Master mode, and input in Slave mode.<br>This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin.                                                        |  |  |  |
| D7/I07                                                 | I/O | Parallel configuration I/O. Open drain during configuration. When in SPI<br>modes, it is an output in Master mode, and input in Slave mode.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin                                                   |  |  |  |
| SERDES Function                                        |     |                                                                                                                                                                                                                                                                                                    |  |  |  |
| VCCAx                                                  | -   | SERDES, transmit, receive, PLL and reference clock buffer power supply for<br>SERDES Dual x. All VCCA supply pins must always be powered to the<br>recommended operating voltage range. If no SERDES channels are used,<br>connect VCCA to VCC. VCCAx = 1.1 V for ECP5, VCCAx = 1.2 V for ECP5-5G. |  |  |  |
| VCCAUXAx                                               | _   | SERDES Aux Power Supply pin for SERDES Dual x. VCCAUXAx = 2.5 V.                                                                                                                                                                                                                                   |  |  |  |
| HDRX[P/N]_D[dual_num]CH[chan_num]                      | Ι   | High-speed SERDES inputs, P = Positive, N = Negative, dual_num = [0, 1],<br>chan_num = [0, 1]. These are dedicated SERDES input pins.                                                                                                                                                              |  |  |  |
| HDTX[P/N]_D[dual_num]CH[chan_num]                      | 0   | High-speed SERDES outputs, P = Positive, N = Negative, dual_num = [0, 1],<br>chan_num = [0, 1]. These are dedicated SERDES output pins.                                                                                                                                                            |  |  |  |
| REFCLK[P/N]_D[dual_num]                                | Ι   | SERDES Reference Clock inputs, P = Positive, N = Negative, dual_num = [0, 1].<br>These are dedicated SERDES input pins.                                                                                                                                                                            |  |  |  |
| VCCHRX_D[dual_num]CH[chan_num]                         | _   | SERDES High-Speed Inputs Termination Voltage Supplies, dual_num = [0, 1],<br>chan_num = [0, 1]. These pins should be powered to 1.1 V on ECP5, or<br>1.2 V on ECP5-5G.                                                                                                                             |  |  |  |
| VCCHTX_D[dual_num]CH[chan_num] —                       |     | SERDES High-Speed Outputs Buffer Voltage Supplies, dual_num = [0, 1],<br>chan_num = [0, 1]. These pins should be powered to 1.1 V on ECP5, or 1.2 V<br>on ECP5-5G.                                                                                                                                 |  |  |  |

Notes:

1. When placing switching I/Os around these critical pins that are designed to supply the device with the proper reference or supply voltage, care must be given.

2. These pins are dedicated inputs or can be used as general purpose I/O.

3. m defines the associated channel in the quad.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



## **Supplemental Information**

### **For Further Information**

A variety of technical notes for the ECP5/ECP5-5G family are available.

- High-Speed PCB Design Considerations (TN1033)
- Transmission of High-Speed Serial Signals Over Common Cable Media (TN1066)
- PCB Layout Recommendations for BGA Packages (TN1074)
- Minimizing System Interruption During Configuration Using TransFR Technology (TN1087)
- Electrical Recommendations for Lattice SERDES (FPGA-TN-02077)
- LatticeECP3, ECP-5 and ECP5-5G Soft Error Detection (SED)/Correction (SEC) Usage Guide (TN1184)
- Using TraceID (TN1207)
- Sub-LVDS Signaling Using Lattice Devices (TN1210)
- Advanced Security Encryption Key Programming Guide for ECP5, ECP5-5G, LatticeECP3, and LatticeECP2/MS Devices (TN1215)
- LatticeECP3, LatticeECP2/M, ECP5 and ECP5-5G Dual Boot and Multiple Boot Feature (TN1216)
- ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260)
- ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261)
- ECP5 and ECP5-5G sysIO Usage Guide (TN1262)
- ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263)
- ECP5 and ECP5-5G Memory Usage Guide (TN1264)
- ECP5 and ECP5-5G High-Speed I/O Interface (TN1265)
- Power Consumption and Management for ECP5 and ECP5-5G Devices (TN1266)
- ECP5 and ECP5-5G sysDSP Usage Guide (TN1267)
- ECP5 and ECP5-5G Hardware Checklist (FPGA-TN-02038)
- Solder Reflow Guide for Surface Mount Devices (FPGA-TN-02041)
- ECP5 and ECP5-5G PCI Express Soft IP Ease of Use Guidelines (FPGA-TN-02045)
- Programming External SPI Flash through JTAG for ECP5/ECP5-5G (FPGA-TN-02050)
- Adding Scalable Power and Thermal Management to ECP5 Using L-ASC10 (AN6095)

For further information on interface standards refer to the following websites:

- JEDEC Standards (LVTTL, LVCMOS, SSTL): www.jedec.org
- PCI: www.pcisig.com

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.