# E.J.Lattice Semiconductor Corporation - <u>LFE5U-85F-7BG554I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                       |
|--------------------------------|------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 21000                                                                        |
| Number of Logic Elements/Cells | 84000                                                                        |
| Total RAM Bits                 | 3833856                                                                      |
| Number of I/O                  | 259                                                                          |
| Number of Gates                | -                                                                            |
| Voltage - Supply               | 1.045V ~ 1.155V                                                              |
| Mounting Type                  | Surface Mount                                                                |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                           |
| Package / Case                 | 554-FBGA                                                                     |
| Supplier Device Package        | 554-CABGA (23x23)                                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe5u-85f-7bg554i |
|                                |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Copyright Notice**

Copyright © 2014-2018 Lattice Semiconductor Corporation. All rights reserved. The contents of these materials contain proprietary and confidential information (including trade secrets, copyright, and other Intellectual Property interests) of Lattice Semiconductor Corporation and/or its affiliates. All rights are reserved. You are permitted to use this document and any information contained therein expressly and only for bona fide non-commercial evaluation of products and/or services from Lattice Semiconductor Corporation or its affiliates; and only in connection with your bona fide consideration of purchase or license of products or services from Lattice Semiconductor Corporation or its affiliates, and only in accordance with the terms and conditions stipulated. Contents, (in whole or in part) may not be reproduced, downloaded, disseminated, published, or transferred in any form or by any means, except with the prior written permission of Lattice Semiconductor Corporation and/or its affiliates. Copyright infringement is a violation of federal law subject to criminal and civil penalties. You have no right to copy, modify, create derivative works of, transfer, sublicense, publicly display, distribute or otherwise make these materials available, in whole or in part, to any third party. You are not permitted to reverse engineer, disassemble, or decompile any device or object code provided herewith. Lattice Semiconductor Corporation reserves the right to revoke these permissions and require the destruction or return of any and all Lattice Semiconductor Corporation proprietary materials and/or data.

#### Patents

The subject matter described herein may contain one or more inventions claimed in patents or patents pending owned by Lattice Semiconductor Corporation and/or its affiliates.

#### **Trademark Acknowledgment**

Lattice Semiconductor Corporation<sup>®</sup>, the Lattice Semiconductor logo, Silicon Image<sup>®</sup>, the Silicon Image logo, Instaport<sup>®</sup>, the Instaport logo, InstaPrevue<sup>®</sup>, Simplay<sup>®</sup>, Simplay HD<sup>®</sup>, the Simplay HD logo, Simplay Labs<sup>™</sup>, the Simplay Labs logo, the SiBEAM Snap<sup>™</sup>, the SiBEAM Snap logo, UltraGig<sup>™</sup>, the UltraGig logo are trademarks or registered trademarks of Lattice Semiconductor Corporation in the United States and/or other countries. HDMI<sup>®</sup> and the HDMI logo with High-Definition Multimedia Interface are trademarks or registered trademarks of, and are used under license from, HDMI Licensing, LLC. in the United States or other countries. MHL<sup>®</sup> and the MHL logo with Mobile High-Definition Link are trademarks or registered trademarks of, and are used under license from, MHL, LLC. in the United States and/or other countries. WirelessHD<sup>®</sup>, the WirelessHD logo, WiHD<sup>®</sup> and the WiHD logo are trademarks, registered trademarks or service marks of SiBeam, Inc. in the United States or other countries. HDMI Licensing, LLC; Simplay Labs, LLC; and SiBeam, Inc. are wholly owned subsidiaries of Lattice Semiconductor Corporation.

All other trademarks and registered trademarks are the property of their respective owners in the United States or other countries. The absence of a trademark symbol does not constitute a waiver of Lattice Semiconductor's trademarks or other intellectual property rights with regard to a product name, logo or slogan.

#### **Export Controlled Document**

This document contains materials that are subject to the U.S. Export Administration Regulations and may also be subject to additional export control laws and regulations (collectively "Export Laws") and may be used only in compliance with such Export Laws. Unless otherwise authorized by an officer of Lattice Semiconductor Corporation in writing, this document and the information contained herein (a) may not be used in relation to nuclear, biological or chemical weapons, or missiles capable of delivering these weapons, and (b) may not be re-exported or otherwise transferred to a third party who is known or suspected to be involved in relation to nuclear, biological or chemical weapons, or missiles capable of delivering these weapons, or to any sanctioned persons or entities.

#### **Further Information**

To request other materials, documentation, and information, contact your local Lattice Semiconductor sales office or visit the Lattice Semiconductor web site at <u>www.latticesemi.com</u>.

#### Disclaimers

These materials are provided on an "AS IS" basis. Lattice Semiconductor Corporation and its affiliates disclaim all representations and warranties (express, implied, statutory or otherwise), including but not limited to: (i) all implied warranties of merchantability, fitness for a particular purpose, and/or non-infringement of third party rights; (ii) all warranties arising out of course-of-dealing, usage, and/or trade; and (iii) all warranties that the information or results provided in, or that may be obtained from use of, the materials are accurate, reliable, complete, up-to-date, or produce specific outcomes. Lattice Semiconductor Corporation and its affiliates assume no liability or responsibility for any errors or omissions in these materials, makes no commitment or warranty to correct any such errors or omissions or update or keep current the information contained in these materials, and expressly disclaims all direct, indirect, special, incidental, consequential, reliance and punitive damages, including WITHOUT LIMITATION any loss of profits arising out of your access to, use or interpretation of, or actions taken or not taken based on the content of these materials. Lattice Semiconductor Corporation and its affiliates reserve the right, without notice, to periodically modify the information in these materials, and to add to, delete, and/or change any of this information.

#### **Products and Services**

The products and services described in these materials, and any other information, services, designs, know-how and/or products provided by Lattice Semiconductor Corporation and/or its affiliates are provided on "AS IS" basis, except to the extent that Lattice Semiconductor Corporation and/or its affiliates provides an applicable written limited warranty in its standard form license agreements, standard Terms and Conditions of Sale and Service or its other applicable standard form agreements, in which case such limited warranty shall apply and shall govern in lieu of all other warranties (express, statutory, or implied). EXCEPT FOR SUCH LIMITED WARRANTY, LATTICE SEMICONDUCTOR CORPORATION AND ITS AFFILIATES DISCLAIM ALL REPRESENTATIONS AND WARRANTIES (EXPRESS, IMPLIED, STATUTORY OR OTHERWISE), REGARDING THE INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS PROVIDED BY LATTICE SEMICONDUCTOR CORPORATION AND/OR ITS AFFILIATES, INCLUDING BUT NOT LIMITED TO, ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND/OR NON-INFRINGEMENT OF THIRD PARTY RIGHTS. YOU ACKNOWLEDGE AND AGREE THAT SUCH INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS HAVE NOT BEEN DESIGNED, TESTED, OR MANUFACTURED FOR USE OR RESALE IN SYSTEMS WHERE THE FAILURE, MALFUNCTION, OR ANY INACCURACY OF THESE ITEMS CARRIES A RISK OF DEATH OR SERIOUS BODILY INJURY, INCLUDING, BUT NOT LIMITED TO, USE IN NUCLEAR FACILITIES, AIRCRAFT NAVIGATION OR COMMUNICATION, EMERGENCY SYSTEMS, OR OTHER SYSTEMS WITH A SIMILAR DEGREE OF POTENTIAL HAZARD. NO PERSON IS AUTHORIZED TO MAKE ANY OTHER WARRANTY OR REPRESENTATION CONCERNING THE PERFORMANCE OF THE INFORMATION, PRODUCTS, KNOW-HOW, DESIGNS OR SERVICES OTHER THAN AS PROVIDED IN THESE TERMS AND CONDITIONS.



# **Acronyms in This Document**

A list of acronyms used in this document.

| ALUArithmetic Logic UnitBGABall Grid ArrayCDRClock and Data RecoveryCRCCycle Redundancy CodeDCCDynamic Clock ControlDCSDynamic Clock SelectDDRDouble Data RateDLLDelay-Locked LoopsDSPDigital Signal ProcessingEBREmbedded Block RAMECLKEdge ClockFFTFast Fourier TransformsFIFOFirst In First OutFIRFinite Impulse ResponseLVCMOSLow-Voltage Complementary Metal Oxide SemiconductorLVDSLow-Voltage Transistor-Transistor LogicLVTLLow Voltage Transistor-Transistor LogicLVTLPripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSERDESSerializer/DeserializerSERDESSerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access PortTDMTime D | Acronym | Definition                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------|
| CDRClock and Data RecoveryCRCCycle Redundancy CodeDCCDynamic Clock ControlDCSDynamic Clock SelectDDRDouble Data RateDLLDelay-Locked LoopsDSPDigital Signal ProcessingEBREmbedded Block RAMECLKEdge ClockFFTFast Fourier TransformsFIFOFirst In First OutFIRFinite Impulse ResponseLVCMOSLow-Voltage Complementary Metal Oxide SemiconductorLVDSLow-Voltage Transistor-Transistor LogicLVTLLow Voltage Positive Emitter Coupled LogicLVTLLow Voltage Transistor-Transistor LogicLVTLPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                       | ALU     | Arithmetic Logic Unit                               |
| CRCCycle Redundancy CodeDCCDynamic Clock ControlDCSDynamic Clock SelectDDRDouble Data RateDLLDelay-Locked LoopsDSPDigital Signal ProcessingEBREmbedded Block RAMECLKEdge ClockFFTFast Fourier TransformsFIFOFirst In First OutFIRFinite Impulse ResponseLVCMOSLow-Voltage Complementary Metal Oxide SemiconductorLVDSLow-Voltage Differential SignalingLVPECLLow Voltage Positive Emitter Coupled LogicLVTTLLow Voltage Transistor-Transistor LogicLUTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                               | BGA     | Ball Grid Array                                     |
| DCCDynamic Clock ControlDCSDynamic Clock SelectDDRDouble Data RateDLLDelay-Locked LoopsDSPDigital Signal ProcessingEBREmbedded Block RAMECLKEdge ClockFFTFast Fourier TransformsFIFOFirst In First OutFIRFinite Impulse ResponseLVCMOSLow-Voltage Complementary Metal Oxide SemiconductorLVDSLow-Voltage Differential SignalingLVPECLLow Voltage Positive Emitter Coupled LogicLVTTLLow Voltage Transistor-Transistor LogicLUTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                       | CDR     | Clock and Data Recovery                             |
| DCSDynamic Clock SelectDDRDouble Data RateDLLDelay-Locked LoopsDSPDigital Signal ProcessingEBREmbedded Block RAMECLKEdge ClockFFTFast Fourier TransformsFIFOFirst In First OutFIRFinite Impulse ResponseLVCMOSLow-Voltage Complementary Metal Oxide SemiconductorLVDSLow-Voltage Differential SignalingLVPECLLow Voltage Positive Emitter Coupled LogicLVTLLow Voltage Transistor-Transistor LogicLUTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICSeralizer/DeserializerSERDESSerializer/DeserializerSELUSingle Event UpsetSERDESSerializer/DeserializerSELUSingle Port RAMSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                               | CRC     | Cycle Redundancy Code                               |
| DDRDouble Data RateDLLDelay-Locked LoopsDSPDigital Signal ProcessingEBREmbedded Block RAMECLKEdge ClockFFTFast Fourier TransformsFIFOFirst In First OutFIRFinite Impulse ResponseLVCMOSLow-Voltage Complementary Metal Oxide SemiconductorLVDSLow-Voltage Differential SignalingLVPECLLow Voltage Positive Emitter Coupled LogicLVTLLow Voltage Transistor-Transistor LogicLUTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICSERDES Client InterfaceSCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                            | DCC     | Dynamic Clock Control                               |
| DLLDelay-Locked LoopsDSPDigital Signal ProcessingEBREmbedded Block RAMECLKEdge ClockFFTFast Fourier TransformsFIFOFirst In First OutFIRFinite Impulse ResponseLVCMOSLow-Voltage Complementary Metal Oxide SemiconductorLVDSLow-Voltage Differential SignalingLVPECLLow Voltage Positive Emitter Coupled LogicLVTLLow Voltage Transistor-Transistor LogicLVTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICSERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                         | DCS     | Dynamic Clock Select                                |
| DSPDigital Signal ProcessingEBREmbedded Block RAMECLKEdge ClockFFTFast Fourier TransformsFIFOFirst In First OutFIRFinite Impulse ResponseLVCMOSLow-Voltage Complementary Metal Oxide SemiconductorLVDSLow-Voltage Differential SignalingLVPECLLow Voltage Positive Emitter Coupled LogicLVTTLLow Voltage Transistor-Transistor LogicLUTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICSERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                             | DDR     | Double Data Rate                                    |
| EBREmbedded Block RAMECLKEdge ClockFFTFast Fourier TransformsFIFOFirst In First OutFIRFinite Impulse ResponseLVCMOSLow-Voltage Complementary Metal Oxide SemiconductorLVDSLow-Voltage Differential SignalingLVPECLLow Voltage Positive Emitter Coupled LogicLVTTLLow Voltage Transistor-Transistor LogicLUTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable Functional UnitPICSERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                          | DLL     | Delay-Locked Loops                                  |
| ECLKEdge ClockFFTFast Fourier TransformsFIFOFirst In First OutFIRFinite Impulse ResponseLVCMOSLow-Voltage Complementary Metal Oxide SemiconductorLVDSLow-Voltage Differential SignalingLVPECLLow Voltage Positive Emitter Coupled LogicLVTLLow Voltage Transistor-Transistor LogicLVTTLLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                              | DSP     | Digital Signal Processing                           |
| FFTFast Fourier TransformsFIFOFirst In First OutFIRFinite Impulse ResponseLVCMOSLow-Voltage Complementary Metal Oxide SemiconductorLVDSLow-Voltage Differential SignalingLVPECLLow Voltage Positive Emitter Coupled LogicLVTTLLow Voltage Transistor-Transistor LogicLUTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                             | EBR     | Embedded Block RAM                                  |
| FIFOFirst In First OutFIRFinite Impulse ResponseLVCMOSLow-Voltage Complementary Metal Oxide SemiconductorLVDSLow-Voltage Differential SignalingLVPECLLow Voltage Positive Emitter Coupled LogicLVTTLLow Voltage Transistor-Transistor LogicLUTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable Functional UnitPICSERDES Client InterfaceSCISERDES Client InterfaceSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                          | ECLK    | Edge Clock                                          |
| FIRFinite Impulse ResponseLVCMOSLow-Voltage Complementary Metal Oxide SemiconductorLVDSLow-Voltage Differential SignalingLVPECLLow Voltage Positive Emitter Coupled LogicLVTTLLow Voltage Transistor-Transistor LogicLUTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable Functional UnitPICSERDES Client InterfaceSCISERDES Client InterfaceSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                | FFT     | Fast Fourier Transforms                             |
| LVCMOSLow-Voltage Complementary Metal Oxide SemiconductorLVDSLow-Voltage Differential SignalingLVPECLLow Voltage Positive Emitter Coupled LogicLVTTLLow Voltage Transistor-Transistor LogicLUTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                    | FIFO    | First In First Out                                  |
| LVDSLow-Voltage Differential SignalingLVPECLLow-Voltage Positive Emitter Coupled LogicLVTTLLow Voltage Transistor-Transistor LogicLUTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                              | FIR     | Finite Impulse Response                             |
| LVPECLLow Voltage Positive Emitter Coupled LogicLVTTLLow Voltage Transistor-Transistor LogicLUTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | LVCMOS  | Low-Voltage Complementary Metal Oxide Semiconductor |
| LVTTLLow Voltage Transistor-Transistor LogicLUTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | LVDS    | Low-Voltage Differential Signaling                  |
| LUTLook Up TableMLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | LVPECL  | Low Voltage Positive Emitter Coupled Logic          |
| MLVDSMultipoint Low-Voltage Differential SignalingPCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | LVTTL   | Low Voltage Transistor-Transistor Logic             |
| PCIPeripheral Component InterconnectPCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | LUT     | Look Up Table                                       |
| PCSPhysical Coding SublayerPCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MLVDS   | Multipoint Low-Voltage Differential Signaling       |
| PCLKPrimary ClockPDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | PCI     | Peripheral Component Interconnect                   |
| PDPRPseudo Dual Port RAMPFUProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | PCS     | Physical Coding Sublayer                            |
| PFUProgrammable Functional UnitPICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PCLK    | Primary Clock                                       |
| PICProgrammable I/O CellsPLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PDPR    | Pseudo Dual Port RAM                                |
| PLLPhase-Locked LoopsPORPower On ResetSCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PFU     | Programmable Functional Unit                        |
| PORPower On ResetSCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | PIC     | Programmable I/O Cells                              |
| SCISERDES Client InterfaceSERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | PLL     | Phase-Locked Loops                                  |
| SERDESSerializer/DeserializerSEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | POR     | Power On Reset                                      |
| SEUSingle Event UpsetSLVSScalable Low-Voltage SignalingSPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | SCI     | SERDES Client Interface                             |
| SLVS     Scalable Low-Voltage Signaling       SPI     Serial Peripheral Interface       SPR     Single Port RAM       SRAM     Static Random-Access Memory       TAP     Test Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | SERDES  | Serializer/Deserializer                             |
| SPISerial Peripheral InterfaceSPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SEU     | Single Event Upset                                  |
| SPRSingle Port RAMSRAMStatic Random-Access MemoryTAPTest Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SLVS    | Scalable Low-Voltage Signaling                      |
| SRAM     Static Random-Access Memory       TAP     Test Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SPI     | Serial Peripheral Interface                         |
| TAP Test Access Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SPR     | Single Port RAM                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SRAM    | Static Random-Access Memory                         |
| TDM Time Division Multiplexing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ТАР     | Test Access Port                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | TDM     | Time Division Multiplexing                          |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 1. General Description

The ECP5/ECP5-5G family of FPGA devices is optimized to deliver high performance features such as an enhanced DSP architecture, high speed SERDES (Serializer/Deserializer), and high speed source synchronous interfaces, in an economical FPGA fabric. This combination is achieved through advances in device architecture and the use of 40 nm technology making the devices suitable for high-volume, highspeed, and low-cost applications.

The ECP5/ECP5-5G device family covers look-up-table (LUT) capacity to 84K logic elements and supports up to 365 user I/Os. The ECP5/ECP5-5G device family also offers up to 156 18 x 18 multipliers and a wide range of parallel I/O standards.

The ECP5/ECP5-5G FPGA fabric is optimized high performance with low power and low cost in mind. The ECP5/ ECP5-5G devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distributed and embedded memory, Phase-Locked Loops (PLLs), Delay-Locked Loops (DLLs), pre-engineered source synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption and dual-boot capabilities.

The pre-engineered source synchronous logic implemented in the ECP5/ECP5-5G device family supports a broad range of interface standards including DDR2/3, LPDDR2/3, XGMII, and 7:1 LVDS.

The ECP5/ECP5-5G device family also features high speed SERDES with dedicated Physical Coding Sublayer (PCS) functions. High jitter tolerance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular data protocols including PCI Express, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit De-emphasis with pre- and post-cursors, and Receive Equalization settings make the SERDES suitable for transmission and reception over various forms of media.

The ECP5/ECP5-5G devices also provide flexible, reliable and secure configuration options, such as dual-boot capability, bit-stream encryption, and TransFR field upgrade features.

ECP5-5G family devices have made some enhancement in the SERDES compared to ECP5UM devices. These enhancements increase the performance of the SERDES to up to 5 Gb/s data rate.

The ECP5-5G family devices are pin-to-pin compatible with the ECP5UM devices. These allows a migration path for users to port designs from ECP5UM to ECP5-5G devices to get higher performance. The Lattice Diamond<sup>™</sup> design software allows large complex designs to be efficiently implemented using the ECP5/ECP5-5G FPGA family. Synthesis library support for ECP5/ECP5-5G devices is available for popular logic synthesis tools. The Diamond tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the ECP5/ECP5-5G device. The tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) modules for the ECP5/ECP5-5G family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.

### 1.1. Features

- Higher Logic Density for Increased System Integration
  - 12K to 84K LUTs
  - 197 to 365 user programmable I/Os
- Embedded SERDES
  - 270 Mb/s, up to 3.2 Gb/s, SERDES interface (ECP5)
  - 270 Mb/s, up to 5.0 Gb/s, SERDES interface (ECP5-5G)
  - Supports eDP in RDR (1.62 Gb/s) and HDR (2.7 Gb/s)
  - Up to four channels per device: PCI Express, Ethernet (1GbE, SGMII, XAUI), and CPRI
- sysDSP™
  - Fully cascadable slice architecture
  - 12 to 160 slices for high performance multiply and accumulate
  - Powerful 54-bit ALU operations
  - Time Division Multiplexing MAC Sharing
  - Rounding and truncation
  - Each slice supports
    - Half 36 x 36, two 18 x 18 or four 9 x 9 multipliers
    - Advanced 18 x 36 MAC and 18 x 18 Multiply-Multiply-Accumulate (MMAC) operations
- Flexible Memory Resources
  - Up to 3.744 Mb sysMEM<sup>™</sup> Embedded Block RAM (EBR)
  - 194K to 669K bits distributed RAM
- sysCLOCK Analog PLLs and DLLs



- Four DLLs and four PLLs in LFE5-45 and LFE5-85; two DLLs and two PLLs in LFE5-25 and LFE5-12
- Pre-Engineered Source Synchronous I/O
  - DDR registers in I/O cells
  - Dedicated read/write levelling functionality
  - Dedicated gearing logic
  - Source synchronous standards support
    - ADC/DAC, 7:1 LVDS, XGMII
    - High Speed ADC/DAC devices
  - Dedicated DDR2/DDR3 and LPDDR2/LPDDR3 memory support with DQS logic, up to 800 Mb/s data-rate
- Programmable sysI/O<sup>™</sup> Buffer Supports Wide Range of Interfaces
  - On-chip termination
  - LVTTL and LVCMOS 33/25/18/15/12
  - SSTL 18/15 I, II
  - HSUL12
  - LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS

- subLVDS and SLVS, MIPI D-PHY input interfaces
- Flexible Device Configuration
  - Shared bank for configuration I/Os
  - SPI boot flash interface
  - Dual-boot images supported
  - Slave SPI
  - TransFR<sup>™</sup> I/O for simple field updates
- Single Event Upset (SEU) Mitigation Support
  - Soft Error Detect Embedded hard macro
  - Soft Error Correction Without stopping user operation
  - Soft Error Injection Emulate SEU event to debug system error handling
- System Level Support
  - IEEE 1149.1 and IEEE 1532 compliant
  - Reveal Logic Analyzer
  - On-chip oscillator for initialization and general use
  - 1.1 V core power supply for ECP5, 1.2 V core power supply for ECP5UM5G

| Device                              | LFE5UM-25<br>LFE5UM5G-25 | LFE5UM-45<br>LFE5UM5G-45 | LFE5UM-85<br>LFE5UM5G-85 | LFE5U-<br>12 | LFE5U-<br>25 | LFE5U-<br>45 | LFE5U-<br>85 |
|-------------------------------------|--------------------------|--------------------------|--------------------------|--------------|--------------|--------------|--------------|
| LUTs (K)                            | 24                       | 44                       | 84                       | 12           | 24           | 44           | 84           |
| sysMEM Blocks (18 Kb)               | 56                       | 108                      | 208                      | 32           | 56           | 108          | 208          |
| Embedded Memory (Kb)                | 1,008                    | 1944                     | 3744                     | 576          | 1,008        | 1944         | 3744         |
| Distributed RAM Bits (Kb)           | 194                      | 351                      | 669                      | 97           | 194          | 351          | 669          |
| 18 X 18 Multipliers                 | 28                       | 72                       | 156                      | 28           | 28           | 72           | 156          |
| SERDES (Dual/Channels)              | 1/2                      | 2/4                      | 2/4                      | 0            | 0            | 0            | 0            |
| PLLs/DLLs                           | 2/2                      | 4/4                      | 4/4                      | 2/2          | 2/2          | 4/4          | 4/4          |
| Packages (SERDES Channels /         | IO Count)                |                          |                          |              |              |              |              |
| 256 caBGA<br>(14 x 14 mm², 0.8 mm)  | _                        | _                        | -                        | 0/197        | 0/197        | 0/197        | _            |
| 285 csfBGA<br>(10 x 10 mm², 0.5 mm) | 2/118                    | 2/118                    | 2/118                    | 0/118        | 0/118        | 0/118        | 0/118        |
| 381 caBGA<br>(17 x 17 mm², 0.8 mm)  | 2/197                    | 4/203                    | 4/205                    | 0/197        | 0/197        | 0/203        | 0/205        |
| 554 caBGA<br>(23 x 23 mm², 0.8 mm)  | _                        | 4/245                    | 4/259                    | _            | _            | 0/245        | 0/259        |
| 756 caBGA<br>(27 x 27 mm², 0.8 mm)  | _                        | _                        | 4/365                    | _            | _            | _            | 0/365        |

#### Table 1.1. ECP5 and ECP5-5G Family Selection Guide

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 2.8. Edge Clock Sources per Bank

The edge clocks have low injection delay and low skew. They are used for DDR Memory or Generic DDR interfaces. For detailed information on Edge Clock connections, refer to ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263).

### 2.6. Clock Dividers

ECP5/ECP5-5G devices have two clock dividers, one on the left side and one on the right side of the device. These are intended to generate a slower-speed system clock from a high-speed edge clock. The block operates in a  $\div 2$ ,  $\div 3.5$  mode and maintains a known phase relationship between the divided down clock and the high-speed clock based on the release of its reset signal.

The clock dividers can be fed from selected PLL outputs, external primary clock pins multiplexed with the DDRDEL Slave Delay or from routing. The clock divider outputs serve as primary clock sources and feed into the clock distribution network. The Reset (RST) control signal resets input and asynchronously forces all outputs to low. The SLIP signal slips the outputs one cycle relative to the input clock. For further information on clock dividers, refer to ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263). Figure 2.9 shows the clock divider connections.



Figure 2.9. ECP5/ECP5-5G Clock Divider Sources





Figure 2.11. ECP5/ECP5-5G DLL Top Level View (For LFE-45 and LFE-85)

### 2.8. sysMEM Memory

ECP5/ECP5-5G devices contain a number of sysMEM Embedded Block RAM (EBR). The EBR consists of an 18 Kb RAM with memory core, dedicated input registers and output registers with separate clock and clock enable. Each EBR includes functionality to support true dual-port, pseudo dual-port, single-port RAM, ROM and FIFO buffers (via external PFUs).

### 2.8.1. sysMEM Memory Block

The sysMEM block can implement single port, dual port or pseudo dual port memories. Each block can be used in a variety of depths and widths as listed in Table 2.6 on page 25. FIFOs can be implemented in sysMEM EBR blocks by implementing support logic with PFUs. The EBR block facilitates parity checking by supporting an optional parity bit for each data byte. EBR blocks provide byte-enable support for configurations with 18-bit and 36-bit data widths. For more information, refer to ECP5 and ECP5-5G Memory Usage Guide (TN1264).



- 5\*5 and larger size 2D blocks Semi internal DSP Slice support
- Flexible saturation and rounding options to satisfy a diverse set of applications situations
- Flexible cascading across DSP slices
  - Minimizes fabric use for common DSP and ALU functions
  - Enables implementation of FIR Filter or similar structures using dedicated sysDSP slice resources only
  - Provides matching pipeline registers
  - Can be configured to continue cascading from one row of sysDSP slices to another for longer cascade chains
- Flexible and Powerful Arithmetic Logic Unit (ALU) Supports:
  - Dynamically selectable ALU OPCODE
  - Ternary arithmetic (addition/subtraction of three inputs)
  - Bit-wise two-input logic operations (AND, OR, NAND, NOR, XOR and XNOR)
  - Eight flexible and programmable ALU flags that can be used for multiple pattern detection scenarios, such as, overflow, underflow and convergent rounding.
  - Flexible cascading across slices to get larger functions
- RTL Synthesis friendly synchronous reset on all registers, while still supporting asynchronous reset for legacy users
- Dynamic MUX selection to allow Time Division Multiplexing (TDM) of resources for applications that require processor-like flexibility that enables different functions for each clock cycle

For most cases, as shown in Figure 2.14, the ECP5/ECP5-5G sysDSP slice is backwards-compatible with the LatticeECP2<sup>™</sup> and LatticeECP3<sup>™</sup> sysDSP block, such that, legacy applications can be targeted to the ECP5/ECP5-5G sysDSP slice. Figure 2.14 shows the diagram of sysDSP, and Figure 2.15 shows the detailed diagram.



Figure 2.14. Simplified sysDSP Slice Block Diagram



### 2.15.3. SERDES Client Interface Bus

The SERDES Client Interface (SCI) is an IP interface that allows the user to change the configuration thru this interface. This is useful when the user needs to fine-tune some settings, such as input and output buffer that need to be optimized based on the channel characteristics. It is a simple register configuration interface that allows SERDES/PCS configuration without power cycling the device.

The Diamond design tools support all modes of the PCS. Most modes are dedicated to applications associated with a specific industry standard data protocol. Other more general purpose modes allow users to define their own operation. With these tools, the user can define the mode for each dual in a design.

Popular standards such as 10 Gb Ethernet, x4 PCI Express and 4x Serial RapidIO can be implemented using IP (available through Lattice), with two duals (Four SERDES channels and PCS) and some additional logic from the core.

The LFE5UM/LFE5UM5G devices support a wide range of protocols. Within the same dual, the LFE5UM/ LFE5UM5G devices support mixed protocols with semi-independent clocking as long as the required clock frequencies are integer x1, x2, or x11 multiples of each other. Table 2.15 lists the allowable combination of primary and secondary protocol combinations.

### 2.16. Flexible Dual SERDES Architecture

The LFE5UM/LFE5UM5G SERDES architecture is a dual channel-based architecture. For most SERDES settings and standards, the whole dual (consisting of two SERDES channels) is treated as a unit. This helps in silicon area savings, better utilization, higher granularity on clock/SERDES channel and overall lower cost.

However, for some specific standards, the LFE5UM/LFE5UM5G dual-channel architecture provides flexibility; more than one standard can be supported within the same dual.

Table 2.15 lists the standards that can be mixed and matched within the same dual. In general, the SERDES standards whose nominal data rates are either the same or a defined subset of each other, can be supported within the same dual. The two Protocol columns of the table define the different combinations of protocols that can be implemented together within a Dual.

| Protocol        |      | Protocol          |
|-----------------|------|-------------------|
| PCI Express 1.1 | with | SGMII             |
| PCI Express 1.1 | with | Gigabit Ethernet  |
| CPRI-3          | with | CPRI-2 and CPRI-1 |
| 3G-SDI          | with | HD-SDI and SD-SDI |

#### Table 2.15. LFE5UM/LFE5UM5G Mixed Protocol Support

There are some restrictions to be aware of when using spread spectrum clocking. When a dual shares a PCI Express x1 channel with a non-PCI Express channel, ensure that the reference clock for the dual is compatible with all protocols within the dual. For example, a PCI Express spread spectrum reference clock is not compatible with most Gigabit Ethernet applications because of tight CTC ppm requirements.

While the LFE5UM/LFE5UM5G architecture will allow the mixing of a PCI Express channel and a Gigabit Ethernet, or SGMII channel within the same dual, using a PCI Express spread spectrum clocking as the transmit reference clock will cause a violation of the Gigabit Ethernet, and SGMII transmit jitter specifications.

For further information on SERDES, refer to ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261).

### 2.17. IEEE 1149.1-Compliant Boundary Scan Testability

All ECP5/ECP5-5G devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant Test Access Port (TAP). This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port uses VCCIO8 for power supply.

For more information, refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260).



### 3.14.5. BLVDS25

The ECP5/ECP5-5G devices support the BLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel external resistor across the driver outputs. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3.2 is one possible solution for bi-directional multi-point differential signals.



Figure 3.2. BLVDS25 Multi-point Output Example

Over recommended operating conditions.

| Devenueter        |                                | Ту        | Typical   |      |  |  |
|-------------------|--------------------------------|-----------|-----------|------|--|--|
| Parameter         | Description                    | Zo = 45 Ω | Zo = 90 Ω | Unit |  |  |
| V <sub>CCIO</sub> | Output Driver Supply (±5%)     | 2.50      | 2.50      | V    |  |  |
| Z <sub>OUT</sub>  | Driver Impedance               | 10.00     | 10.00     | Ω    |  |  |
| R <sub>s</sub>    | Driver Series Resistor (±1%)   | 90.00     | 90.00     | Ω    |  |  |
| R <sub>TL</sub>   | Driver Parallel Resistor (±1%) | 45.00     | 90.00     | Ω    |  |  |
| R <sub>TR</sub>   | Receiver Termination (±1%)     | 45.00     | 90.00     | Ω    |  |  |
| V <sub>OH</sub>   | Output High Voltage            | 1.38      | 1.48      | V    |  |  |
| V <sub>OL</sub>   | Output Low Voltage             | 1.12      | 1.02      | V    |  |  |
| V <sub>OD</sub>   | Output Differential Voltage    | 0.25      | 0.46      | V    |  |  |
| V <sub>CM</sub>   | Output Common Mode Voltage     | 1.25      | 1.25      | V    |  |  |
| I <sub>DC</sub>   | DC Output Current              | 11.24     | 10.20     | mA   |  |  |

#### Table 3.15. BLVDS25 DC Conditions

Note: For input buffer, see LVDS Table 3.13 on page 55.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### Table 3.20. Register-to-Register Performance

| Function                                                                        | –8 Timing | Unit |
|---------------------------------------------------------------------------------|-----------|------|
| Basic Functions                                                                 | ' '       |      |
| 16-Bit Decoder                                                                  | 441       | MHz  |
| 32-Bit Decoder                                                                  | 441       | MHz  |
| 64-Bit Decoder                                                                  | 332       | MHz  |
| 4:1 Mux                                                                         | 441       | MHz  |
| 8:1 Mux                                                                         | 441       | MHz  |
| 16:1 Mux                                                                        | 441       | MHz  |
| 32:1 Mux                                                                        | 441       | MHz  |
| 8-Bit Adder                                                                     | 441       | MHz  |
| 16-Bit Adder                                                                    | 441       | MHz  |
| 64-Bit Adder                                                                    | 441       | MHz  |
| 16-Bit Counter                                                                  | 384       | MHz  |
| 32-Bit Counter                                                                  | 317       | MHz  |
| 64-Bit Counter                                                                  | 263       | MHz  |
| 64-Bit Accumulator                                                              | 288       | MHz  |
| Embedded Memory Functions                                                       |           |      |
| 1024x18 True-Dual Port RAM (Write Through or Normal), with EBR Output Registers | 272       | MHz  |
| 1024x18 True-Dual Port RAM (Read-Before-Write), with EBR Output Registers       | 214       | MHz  |
| Distributed Memory Functions                                                    | '         |      |
| 16 x 2 Pseudo-Dual Port or 16 x 4 Single Port RAM (One PFU)                     | 441       | MHz  |
| 16 x 4 Pseudo-Dual Port (Two PFUs)                                              | 441       | MHz  |
| DSP Functions                                                                   | · · ·     |      |
| 9 x 9 Multiplier (All Registers)                                                | 225       | MHz  |
| 18 x 18 Multiplier (All Registers)                                              | 225       | MHz  |
| 36 x 36 Multiplier (All Registers)                                              | 225       | MHz  |
| 18 x 18 Multiply-Add/Sub (All Registers)                                        | 225       | MHz  |
| 18 x 18 Multiply/Accumulate (Input and Output Registers)                        | 225       | MHz  |

Notes:

1. These functions were generated using Lattice Diamond design software tool. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device.

2. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from Lattice Diamond design software tool.

### 3.16. Derating Timing Tables

Logic timing provided in the following sections of this data sheet and the Diamond design tools are worst case numbers in the operating range. Actual delays at nominal temperature and voltage for best case process, can be much better than the values given in the tables. The Diamond design tool can provide logic timing numbers at a particular temperature and voltage.



#### Table 3.22. ECP5/ECP5-5G External Switching Characteristics (Continued)

|                                                                                                                               | ECP5-5G External Switching Cr            |                 | i –        |           |            | 7          |            | <u>,</u>   |                  |
|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------|------------|-----------|------------|------------|------------|------------|------------------|
| Parameter                                                                                                                     | Description                              | Device          | Min        | -8<br>Max | Min        | -7<br>Max  | Min        | -6<br>Max  | Unit             |
| Generic DDR Outp                                                                                                              | ut                                       |                 |            |           |            |            |            |            |                  |
| •                                                                                                                             | tputs With Clock and Data Cente          | red at Pin (GD  | DRX1_TX    | .SCLK.Ce  | ntered) l  | Jsing PCL  | K Clock Ir | nput - Fig | ure 3.6          |
| $t_{\text{DVB}\_\text{GDDRX1}\_\text{centered}}$                                                                              | Data Output Valid before CLK<br>Output   | All Devices     | -0.67      | _         | -0.67      | -          | -0.67      | _          | ns +<br>1/2 UI   |
| $t_{\text{DVA}_{GDDRX1}_{centered}}$                                                                                          | Data Output Valid after CLK<br>Output    | All Devices     | -0.67      | _         | -0.67      | _          | -0.67      | _          | ns +<br>1/2 UI   |
| f <sub>DATA_GDDRX1_centered</sub>                                                                                             | GDDRX1 Data Rate                         | All Devices     | _          | 500       | —          | 500        | _          | 500        | Mb/s             |
| f <sub>MAX_GDDRX1_centered</sub>                                                                                              | GDDRX1 CLK Frequency (SCLK)              | All Devices     | _          | 250       | _          | 250        | _          | 250        | MHz              |
| Generic DDRX1 Ou                                                                                                              | tputs With Clock and Data Aligne         | ed at Pin (GDDI | RX1_TX.9   | CLK.Alig  | ned) Usin  | g PCLK C   | lock Inpu  | t - Figure | 3.9              |
| $t_{DIB\_GDDRX1\_aligned}$                                                                                                    | Data Output Invalid before<br>CLK Output | All Devices     | -0.3       | _         | -0.3       | _          | -0.3       | _          | ns               |
| $t_{\text{DIA}_{GDDRX1}_{aligned}}$                                                                                           | Data Output Invalid after CLK<br>Output  | All Devices     | _          | 0.3       | —          | 0.3        | -          | 0.3        | ns               |
| $f_{DATA\_GDDRX1\_aligned}$                                                                                                   | GDDRX1 Data Rate                         | All Devices     | _          | 500       | —          | 500        | —          | 500        | Mb/s             |
| $f_{MAX\_GDDRX1\_aligned}$                                                                                                    | GDDRX1 CLK Frequency (SCLK)              | All Devices     | _          | 250       | —          | 250        | —          | 250        | MHz              |
| Generic DDRX2 Ou                                                                                                              | tputs With Clock and Data Cente          | red at Pin (GD  | DRX2_TX    | .ECLK.Ce  | ntered) l  | Jsing PCL  | K Clock Iı | nput, Left | and              |
| Right sides Only -                                                                                                            |                                          |                 |            |           |            | 1          | 1          |            | 1                |
| $t_{\text{DVB}\_\text{GDDRX2}\_\text{centered}}$                                                                              | Data Output Valid Before CLK<br>Output   | All Devices     | -<br>0.442 | —         | -0.56      | _          | –<br>0.676 | —          | ns +<br>1/2 UI   |
| $t_{\text{DVA}_{GDDRX2}_{centered}}$                                                                                          | Data Output Valid After CLK<br>Output    | All Devices     | _          | 0.442     | _          | 0.56       | _          | 0.676      | ns +<br>1/2 UI   |
| $f_{\text{DATA}\_\text{GDDRX2}\_\text{centered}}$                                                                             | GDDRX2 Data Rate                         | All Devices     | —          | 800       | —          | 700        | —          | 624        | Mb/s             |
| $f_{MAX\_GDDRX2\_centered}$                                                                                                   | GDDRX2 CLK Frequency (ECLK)              | All Devices     | —          | 400       | —          | 350        | —          | 312        | MHz              |
| Generic DDRX2 Ou<br>sides Only - Figure                                                                                       | tputs With Clock and Data Aligne         | ed at Pin (GDDI | RX2_TX.E   | CLK.Alig  | ned) Usin  | g PCLK C   | lock Inpu  | t, Left an | d Right          |
| t <sub>DIB_GDDRX2_aligned</sub>                                                                                               | Data Output Invalid before<br>CLK Output | All Devices     | -0.16      | _         | -0.18      | -          | -0.2       | _          | ns               |
| $t_{\text{DIA}\_\text{GDDRX2}\_\text{aligned}}$                                                                               | Data Output Invalid after CLK<br>Output  | All Devices     | _          | 0.16      | _          | 0.18       | _          | 0.2        | ns               |
| $f_{DATA\_GDDRX2\_aligned}$                                                                                                   | GDDRX2 Data Rate                         | All Devices     | _          | 800       | —          | 700        | _          | 624        | Mb/s             |
| $f_{MAX\_GDDRX2\_aligned}$                                                                                                    | GDDRX2 CLK Frequency (ECLK)              | All Devices     | _          | 400       | —          | 350        | —          | 312        | MHz              |
| Video DDRX71 Out                                                                                                              | puts With Clock and Data Aligne          | d at Pin (GDDR  | х71_тх.    | ECLK) Usi | ing PLL Cl | ock Inpu   | t, Left an | d Right si | des Only         |
| - Figure 3.12                                                                                                                 |                                          |                 |            |           |            | 1          | 1          |            |                  |
| t <sub>dib_lvds71_i</sub>                                                                                                     | Data Output Invalid before<br>CLK Output | All Devices     | -0.16      | -         | -0.18      | _          | -0.2       | _          | ns +<br>(i) * UI |
| t <sub>dia_lvds71_i</sub>                                                                                                     | Data Output Invalid after CLK<br>Output  | All Devices     | _          | 0.16      | —          | 0.18       | _          | 0.2        | ns +<br>(i) * UI |
| f <sub>data_lvds71</sub>                                                                                                      | DDR71 Data Rate                          | All Devices     | —          | 756       | _          | 620        | —          | 525        | Mb/s             |
| f <sub>MAX_LVDS71</sub>                                                                                                       | DDR71 CLK Frequency (ECLK)               | All Devices     | _          | 378       | _          | 310        | —          | 262.5      | MHz              |
| Memory Interface                                                                                                              |                                          |                 |            |           |            |            |            |            |                  |
| DDR2/DDR3/DDR3                                                                                                                | IL/LPDDR2/LPDDR3 READ (DQ In             | put Data are A  | ligned to  | DQS)      |            |            |            |            |                  |
| t <sub>DVBDQ_DDR2</sub><br>t <sub>DVBDQ_DDR3</sub><br>t <sub>DVBDQ_DDR3L</sub><br>t <sub>DVBDQ_LPDDR2</sub>                   | Data Output Valid before DQS<br>Input    | All Devices     | _          | -0.26     | _          | –<br>0.317 | _          | –<br>0.374 | ns + 1/2<br>UI   |
| tovbdo_lpddr3<br>tovado_ddr2<br>tovado_ddr3<br>tovado_ddr3<br>tovado_lddr3<br>tovado_lpddr2<br>tovado_lpddr2<br>tovado_lpddr3 | Data Output Valid after DQS<br>Input     | All Devices     | 0.26       |           | 0.317      | _          | 0.374      |            | ns + 1/2<br>UI   |

#### Table 3.22. ECP5/ECP5-5G External Switching Characteristics (Continued)



### 3.21. SERDES/PCS Block Latency

Table 3.26 describes the latency of each functional block in the transmitter and receiver. Latency is given in parallel clock cycles. Figure 3.13 shows the location of each block.

| • | Table 3.2 | 6. SERDES/PCS Latency Breakdown |
|---|-----------|---------------------------------|
|   |           |                                 |

| Item    | Description                                     | Min | Avg | Max | Fixed           | Bypass | Unit <sup>3</sup> |  |
|---------|-------------------------------------------------|-----|-----|-----|-----------------|--------|-------------------|--|
| Transm  | ransmit Data Latency <sup>1</sup>               |     |     |     |                 |        |                   |  |
| Τ1      | FPGA Bridge - Gearing disabled with same clocks | 3   | —   | 4   | _               | 1      | byte clk          |  |
| T1      | FPGA Bridge - Gearing enabled                   | 5   | —   | 7   | _               | —      | word clk          |  |
| Т2      | 8b10b Encoder                                   | _   | -   | -   | 2               | 1      | byte clk          |  |
| Т3      | SERDES Bridge transmit                          | —   | -   | -   | 2               | 1      | byte clk          |  |
| T4      | Serializer: 8-bit mode                          | -   | —   | -   | 15 + ∆1         | —      | UI + ps           |  |
| 14      | Serializer: 10-bit mode                         | _   | —   | -   | 18 + <b>Δ</b> 1 | —      | UI + ps           |  |
| T5      | Pre-emphasis ON                                 | —   | -   | -   | <b>1</b> + Δ2   | -      | UI + ps           |  |
| 15      | Pre-emphasis OFF                                | _   | _   | _   | 0 + Δ3          | _      | UI + ps           |  |
| Receive | Data Latency <sup>2</sup>                       |     |     |     |                 |        |                   |  |
| R1      | Equalization ON                                 | -   | —   | -   | Δ1              | —      | UI + ps           |  |
| KI      | Equalization OFF                                | —   | -   | -   | Δ2              | -      | UI + ps           |  |
| D2      | Deserializer: 8-bit mode                        | _   | _   | _   | 10 + ∆3         | —      | UI + ps           |  |
| R2      | Deserializer: 10-bit mode                       | -   | —   | -   | 12 + ∆3         | —      | UI + ps           |  |
| R3      | SERDES Bridge receive                           | _   | —   | -   | 2               | —      | byte clk          |  |
| R4      | Word alignment                                  | 3.1 | _   | 4   | _               | 1      | byte clk          |  |
| R5      | 8b10b decoder                                   | _   | _   | _   | 1               | 0      | byte clk          |  |
| R6      | Clock Tolerance Compensation                    | 7   | 15  | 23  | _               | 1      | byte clk          |  |
| 07      | FPGA Bridge - Gearing disabled with same clocks | 4   | _   | 5   | _               | 1      | byte clk          |  |
| R7      | FPGA Bridge - Gearing enabled                   | 7   | -   | 9   | —               | -      | word clk          |  |

Notes:

1.  $\Delta 1 = -245 \text{ ps}, \Delta 2 = +88 \text{ ps}, \Delta 3 = +112 \text{ ps}.$ 

2.  $\Delta 1 = +118 \text{ ps}, \Delta 2 = +132 \text{ ps}, \Delta 3 = +700 \text{ ps}.$ 

3. byte clk = 8UIs (8-bit mode), or 10 UIs (10-bit mode); word clk = 16UIs (8-bit mode), or 20 UIs (10-bit mode).







### 3.24. SERDES External Reference Clock

The external reference clock selection and its interface are a critical part of system applications for this product. Table 3.29 specifies reference clock requirements, over the full range of operating conditions.

| Symbol                        | Description                                     | Min   | Тур     | Max                       | Unit                    |
|-------------------------------|-------------------------------------------------|-------|---------|---------------------------|-------------------------|
| F <sub>REF</sub>              | Frequency range                                 | 50    | _       | 320                       | MHz                     |
| F <sub>REF-PPM</sub>          | Frequency tolerance <sup>1</sup>                | -1000 | _       | 1000                      | ppm                     |
| V <sub>REF-IN-SE</sub>        | Input swing, single-ended clock <sup>2, 4</sup> | 200   | _       | V <sub>CCAUXA</sub>       | mV, p-p                 |
| V <sub>REF-IN-DIFF</sub>      | Input swing, differential clock                 | 200   | _       | 2*V <sub>CCAUXA</sub>     | mV, p-p<br>differential |
| V <sub>REF-IN</sub>           | Input levels                                    | 0     | _       | V <sub>CCAUXA</sub> + 0.4 | V                       |
| D <sub>REF</sub>              | Duty cycle <sup>3</sup>                         | 40    | _       | 60                        | %                       |
| T <sub>REF-R</sub>            | Rise time (20% to 80%)                          | 200   | 500     | 1000                      | ps                      |
| T <sub>REF-F</sub>            | Fall time (80% to 20%)                          | 200   | 500     | 1000                      | ps                      |
| Z <sub>REF-IN-TERM-DIFF</sub> | Differential input termination                  | -30%  | 100/HiZ | +30%                      | Ω                       |
| C <sub>REF-IN-CAP</sub>       | Input capacitance                               | _     | _       | 7                         | pF                      |

Table 3.29. External Reference Clock Specification (refclkp/refclkn)

#### Notes:

1. Depending on the application, the PLL\_LOL\_SET and CDR\_LOL\_SET control registers may be adjusted for other tolerance values as described in ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261).

- 2. The signal swing for a single-ended input clock must be as large as the p-p differential swing of a differential input clock to get the same gain at the input receiver. With single-ended clock, a reference voltage needs to be externally connected to CLKREFN pin, and the input voltage needs to be swung around this reference voltage.
- 3. Measured at 50% amplitude.
- 4. Single-ended clocking is achieved by applying a reference voltage V<sub>REF</sub> on REFCLKN input, with the clock applied to REFCLKP input pin. V<sub>REF</sub> should be set to mid-point of the REFCLKP voltage swing.



Figure 3.14. SERDES External Reference Clock Waveforms



### 3.27. XAUI/CPRI LV E.30 Electrical and Timing Characteristics

### 3.27.1. AC and DC Characteristics

Over recommended operating conditions.

#### Table 3.33. Transmit

| Symbol                                | Description                      | Test Conditions | Min | Тур | Max  | Unit |
|---------------------------------------|----------------------------------|-----------------|-----|-----|------|------|
| T <sub>RF</sub>                       | Differential rise/fall time      | 20% to 80%      | —   | 80  | -    | ps   |
| Z <sub>TX_DIFF_DC</sub>               | Differential impedance           | —               | 80  | 100 | 120  | Ω    |
| J <sub>TX_DDJ</sub> <sup>2, 3</sup>   | Output data deterministic jitter | —               | —   | —   | 0.17 | UI   |
| J <sub>TX_TJ</sub> <sup>1, 2, 3</sup> | Total output data jitter         | —               | _   | —   | 0.35 | UI   |

Notes:

- 1. Total jitter includes both deterministic jitter and random jitter.
- 2. Jitter values are measured with each CML output AC coupled into a 50  $\Omega$  impedance (100  $\Omega$  differential impedance).
- 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

Over recommended operating conditions.

#### Table 3.34. Receive and Jitter Tolerance

| Symbol                                | Description                                   | Test Conditions | Min  | Тур | Max  | Unit |
|---------------------------------------|-----------------------------------------------|-----------------|------|-----|------|------|
| Ы                                     | Differential return loss                      | From 100 MHz    | 10   |     |      | dB   |
| RL <sub>RX_DIFF</sub>                 | Differential return loss                      | to 3.125 GHz    | 10   | _   | _    | ив   |
| Ы                                     | Common mode return loss                       | From 100 MHz    | 6    |     |      | dB   |
| RL <sub>RX_CM</sub>                   | Common mode return loss                       | to 3.125 GHz    | 0    | _   | _    | ив   |
| Z <sub>RX_DIFF</sub>                  | Differential termination resistance           | —               | 80   | 100 | 120  | Ω    |
| J <sub>RX_DJ</sub> <sup>1, 2, 3</sup> | Deterministic jitter tolerance (peak-to-peak) | —               | _    | —   | 0.37 | UI   |
| J <sub>RX_RJ</sub> <sup>1, 2, 3</sup> | Random jitter tolerance (peak-to-peak)        | —               | _    | _   | 0.18 | UI   |
| J <sub>RX_SJ</sub> <sup>1, 2, 3</sup> | Sinusoidal jitter tolerance (peak-to-peak)    | _               | _    | _   | 0.10 | UI   |
| J <sub>RX_TJ</sub> <sup>1, 2, 3</sup> | Total jitter tolerance (peak-to-peak)         | -               | —    | —   | 0.65 | UI   |
| T <sub>RX_EYE</sub>                   | Receiver eye opening                          | _               | 0.35 | —   | _    | UI   |

Notes:

1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter.

2. Jitter values are measured with each high-speed input AC coupled into a 50  $\Omega$  impedance.

3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

### 3.28. CPRI LV E.24/SGMII(2.5Gbps) Electrical and Timing Characteristics

### 3.28.1. AC and DC Characteristics

#### Table 3.35. Transmit

| Symbol                                | Description                      | Test Conditions | Min | Тур | Max  | Unit |
|---------------------------------------|----------------------------------|-----------------|-----|-----|------|------|
| T <sub>RF</sub> <sup>1</sup>          | Differential rise/fall time      | 20% to 80%      | _   | 80  | —    | ps   |
| Z <sub>TX_DIFF_DC</sub>               | Differential impedance           | _               | 80  | 100 | 120  | Ω    |
| J <sub>TX_DDJ</sub> <sup>3, 4</sup>   | Output data deterministic jitter | —               | -   | _   | 0.17 | UI   |
| J <sub>TX_TJ</sub> <sup>2, 3, 4</sup> | Total output data jitter         | _               | _   | —   | 0.35 | UI   |

Notes:

1. Rise and Fall times measured with board trace, connector and approximately 2.5 pf load.

- 2. Total jitter includes both deterministic jitter and random jitter. The random jitter is the total jitter minus the actual deterministic jitter.
- 3. Jitter values are measured with each CML output AC coupled into a 50  $\Omega$  impedance (100  $\Omega$  differential impedance).
- 4. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.



#### Table 3.42. ECP5/ECP5-5G sysCONFIG Port Timing Specifications (Continued)

| Symbol              | Parameter                        | Min | Max | Unit |     |  |  |
|---------------------|----------------------------------|-----|-----|------|-----|--|--|
| Slave Parallel      |                                  |     |     |      |     |  |  |
| f <sub>cclк</sub>   | CCLK input clock frequency       | —   | —   | 50   | MHz |  |  |
| t <sub>BSCH</sub>   | CCLK input clock pulsewidth HIGH | —   | 6   | _    | ns  |  |  |
| t <sub>BSCL</sub>   | CCLK input clock pulsewidth LOW  | —   | 6   | _    | ns  |  |  |
| t <sub>CORD</sub>   | CCLK to DOUT for Read Data       | —   | —   | 12   | ns  |  |  |
| t <sub>sucbdi</sub> | Data Setup Time to CCLK          | —   | 1.5 | _    | ns  |  |  |
| t <sub>HCBDI</sub>  | Data Hold Time to CCLK           | —   | 1.5 | _    | ns  |  |  |
| t <sub>sucs</sub>   | CSN, CSN1 Setup Time to CCLK     | —   | 2.5 | _    | ns  |  |  |
| t <sub>HCS</sub>    | CSN, CSN1 Hold Time to CCLK      | —   | 1.5 | _    | ns  |  |  |
| t <sub>suwd</sub>   | WRITEN Setup Time to CCLK        | —   | 45  | _    | ns  |  |  |
| t <sub>HCWD</sub>   | WRITEN Hold Time to CCLK         | —   | 2   | _    | ns  |  |  |
| t <sub>DCB</sub>    | CCLK to BUSY Delay Time          | —   | _   | 12   | ns  |  |  |



Figure 3.15. sysCONFIG Parallel Port Read Cycle

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





\*The CFG pins are normally static (hardwired).









## **Revision History**

| Date          | Version | Section                     | Change Summary                                                                                                                |  |  |
|---------------|---------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|
| March 2018    | 1.9     | All                         | Updated formatting and page referencing.                                                                                      |  |  |
|               |         | General Description         | Updated Table 1.1. ECP5 and ECP5-5G Family Selection Guide. Added caBGA256 package in LFE5U-45.                               |  |  |
|               |         | Architecture                | Added a row for SGMII in Table 2.13. LFE5UM/LFE5UM5G SERDES<br>Standard Support. Updated footnote #1.                         |  |  |
|               |         | DC and Switching            | Updated Table 3.2. Recommended Operating Conditions.                                                                          |  |  |
|               |         | Characteristics             | Added 2 rows and updated values in Table 3.7. DC Electrical Characteristics.                                                  |  |  |
|               |         |                             | Updated Table 3.8. ECP5/ECP5-5G Supply Current (Standby).                                                                     |  |  |
|               |         |                             | Updated Table 3.11. sysl/O Recommended Operating Conditions.                                                                  |  |  |
|               |         |                             | Updated Table 3.12. Single-Ended DC Characteristics.                                                                          |  |  |
|               |         |                             | Updated Table 3.13. LVDS.                                                                                                     |  |  |
|               |         |                             | Updated Table 3.14. LVDS25E DC Conditions.                                                                                    |  |  |
|               |         |                             | Updated Table 3.21. ECP5/ECP5-5G Maximum I/O Buffer Speed.                                                                    |  |  |
|               |         |                             | Updated Table 3.28. Receiver Total Jitter Tolerance Specification.                                                            |  |  |
|               |         |                             | Updated header name of section 3.28 CPRI LV E.24/SGMII(2.5Gbps)<br>Electrical and Timing Characteristics.                     |  |  |
|               |         |                             | Updated header name of section 3.29 Gigabit<br>Ethernet/SGMII(1.25Gbps)/CPRI LV E.12 Electrical and Timing<br>Characteristics |  |  |
|               |         | Pinout Information          | Updated table in section 4.3.2 LFE5U.                                                                                         |  |  |
|               |         | Ordering Information        | Added table rows in 5.2.1 Commercial.                                                                                         |  |  |
|               |         |                             | Added table rows in 5.2.2 Industrial.                                                                                         |  |  |
|               |         | Supplemental<br>Information | Updated For Further Information section.                                                                                      |  |  |
| November 2017 | 1.8     | General Description         | Updated Table 1.1. ECP5 and ECP5-5G Family Selection Guide. Added caBGA256 package in LFE5U-12 and LFE5U-25.                  |  |  |



#### (Continued)

| Date        | Version | Section                                | Change Summary                                                                                                                                                                                                                                                                                                     |
|-------------|---------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2014 | 1.2     | All                                    | Changed document status from Advance to Preliminary.                                                                                                                                                                                                                                                               |
|             |         | General Description                    | Updated Features section.                                                                                                                                                                                                                                                                                          |
|             |         |                                        | Deleted Serial RapidIO protocol under Embedded SERDES.                                                                                                                                                                                                                                                             |
|             |         |                                        | Corrected data rate under Pre-Engineered Source Synchronous                                                                                                                                                                                                                                                        |
|             |         |                                        | Changed DD3. LPDDR3 to DDR2/3, LPDDR2/3.                                                                                                                                                                                                                                                                           |
|             |         |                                        | Mentioned transmit de-emphasis "pre- and post-cursors".                                                                                                                                                                                                                                                            |
|             |         | Architecture Updated Overview section. | Updated Overview section.                                                                                                                                                                                                                                                                                          |
|             |         |                                        | Revised description of PFU blocks.                                                                                                                                                                                                                                                                                 |
|             |         |                                        | <ul> <li>Specified SRAM cell settings in describing the control of<br/>SERDES/PCS duals.</li> </ul>                                                                                                                                                                                                                |
|             |         |                                        | Updated SERDES and Physical Coding Sublayer section.                                                                                                                                                                                                                                                               |
|             |         |                                        | Changed PCI Express 2.0 to PCI Express Gen1 and Gen2.                                                                                                                                                                                                                                                              |
|             |         |                                        | Deleted Serial RapidIO protocol.                                                                                                                                                                                                                                                                                   |
|             |         |                                        | <ul> <li>Updated Table 2.13. LFE5UM/LFE5UM5G SERDES Standard<br/>Support.</li> </ul>                                                                                                                                                                                                                               |
|             |         |                                        | Updated On-Chip Oscillator section.                                                                                                                                                                                                                                                                                |
|             |         |                                        | • Deleted "130 MHz ±15% CMOS" oscillator.                                                                                                                                                                                                                                                                          |
|             |         |                                        | Updated Table 2.16. Selectable Master Clock (MCLK) Frequencies<br>during Configuration (Nominal)                                                                                                                                                                                                                   |
|             |         | DC and Switching                       | Updated Absolute Maximum Ratings section. Added supply voltages                                                                                                                                                                                                                                                    |
|             |         | Characteristics                        | V <sub>CCA</sub> and V <sub>CCAUXA</sub> .                                                                                                                                                                                                                                                                         |
|             |         |                                        | Updated sysI/O Recommended Operating Conditions section. Revised<br>HSULD12D VCCIO values and removed table note.                                                                                                                                                                                                  |
|             |         |                                        | Updated sysI/O Single-Ended DC Electrical Characteristics section.<br>Revised some values for SSTL15 _I, SSTL15 _II, SSTL135 _I, SSTL15 _II,<br>and HSUL12.                                                                                                                                                        |
|             |         |                                        | Updated External Switching Characteristics section. Changed parameters to $t_{SKEW\_PR}V_{CCA}$ and $t_{SKEW\_EDGE}$ and added LFE5-85 as device.                                                                                                                                                                  |
|             |         |                                        | Updated ECP5 Family Timing Adders section. Added SSTL135_II buffer<br>type data. Removed LVCMOS33_20mA, LVCMOS25_20mA,<br>LVCMOS25_16mA, LVCMOS25D_16mA, and LVCMOS18_16mA buffer<br>types. Changed buffer type to LVCMOS12_4mA and LVCMOS12_8mA.<br>Updated Maximum I/O Buffer Speed section. Revised Max values. |
|             |         |                                        | Updated sysCLOCK PLL Timing section. Revised $t_{DT}$ Min and Max values.<br>Revised $t_{OPJIT}$ Max value. Revised number of samples in table note 1.                                                                                                                                                             |
|             |         |                                        | Updated SERDES High-Speed Data Transmitter section. Updated Table 3.24. Serial Output Timing and Levels and Table 3.25. Channel Output Jitter.                                                                                                                                                                     |



#### (Continued)

| Date        | Version | Section                             | Change Summary                                                                                                                                                                                                                               |
|-------------|---------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2014 | 1.2     | DC and Switching<br>Characteristics | SERDES High-Speed Data Receiver section. Updated Table 3.26. Serial<br>Input Data Specifications, Table 3.28. Receiver Total Jitter Tolerance<br>Specification, and Table 3.29. External Reference Clock Specification<br>(refclkp/refclkn). |
|             |         |                                     | Modified section heading to XXAUI/CPRI LV E.30 Electrical and Timing<br>Characteristics. Updated Table 3.33 Transmit and Table 3.34. Receive<br>and Jitter Tolerance.                                                                        |
|             |         |                                     | Modified section heading to CPRI LV E.24 Electrical and Timing<br>Characteristics. Updated Table 3.35. Transmit and Table 3.36. Receive<br>and Jitter Tolerance.                                                                             |
|             |         |                                     | Modified section heading to Gigabit Ethernet/SGMII/CPRI LV E.12<br>Electrical and Timing Characteristics. Updated Table 3.37. Transmit and<br>Table 3.38. Receive and Jitter Tolerance.                                                      |
| June 2014   | 1.1     | Ordering Information                | Updated ECP5/ECP5-5G Part Number Description and Ordering Part Numbers sections.                                                                                                                                                             |
| March 2014  | 1.0     | All                                 | Initial release.                                                                                                                                                                                                                             |



7<sup>th</sup> Floor, 111 SW 5<sup>th</sup> Avenue Portland, OR 97204, USA T 503.268.8000 www.latticesemi.com