# E. Lattice Semiconductor Corporation - <u>LFE5UM-25F-8BG381I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                        |
|--------------------------------|-------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 6000                                                                          |
| Number of Logic Elements/Cells | 24000                                                                         |
| Total RAM Bits                 | 1032192                                                                       |
| Number of I/O                  | 197                                                                           |
| Number of Gates                |                                                                               |
| Voltage - Supply               | 1.045V ~ 1.155V                                                               |
| Mounting Type                  | Surface Mount                                                                 |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                            |
| Package / Case                 | 381-FBGA                                                                      |
| Supplier Device Package        | 381-CABGA (17x17)                                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe5um-25f-8bg381i |
|                                |                                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| Table 3.36. Receive and Jitter Tolerance                                |    |
|-------------------------------------------------------------------------|----|
| Table 3.37. Transmit                                                    |    |
| Table 3.38. Receive and Jitter Tolerance                                |    |
| Table 3.39. Transmit                                                    | 82 |
| Table 3.40. Receive                                                     | 82 |
| Table 3.41. Reference Clock                                             | 82 |
| Table 3.42. ECP5/ECP5-5G sysCONFIG Port Timing Specifications           | 83 |
| Table 3.43. JTAG Port Timing Specifications                             |    |
| Table 3.44. Test Fixture Required Components, Non-Terminated Interfaces |    |
|                                                                         |    |





Figure 2.11. ECP5/ECP5-5G DLL Top Level View (For LFE-45 and LFE-85)

# 2.8. sysMEM Memory

ECP5/ECP5-5G devices contain a number of sysMEM Embedded Block RAM (EBR). The EBR consists of an 18 Kb RAM with memory core, dedicated input registers and output registers with separate clock and clock enable. Each EBR includes functionality to support true dual-port, pseudo dual-port, single-port RAM, ROM and FIFO buffers (via external PFUs).

# 2.8.1. sysMEM Memory Block

The sysMEM block can implement single port, dual port or pseudo dual port memories. Each block can be used in a variety of depths and widths as listed in Table 2.6 on page 25. FIFOs can be implemented in sysMEM EBR blocks by implementing support logic with PFUs. The EBR block facilitates parity checking by supporting an optional parity bit for each data byte. EBR blocks provide byte-enable support for configurations with 18-bit and 36-bit data widths. For more information, refer to ECP5 and ECP5-5G Memory Usage Guide (TN1264).



#### Table 2.6. sysMEM Block Configurations

| Memory Mode      | Configurations<br>16,384 x 1<br>8,192 x 2<br>4,096 x 4<br>2,048 x 9<br>1,024 x 18<br>512 x 36<br>16,384 x 1<br>8,192 x 2<br>4,096 x 4<br>2,048 x 9<br>1,024 x 18<br>16,384 x 1<br>8,192 x 2 |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                  | 16,384 x 1                                                                                                                                                                                  |  |  |
|                  | 8,192 x 2                                                                                                                                                                                   |  |  |
| Single Port      | 4,096 x 4                                                                                                                                                                                   |  |  |
| Single Port      | 2,048 x 9                                                                                                                                                                                   |  |  |
|                  | 1,024 x 18                                                                                                                                                                                  |  |  |
|                  | 512 x 36                                                                                                                                                                                    |  |  |
|                  | 16,384 x 1                                                                                                                                                                                  |  |  |
|                  | 8,192 x 2                                                                                                                                                                                   |  |  |
| True Dual Port   | 4,096 x 4                                                                                                                                                                                   |  |  |
|                  | 2,048 x 9                                                                                                                                                                                   |  |  |
|                  | 1,024 x 18                                                                                                                                                                                  |  |  |
|                  | 16,384 x 1                                                                                                                                                                                  |  |  |
|                  | 8,192 x 2                                                                                                                                                                                   |  |  |
| Decude Duel Dert | 4,096 x 4                                                                                                                                                                                   |  |  |
| Pseudo Dual Port | 2,048 x 9                                                                                                                                                                                   |  |  |
|                  | 1,024 x 18                                                                                                                                                                                  |  |  |
|                  | 512 x 36                                                                                                                                                                                    |  |  |

## 2.8.2. Bus Size Matching

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

## 2.8.3. RAM Initialization and ROM Operation

If desired, the contents of the RAM can be pre-loaded during device configuration. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

## 2.8.4. Memory Cascading

Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

## 2.8.5. Single, Dual and Pseudo-Dual Port Modes

In all the sysMEM RAM modes the input data and address for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the output.

EBR memory supports the following forms of write behavior for single port or dual port operation:

- **Normal** Data on the output appears only during a read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths.
- Write Through A copy of the input data appears at the output of the same port during a write cycle. This mode is supported for all data widths.
- **Read-Before-Write** When new data is written, the old content of the address appears at the output. This mode is supported for x9, x18, and x36 data widths.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



- 5\*5 and larger size 2D blocks Semi internal DSP Slice support
- Flexible saturation and rounding options to satisfy a diverse set of applications situations
- Flexible cascading across DSP slices
  - Minimizes fabric use for common DSP and ALU functions
  - Enables implementation of FIR Filter or similar structures using dedicated sysDSP slice resources only
  - Provides matching pipeline registers
  - Can be configured to continue cascading from one row of sysDSP slices to another for longer cascade chains
- Flexible and Powerful Arithmetic Logic Unit (ALU) Supports:
  - Dynamically selectable ALU OPCODE
  - Ternary arithmetic (addition/subtraction of three inputs)
  - Bit-wise two-input logic operations (AND, OR, NAND, NOR, XOR and XNOR)
  - Eight flexible and programmable ALU flags that can be used for multiple pattern detection scenarios, such as, overflow, underflow and convergent rounding.
  - Flexible cascading across slices to get larger functions
- RTL Synthesis friendly synchronous reset on all registers, while still supporting asynchronous reset for legacy users
- Dynamic MUX selection to allow Time Division Multiplexing (TDM) of resources for applications that require processor-like flexibility that enables different functions for each clock cycle

For most cases, as shown in Figure 2.14, the ECP5/ECP5-5G sysDSP slice is backwards-compatible with the LatticeECP2<sup>™</sup> and LatticeECP3<sup>™</sup> sysDSP block, such that, legacy applications can be targeted to the ECP5/ECP5-5G sysDSP slice. Figure 2.14 shows the diagram of sysDSP, and Figure 2.15 shows the detailed diagram.



Figure 2.14. Simplified sysDSP Slice Block Diagram

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



# 2.11. **PIO**

The PIO contains three blocks: an input register block, output register block, and tristate register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic.

## 2.11.1. Input Register Block

The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core. In addition, the input register blocks for the PIOs on the left and right edges include built-in FIFO logic to interface to DDR and LPDDR memory.

The Input register block on the right and left sides includes gearing logic and registers to implement IDDRX1 and IDDRX2 functions. With two PICs sharing the DDR register path, it can also implement IDDRX71 function used for 7:1 LVDS interfaces. It uses three sets of registers to shift, update, and transfer to implement gearing and the clock domain transfer. The first stage registers samples the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. The top side of the device supports IDDRX1 gearing function. For more information on gearing function, refer to ECP5 and ECP5-5G High-Speed I/O Interface (TN1265).

Figure 2.17 shows the input register block for the PIOs on the top edge.



Figure 2.17. Input Register Block for PIO on Top Side of the Device

Figure 2.18 shows the input register block for the PIOs located on the left and right edges.



\*For 7:1 LVDS interface only. It is required to use PIO pair pins (PIOA/B or PIOC/D).

#### Figure 2.18. Input Register Block for PIO on Left and Right Side of the Device

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



## 2.11.1.1. Input FIFO

The ECP5/ECP5-5G PIO has dedicated input FIFO per single-ended pin for input data register for DDR Memory interfaces. The FIFO resides before the gearing logic. It transfers data from DQS domain to continuous ECLK domain. On the Write side of the FIFO, it is clocked by DQS clock which is the delayed version of the DQS Strobe signal from DDR memory. On the Read side of FIFO, it is clocked by ECLK. ECLK may be any high speed clock with identical frequency as DQS (the frequency of the memory chip). Each DQS group has one FIFO control block. It distributes FIFO read/write pointer to every PIC in same DQS group. DQS Grouping and DQS Control Block is described in DDR Memory Support section on page 35.

| Name                 | Туре   | Description                                                |
|----------------------|--------|------------------------------------------------------------|
| D                    | Input  | High Speed Data Input                                      |
| Q[1:0]/Q[3:0]/Q[6:0] | Output | Low Speed Data to the device core                          |
| RST                  | Input  | Reset to the Output Block                                  |
| SCLK                 | Input  | Slow Speed System Clock                                    |
| ECLK                 | Input  | High Speed Edge Clock                                      |
| DQS                  | Input  | Clock from DQS control Block used to clock DDR memory data |
| ALIGNWD              | Input  | Data Alignment signal from device core.                    |

#### Table 2.8. Input Block Port Description

# 2.11.2. Output Register Block

The output register block registers signal from the core of the device before they are passed to the sysIO buffers.

ECP5/ECP5-5G output data path has output programmable flip flops and output gearing logic. On the left and right sides, the output register block can support 1x, 2x and 7:1 gearing enabling high speed DDR interfaces and DDR memory interfaces. On the top side, the banks support 1x gearing. ECP5/ECP5-5G output data path diagram is shown in Figure 2.19. The programmable delay cells are also available in the output data path.

For detailed description of the output register block modes and usage, refer to ECP5 and ECP5-5G High-Speed I/O Interface (TN1265).



Figure 2.19. Output Register Block on Top Side







| Name    | Туре   | Description                                                         |
|---------|--------|---------------------------------------------------------------------|
| TD      | Input  | Tristate Input to Tristate SDR Register                             |
| RST     | Input  | Reset to the Tristate Block                                         |
| TD[1:0] | Input  | Tristate input to TSHX2 function                                    |
| SCLK    | Input  | Slow Speed System Clock                                             |
| ECLK    | Input  | High Speed Edge Clock                                               |
| DQSW    | Input  | Clock from DQS control Block used to generate DDR memory DQS output |
| DQSW270 | Input  | Clock from DQS control Block used to generate DDR memory DQ output  |
| TQ      | Output | Output of the Tristate block                                        |

# 2.13. DDR Memory Support

## 2.13.1. DQS Grouping for DDR Memory

Certain PICs have additional circuitry to allow the implementation of high-speed source synchronous and DDR2, DDR3, LPDDR2 or LPDDR3 memory interfaces. The support varies by the edge of the device as detailed below.

The left and right sides of the PIC have fully functional elements supporting DDR2, DDR3, LPDDR2 or LPDDR3 memory interfaces. Every 16 PIOs on the left and right sides are grouped into one DQS group, as shown in Figure 2.23 on page 36. Within each DQS group, there are two pre-placed pins for DQS and DQS# signals. The rest of the pins in the DQS group can be used as DQ signals and DM signal. The number of pins in each DQS group bonded out is package dependent. DQS groups with less than 11 pins bonded out can only be used for LPDDR2/3 Command/ Address busses. In DQS groups with more than 11 pins bonded out, up to two pre-defined pins are assigned to be used as "virtual" VCCIO, by driving these pins to HIGH, with the user connecting these pins to VCCIO power supply. These connections create "soft" connections to V<sub>CCIO</sub> thru these output pins, and make better connections on VCCIO to help to reduce SSO noise. For details, refer to ECP5 and ECP5-5G High-Speed I/O Interface (TN1265).



# 2.15.3. SERDES Client Interface Bus

The SERDES Client Interface (SCI) is an IP interface that allows the user to change the configuration thru this interface. This is useful when the user needs to fine-tune some settings, such as input and output buffer that need to be optimized based on the channel characteristics. It is a simple register configuration interface that allows SERDES/PCS configuration without power cycling the device.

The Diamond design tools support all modes of the PCS. Most modes are dedicated to applications associated with a specific industry standard data protocol. Other more general purpose modes allow users to define their own operation. With these tools, the user can define the mode for each dual in a design.

Popular standards such as 10 Gb Ethernet, x4 PCI Express and 4x Serial RapidIO can be implemented using IP (available through Lattice), with two duals (Four SERDES channels and PCS) and some additional logic from the core.

The LFE5UM/LFE5UM5G devices support a wide range of protocols. Within the same dual, the LFE5UM/ LFE5UM5G devices support mixed protocols with semi-independent clocking as long as the required clock frequencies are integer x1, x2, or x11 multiples of each other. Table 2.15 lists the allowable combination of primary and secondary protocol combinations.

# 2.16. Flexible Dual SERDES Architecture

The LFE5UM/LFE5UM5G SERDES architecture is a dual channel-based architecture. For most SERDES settings and standards, the whole dual (consisting of two SERDES channels) is treated as a unit. This helps in silicon area savings, better utilization, higher granularity on clock/SERDES channel and overall lower cost.

However, for some specific standards, the LFE5UM/LFE5UM5G dual-channel architecture provides flexibility; more than one standard can be supported within the same dual.

Table 2.15 lists the standards that can be mixed and matched within the same dual. In general, the SERDES standards whose nominal data rates are either the same or a defined subset of each other, can be supported within the same dual. The two Protocol columns of the table define the different combinations of protocols that can be implemented together within a Dual.

| Protocol        |      | Protocol          |
|-----------------|------|-------------------|
| PCI Express 1.1 | with | SGMII             |
| PCI Express 1.1 | with | Gigabit Ethernet  |
| CPRI-3          | with | CPRI-2 and CPRI-1 |
| 3G-SDI          | with | HD-SDI and SD-SDI |

#### Table 2.15. LFE5UM/LFE5UM5G Mixed Protocol Support

There are some restrictions to be aware of when using spread spectrum clocking. When a dual shares a PCI Express x1 channel with a non-PCI Express channel, ensure that the reference clock for the dual is compatible with all protocols within the dual. For example, a PCI Express spread spectrum reference clock is not compatible with most Gigabit Ethernet applications because of tight CTC ppm requirements.

While the LFE5UM/LFE5UM5G architecture will allow the mixing of a PCI Express channel and a Gigabit Ethernet, or SGMII channel within the same dual, using a PCI Express spread spectrum clocking as the transmit reference clock will cause a violation of the Gigabit Ethernet, and SGMII transmit jitter specifications.

For further information on SERDES, refer to ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261).

# 2.17. IEEE 1149.1-Compliant Boundary Scan Testability

All ECP5/ECP5-5G devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant Test Access Port (TAP). This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port uses VCCIO8 for power supply.

For more information, refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260).



# 2.18. Device Configuration

All ECP5/ECP5-5G devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration, and the sysCONFIG port, support dual-byte, byte and serial configuration. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are 11 dedicated pins for TAP and sysConfig supports (TDI, TDO, TCK, TMS, CFG[2:0], PROGRAMN, DONE, INITN and CCLK). The remaining sysCONFIG pins are used as dual function pins. Refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260) for more information about using the dual-use pins as general purpose I/Os.

There are various ways to configure an ECP5/ECP5-5G device:

- JTAG
- Standard Serial Peripheral Interface (SPI) Interface to boot PROM Support x1, x2, x4 wide SPI memory interfaces.
- System microprocessor to drive a x8 CPU port SPCM mode
- System microprocessor to drive a serial slave SPI port (SSPI mode)
- Slave Serial model (SCM)

On power-up, the FPGA SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port.

ECP5/ECP5-5G devices also support the Slave SPI Interface. In this mode, the FPGA behaves like a SPI Flash device (slave mode) with the SPI port of the FPGA to perform read-write operations.

## 2.18.1. Enhanced Configuration Options

ECP5/ECP5-5G devices have enhanced configuration features such as: decryption support, decompression support, TransFR™ I/O and dual-boot and multi-boot image support.

#### TransFR (Transparent Field Reconfiguration)

TransFR I/O (TFR) is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a single ispVM command. TransFR I/O allows I/O states to be frozen during device configuration. This allows the device to be field updated with a minimum of system disruption and downtime. Refer to Minimizing System Interruption During Configuration Using TransFR Technology (TN1087) for details.

#### **Dual-Boot and Multi-Boot Image Support**

Dual-boot and multi-boot images are supported for applications requiring reliable remote updates of configuration data for the system FPGA. After the system is running with a basic configuration, a new boot image can be downloaded remotely and stored in a separate location in the configuration storage device. Any time after the update the ECP5/ECP5-5G devices can be re-booted from this new configuration file. If there is a problem, such as corrupt data during download or incorrect version number with this new boot image, the ECP5/ECP5-5G device can revert back to the original backup golden configuration and try again. This all can be done without power cycling the system. For more information, refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260).

# 2.18.2. Single Event Upset (SEU) Support

ECP5/ECP5-5G devices support SEU mitigation with three supporting functions:

- SED Soft Error Detect
- SEC Soft Error Correction
- SEI Soft Error Injection

ECP5/ECP5-5G devices have dedicated logic to perform Cycle Redundancy Code (CRC) checks. During configuration, the configuration data bitstream can be checked with the CRC logic block. In addition, the ECP5/ECP5-5G device can also be programmed to utilize a Soft Error Detect (SED) mode that checks for soft errors in configuration SRAM. The SED operation can be run in the background during user mode. If a soft error occurs, during user mode (normal operation) the device can be programmed to generate an error signal.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



When an error is detected, and the user's error handling software determines the error did not create any risk to the system operation, the SEC tool allows the device to be re-configured in the background to correct the affected bit. This operation allows the user functions to continue to operate without stopping the system function.

Additional SEI tool is also available in the Diamond Software, by creating a frame of data to be programmed into the device in the background with one bit changed, without stopping the user functions on the device. This emulates an SEU situation, allowing the user to test and monitor its error handling software.

For further information on SED support, refer to LatticeECP3, ECP5 and ECP5-5G Soft Error Detection (SED)/Correction (SEC) Usage Guide (TN1184).

## 2.18.3. On-Chip Oscillator

Every ECP5/ECP5-5G device has an internal CMOS oscillator which is used to derive a Master Clock (MCLK) for configuration. The oscillator and the MCLK run continuously and are available to user logic after configuration is completed. The software default value of the MCLK is nominally 2.4 MHz. Table 2.16 lists all the available MCLK frequencies. When a different Master Clock is selected during the design process, the following sequence takes place:

- 1. Device powers up with a nominal Master Clock frequency of 2.4 MHz.
- 2. During configuration, users select a different master clock frequency.
- 3. The Master Clock frequency changes to the selected frequency once the clock configuration bits are received.
- 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.4 MHz.

This internal oscillator is available to the user by routing it as an input clock to the clock tree. For further information on the use of this oscillator for configuration or user mode, refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260) and ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263).

#### Table 2.16. Selectable Master Clock (MCLK) Frequencies during Configuration (Nominal)

| MCLK Frequency (MHz) |
|----------------------|
| 2.4                  |
| 4.8                  |
| 9.7                  |
| 19.4                 |
| 38.8                 |
| 62                   |

# 2.19. Density Shifting

The ECP5/ECP5-5G family is designed to ensure that different density devices in the same family and in the same package have the same pinout. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likelihood of success in each case. An example is that some user I/Os may become No Connects in smaller devices in the same package. Refer to the ECP5/ECP5-5G Pin Migration Tables and Diamond software for specific restrictions and limitations.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



# 3.10. Supply Current (Standby)

Over recommended operating conditions.

#### Table 3.8. ECP5/ECP5-5G Supply Current (Standby)

| Symbol             | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Typical                                                                                                                                                                                                                 | Unit |    |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----|
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LFE5U-12F/ LFE5U-25F/ LFE5UM-25F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 77                                                                                                                                                                                                                      | mA   |    |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LFE5UM5G-25F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 77                                                                                                                                                                                                                      | mA   |    |
|                    | Core Power Supply Current       LFE5UM5G-45F     1       LFE5U-85F/ LFE5UM-85F     2       LFE5UM5G-85F     2       LFE5UM5G-85F     2       LFE5UM5G-85F     2       LFE5UM5G-85F     2       LFE5UM5G-25F     2       LFE5U-45F/ LFE5UM-25F/     1       LFE5U-45F/ LFE5UM-45F/ LFE5UM5G-45F     1       LFE5U-85F/ LFE5UM-85F/ LFE5UM5G-85F     1       LFE5U-85F/ LFE5UM-85F/ LFE5UM5G-85F     1       LFE5U-12F/ LFE5U-25F/ LFE5UM-25F/     1       LFE5U-12F/ LFE5UM-25F/     1       LFE5U-12F/ LFE5UM-25F/     1       LFE5U-12F/ LFE5UM-25F/     1       LFE5U-12F/ LFE5UM5G-25F     1 | 116                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | mA                                                                                                                                                                                                                      |      |    |
| I <sub>CC</sub>    | Core Power supply current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | LFE5UM5G-45F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 116                                                                                                                                                                                                                     | mA   |    |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LFE5U-85F/ LFE5UM-85F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 212                                                                                                                                                                                                                     | mA   |    |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LFE5UM5G-85F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 212                                                                                                                                                                                                                     | mA   |    |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 16                                                                                                                                                                                                                      | mA   |    |
| I <sub>CCAUX</sub> | Auxiliary Power Supply Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | LFE5U-45F/ LFE5UM-45F/ LFE5UM5G-45F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 17                                                                                                                                                                                                                      | mA   |    |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LFE5U-85F/ LFE5UM-85F/ LFE5UM5G-85F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 26                                                                                                                                                                                                                      | mA   |    |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                         | 0.5  | mA |
| I <sub>CCIO</sub>  | Bank Power Supply Current (Per Bank)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Int         IFESUMSG-25F         IFESUM-45F/           IFESU-45F/ LFESUM-45F         1           IFESU-85F/ LFESUM-45F         1           IFESU-85F/ LFESUM-85F         2           IFESU-85F/ LFESUM-85F         2           IFESU-12F/ LFESU-25F/ LFESUM-25F/         2           IFESU-45F/ LFESUM-45F/ LFESUM-25F/         3           IFESU-45F/ LFESUM-45F/ LFESUM5G-45F         3           IFESU-45F/ LFESUM-45F/ LFESUM5G-45F         3           IFESU-45F/ LFESUM-45F/ LFESUM-25F/         3           IFESU-45F/ LFESUM-45F/ LFESUM-25F/         3           IFESU-45F/ LFESUM-45F/ LFESUM-25F/         3           IFESU-45F/ LFESUM-45F/ LFESUM-25F/         3           IFESU-45F/ LFESUM-45F/ LFESUM5G-45F         3           IFESU-45F/ LFESUM-45F/ LFESUM5G-45F         3           IFESU-45F/ LFESUM-45F/ LFESUM5G-45F         3           IFESUM-25F         3           IFESUM-25F         3           IFESUM-25F         3           IFESUM-45F         3           IFESUM-45F         3           IFESUM-45F         3           IFESUM-45F         3           IFESUM-45F         3           IFESUM-45F         3           IFESUM-45F | 0.5                                                                                                                                                                                                                     | mA   |    |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LFE5U-85F/ LFE5UM-85F/ LFE5UM5G-85F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 77<br>77<br>116<br>116<br>212<br>212<br>16<br>17<br>26<br>0.5                                                                                                                                                           | mA   |    |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LFE5UM-25F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 116         212         212         16         F         0.5         F         0.5         F         0.5         F         0.5         F         0.5         F         0.5         I1         12         9.5         11 | mA   |    |
|                    | SERDES Power Supply Current (Per                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | LFE5UM5G-25F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 12                                                                                                                                                                                                                      | mA   |    |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LFE5UM-45F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 9.5                                                                                                                                                                                                                     | mA   |    |
| I <sub>CCA</sub>   | Dual)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | LFE5UM5G-45F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 11                                                                                                                                                                                                                      | mA   |    |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LFE5UM-85F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 9.5                                                                                                                                                                                                                     | mA   |    |
|                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LFE5UM5G-85F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 11                                                                                                                                                                                                                      | mA   |    |

Notes:

- For further information on supply current, see the list of technical documentation in Supplemental Information section on page 102.
- Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the V<sub>CCIO</sub> or GND.

• Frequency 0 Hz.

- Pattern represents a "blank" configuration data file.
- T<sub>J</sub> = 85 °C, power supplies at nominal voltage.
- To determine the ECP5/ECP5-5G peak start-up current, use the Power Calculator tool in the Lattice Diamond Design Software.



| Demonstern                                                                                                                              | Description                            | Device        | -8        |            | -7   |       | -6   |       | 11   |
|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------|-----------|------------|------|-------|------|-------|------|
| Parameter                                                                                                                               | Description                            |               | Min       | Max        | Min  | Max   | Min  | Max   | Unit |
| f <sub>data_ddr2</sub><br>f <sub>data_ddr3</sub><br>f <sub>data_ddr3</sub><br>f <sub>data_lpddr2</sub><br>f <sub>data_lpddr3</sub>      | DDR Memory Data Rate                   | All Devices   | Ι         | 800        | _    | 700   | _    | 624   | Mb/s |
| fmax_ddr2<br>fmax_ddr3<br>fmax_ddr3l<br>fmax_lpddr2<br>fmax_lpddr3                                                                      | DDR Memory CLK<br>Frequency (ECLK)     | All Devices   | Ι         | 400        | _    | 350   | _    | 312   | MHz  |
| DDR2/DDR3/DDR                                                                                                                           | 3L/LPDDR2/LPDDR3 WRITE (DO             | Q Output Data | are Cente | ered to DC | QS)  |       |      |       |      |
| t <sub>dqvbs_ddr2</sub><br>t <sub>dqvbs_ddr3</sub><br>t <sub>dqvbs_ddr3</sub><br>t <sub>dqvbs_lpddr2</sub><br>t <sub>dqvbs_lpddr3</sub> | Data Output Valid before<br>DQS Output | All Devices   | _         | -0.25      | _    | -0.25 | _    | -0.25 | UI   |
| tdqvas_ddr2<br>tdqvas_ddr3<br>tdqvas_ddr3l<br>tdqvas_lpddr2<br>tdqvas_lpddr2<br>tdqvas_lpddr3                                           | Data Output Valid after DQS<br>Output  | All Devices   | 0.25      | _          | 0.25 | _     | 0.25 | _     | UI   |
| fdata_ddr2<br>fdata_ddr3<br>fdata_ddr3l<br>fdata_lpddr2<br>fdata_lpddr3                                                                 | DDR Memory Data Rate                   | All Devices   | _         | 800        | _    | 700   | _    | 624   | Mb/s |
| f <sub>MAX_DDR2</sub><br>f <sub>MAX_DDR3</sub><br>f <sub>MAX_DDR3L</sub><br>f <sub>MAX_LPDDR2</sub><br>f <sub>MAX_LPDDR3</sub>          | DDR Memory CLK<br>Frequency (ECLK)     | All Devices   | _         | 400        | _    | 350   | _    | 312   | MHz  |

Notes:

1. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from the Diamond software.

 General I/O timing numbers are based on LVCMOS 2.5, 12 mA, Fast Slew Rate, 0pf load. Generic DDR timing are numbers based on LVDS I/O. DDR2 timing numbers are based on SSTL18. DDR3 timing numbers are based on SSTL15. LPDDR2 and LPDDR3 timing numbers are based on HSUL12.

- 3. Uses LVDS I/O standard for measurements.
- 4. Maximum clock frequencies are tested under best case conditions. System performance may vary upon the user environment.
- 5. All numbers are generated with the Diamond software.

FPGA-DS-02012-1.9



#### Table 3.36. Receive and Jitter Tolerance

| Symbol                                       | Description                                   | Test Conditions         | Min  | Тур | Max  | Unit |
|----------------------------------------------|-----------------------------------------------|-------------------------|------|-----|------|------|
| RL <sub>RX_DIFF</sub>                        | Differential return loss                      | From 100 MHz to 2.5 GHz | 10   | _   | —    | dB   |
| RL <sub>RX_CM</sub>                          | Common mode return loss                       | From 100 MHz to 2.5 GHz | 6    | —   | —    | dB   |
| Z <sub>RX_DIFF</sub>                         | Differential termination resistance           | —                       | 80   | 100 | 120  | Ω    |
| J <sub>RX_DJ</sub> <sup>2, 3, 4</sup>        | Deterministic jitter tolerance (peak-to-peak) | _                       | -    | —   | 0.37 | UI   |
| J <sub>RX_RJ</sub> <sup>2, 3, 4</sup>        | Random jitter tolerance (peak-to-peak)        | -                       | -    | —   | 0.18 | UI   |
| <b>J</b> <sub>RX_SJ</sub> <sup>2, 3, 4</sup> | Sinusoidal jitter tolerance (peak-to-peak)    | _                       | -    | —   | 0.10 | UI   |
| J <sub>RX_TJ</sub> <sup>1, 2, 3, 4</sup>     | Total jitter tolerance (peak-to-peak)         | -                       | -    | —   | 0.65 | UI   |
| T <sub>RX_EYE</sub>                          | Receiver eye opening                          | _                       | 0.35 | —   | —    | UI   |

Notes:

- 1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter.
- 2. Jitter values are measured with each high-speed input AC coupled into a 50  $\Omega$  impedance.
- 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.
- 4. Jitter tolerance, Differential Input Sensitivity and Receiver Eye Opening parameters are characterized when Full Rx Equalization is enabled.

# 3.29. Gigabit Ethernet/SGMII(1.25Gbps)/CPRI LV E.12 Electrical and Timing Characteristics

## 3.29.1. AC and DC Characteristics

#### Table 3.37. Transmit

| Symbol                                | Description                      | Test Conditions | Min | Тур | Max  | Unit |
|---------------------------------------|----------------------------------|-----------------|-----|-----|------|------|
| T <sub>RF</sub>                       | Differential rise/fall time      | 20% to 80%      | _   | 80  | _    | ps   |
| Z <sub>TX_DIFF_DC</sub>               | Differential impedance           | -               | 80  | 100 | 120  | Ω    |
| J <sub>TX_DDJ</sub> <sup>2, 3</sup>   | Output data deterministic jitter | -               | _   | —   | 0.10 | UI   |
| J <sub>TX_TJ</sub> <sup>1, 2, 3</sup> | Total output data jitter         | _               | —   | —   | 0.24 | UI   |

Notes:

1. Total jitter includes both deterministic jitter and random jitter. The random jitter is the total jitter minus the actual deterministic jitter.

2. Jitter values are measured with each CML output AC coupled into a 50  $\Omega$  impedance (100  $\Omega$  differential impedance).

3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

#### Table 3.38. Receive and Jitter Tolerance

| Symbol                                   | Description                                   | Test Conditions          | Min  | Тур | Max  | Unit |
|------------------------------------------|-----------------------------------------------|--------------------------|------|-----|------|------|
| RL <sub>RX_DIFF</sub>                    | Differential return loss                      | From 100 MHz to 1.25 GHz | 10   | -   | —    | dB   |
| RL <sub>RX_CM</sub>                      | Common mode return loss                       | From 100 MHz to 1.25 GHz | 6    | -   | —    | dB   |
| Z <sub>RX_DIFF</sub>                     | Differential termination resistance           | -                        | 80   | 100 | 120  | Ω    |
| J <sub>RX_DJ</sub> <sup>1, 2, 3, 4</sup> | Deterministic jitter tolerance (peak-to-peak) | -                        | -    | _   | 0.34 | UI   |
| J <sub>RX_RJ</sub> <sup>1, 2, 3, 4</sup> | Random jitter tolerance (peak-to-peak)        | -                        | -    | -   | 0.26 | UI   |
| J <sub>RX_SJ</sub> <sup>1, 2, 3, 4</sup> | Sinusoidal jitter tolerance (peak-to-peak)    | -                        | -    | _   | 0.11 | UI   |
| J <sub>RX_TJ</sub> <sup>1, 2, 3, 4</sup> | Total jitter tolerance (peak-to-peak)         | —                        | _    | _   | 0.71 | UI   |
| T <sub>RX_EYE</sub>                      | Receiver eye opening                          | —                        | 0.29 | -   | _    | UI   |

Notes:

1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter.

- 2. Jitter values are measured with each high-speed input AC coupled into a 50  $\Omega$  impedance.
- 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.
- 4. Jitter tolerance, Differential Input Sensitivity and Receiver Eye Opening parameters are characterized when Full Rx Equalization is enabled.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



# 3.30. SMPTE SD/HD-SDI/3G-SDI (Serial Digital Interface) Electrical and Timing Characteristics

## 3.30.1. AC and DC Characteristics

#### Table 3.39. Transmit

| Symbol                                  | Description                     | Test Conditions           | Min | Тур | Max  | Unit |
|-----------------------------------------|---------------------------------|---------------------------|-----|-----|------|------|
| BR <sub>SDO</sub>                       | Serial data rate                | -                         | 270 | _   | 2975 | Mb/s |
| T <sub>JALIGNMENT</sub> <sup>2</sup>    | Serial output jitter, alignment | 270 Mb/s <sup>6</sup> — — |     | _   | 0.2  | UI   |
| T <sub>JALIGNMENT</sub> <sup>2</sup>    | Serial output jitter, alignment | 1485 Mb/s                 | _   | _   | 0.2  | UI   |
| T <sub>JALIGNMENT</sub> <sup>1, 2</sup> | Serial output jitter, alignment | 2970 Mb/s                 | —   | _   | 0.3  | UI   |
| T <sub>JTIMING</sub>                    | Serial output jitter, timing    | 270 Mb/s <sup>6</sup>     | —   | _   | 0.2  | UI   |
| T <sub>JTIMING</sub>                    | Serial output jitter, timing    | 1485 Mb/s                 | _   | _   | 1    | UI   |
| T <sub>JTIMING</sub>                    | Serial output jitter, timing    | 2970 Mb/s                 | —   | _   | 2    | UI   |

Notes:

1. Timing jitter is measured in accordance with SMPTE serial data transmission standards.

- 2. Jitter is defined in accordance with SMPTE RP1 184-1996 as: jitter at an equipment output in the absence of input jitter.
- 3. All Tx jitter are measured at the output of an industry standard cable driver, with the Lattice SERDES device configured to  $50 \Omega$  output impedance connecting to the external cable driver with differential signaling.
- 4. The cable driver drives: RL=75  $\Omega$ , AC-coupled at 270, 1485, or 2970 Mb/s.
- 5. All LFE5UM/LFE5UM5G devices are compliant with all SMPTE compliance tests, except 3G-SDI Level-A pathological compliance pattern test.
- 6. 270 Mb/s is supported with Rate Divider only.

#### Table 3.40. Receive

| Symbol            | Description            | Test Conditions | Min | Тур | Max  | Unit |
|-------------------|------------------------|-----------------|-----|-----|------|------|
| BR <sub>SDI</sub> | Serial input data rate | —               | 270 |     | 2970 | Mb/s |

#### Table 3.41. Reference Clock

| Symbol            | Description                  | Test Conditions | Min | Тур | Max   | Unit |
|-------------------|------------------------------|-----------------|-----|-----|-------|------|
| F <sub>VCLK</sub> | Video output clock frequency | —               | 54  | -   | 148.5 | MHz  |
| DCv               | Duty cycle, video clock      | _               | 45  | 50  | 55    | %    |

**Note**: SD-SDI (270 Mb/s) is supported with Rate Divider only. For Single Rate: Reference Clock = 54 MHz and Rate Divider = /2. For Tri-Rate: Reference Clock = 148.5 MHz and Rate Divider = /11.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



### Table 3.42. ECP5/ECP5-5G sysCONFIG Port Timing Specifications (Continued)

| Symbol              | Parameter                        | Min | Max | Unit |     |  |  |  |
|---------------------|----------------------------------|-----|-----|------|-----|--|--|--|
| Slave Para          | Slave Parallel                   |     |     |      |     |  |  |  |
| f <sub>cclк</sub>   | CCLK input clock frequency       | —   | —   | 50   | MHz |  |  |  |
| t <sub>BSCH</sub>   | CCLK input clock pulsewidth HIGH | —   | 6   | _    | ns  |  |  |  |
| t <sub>BSCL</sub>   | CCLK input clock pulsewidth LOW  | —   | 6   | _    | ns  |  |  |  |
| t <sub>CORD</sub>   | CCLK to DOUT for Read Data       | —   | —   | 12   | ns  |  |  |  |
| t <sub>sucbdi</sub> | Data Setup Time to CCLK          | —   | 1.5 | _    | ns  |  |  |  |
| t <sub>HCBDI</sub>  | Data Hold Time to CCLK           | —   | 1.5 | _    | ns  |  |  |  |
| t <sub>sucs</sub>   | CSN, CSN1 Setup Time to CCLK     | —   | 2.5 | _    | ns  |  |  |  |
| t <sub>HCS</sub>    | CSN, CSN1 Hold Time to CCLK      | —   | 1.5 | _    | ns  |  |  |  |
| t <sub>suwd</sub>   | WRITEN Setup Time to CCLK        | —   | 45  | _    | ns  |  |  |  |
| t <sub>HCWD</sub>   | WRITEN Hold Time to CCLK         | —   | 2   | _    | ns  |  |  |  |
| t <sub>DCB</sub>    | CCLK to BUSY Delay Time          | —   | _   | 12   | ns  |  |  |  |



Figure 3.15. sysCONFIG Parallel Port Read Cycle

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





\*In Master Parallel Mode the FPGA provides CCLK (MCLK). In Slave Parallel Mode the external device provides CCLK.

Figure 3.16. sysCONFIG Parallel Port Write Cycle



Figure 3.17. sysCONFIG Slave Serial Port Timing





Figure 3.22. Master SPI Configuration Waveforms

# 3.32. JTAG Port Timing Specifications

Over recommended operating conditions.

#### Table 3.43. JTAG Port Timing Specifications

| Symbol                      | Parameter                                                               | Min | Max | Units |
|-----------------------------|-------------------------------------------------------------------------|-----|-----|-------|
| f <sub>MAX</sub>            | TCK clock frequency                                                     | -   | 25  | MHz   |
| t <sub>втсрн</sub>          | TCK [BSCAN] clock pulse width high                                      | 20  | —   | ns    |
| t <sub>btcpl</sub>          | TCK [BSCAN] clock pulse width low                                       | 20  | —   | ns    |
| t <sub>BTS</sub>            | TCK [BSCAN] setup time                                                  | 10  | —   | ns    |
| t <sub>BTH</sub>            | TCK [BSCAN] hold time                                                   | 8   | —   | ns    |
| t <sub>BTRF</sub>           | TCK [BSCAN] rise/fall time                                              | 50  | —   | mV/ns |
| t <sub>BTCO</sub>           | TAP controller falling edge of clock to valid output                    | -   | 10  | ns    |
| t <sub>BTCODIS</sub>        | TAP controller falling edge of clock to valid disable                   | —   | 10  | ns    |
| t <sub>btcoen</sub>         | TAP controller falling edge of clock to valid enable                    | -   | 10  | ns    |
| t <sub>BTCRS</sub>          | BSCAN test capture register setup time                                  | 8   | —   | ns    |
| t <sub>btcrh</sub>          | BSCAN test capture register hold time                                   | 25  | —   | ns    |
| t <sub>BUTCO</sub>          | BSCAN test update register, falling edge of clock to valid output       | -   | 25  | ns    |
| t <sub>BTUODIS</sub>        | BSCAN test update register, falling edge of clock to valid disable - 25 |     |     |       |
| <b>t</b> <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable       | -   | 25  | ns    |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



| Signal Name                            | I/O       | Description                                                                                                                                                                                                                                                                                        |
|----------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Configuration Pads (Used during sysCON | FIG) (Con | tinued)                                                                                                                                                                                                                                                                                            |
| D1/MISO/IO1                            | I/O       | Parallel configuration I/O. Open drain during configuration. When in SPI modes, it is an input in Master mode, and output in Slave mode.<br>This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin.                                                        |
| D2/IO2                                 | I/O       | Parallel configuration I/O. Open drain during configuration.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin.                                                                                                                                 |
| D3/IO3                                 | I/O       | Parallel configuration I/O. Open drain during configuration.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin.                                                                                                                                 |
| D4/IO4                                 | I/O       | Parallel configuration I/O. Open drain during configuration. This is a shared I/ O pin. When not in configuration, it can be used as general purpose I/O pin.                                                                                                                                      |
| D5/IO5                                 | I/O       | Parallel configuration I/O. Open drain during configuration. This is a shared I/ O pin. When not in configuration, it can be used as general purpose I/O pin.                                                                                                                                      |
| D6/IO6                                 | I/O       | Parallel configuration I/O. Open drain during configuration. When in SPI modes, it is an output in Master mode, and input in Slave mode.<br>This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin.                                                        |
| D7/I07                                 | I/O       | Parallel configuration I/O. Open drain during configuration. When in SPI<br>modes, it is an output in Master mode, and input in Slave mode.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin                                                   |
| SERDES Function                        |           |                                                                                                                                                                                                                                                                                                    |
| VCCAx                                  | -         | SERDES, transmit, receive, PLL and reference clock buffer power supply for<br>SERDES Dual x. All VCCA supply pins must always be powered to the<br>recommended operating voltage range. If no SERDES channels are used,<br>connect VCCA to VCC. VCCAx = 1.1 V for ECP5, VCCAx = 1.2 V for ECP5-5G. |
| VCCAUXAx                               | _         | SERDES Aux Power Supply pin for SERDES Dual x. VCCAUXAx = 2.5 V.                                                                                                                                                                                                                                   |
| HDRX[P/N]_D[dual_num]CH[chan_num]      | Ι         | High-speed SERDES inputs, P = Positive, N = Negative, dual_num = [0, 1],<br>chan_num = [0, 1]. These are dedicated SERDES input pins.                                                                                                                                                              |
| HDTX[P/N]_D[dual_num]CH[chan_num]      | 0         | High-speed SERDES outputs, P = Positive, N = Negative, dual_num = [0, 1],<br>chan_num = [0, 1]. These are dedicated SERDES output pins.                                                                                                                                                            |
| REFCLK[P/N]_D[dual_num]                | Ι         | SERDES Reference Clock inputs, P = Positive, N = Negative, dual_num = [0, 1].<br>These are dedicated SERDES input pins.                                                                                                                                                                            |
| VCCHRX_D[dual_num]CH[chan_num]         | _         | SERDES High-Speed Inputs Termination Voltage Supplies, dual_num = [0, 1],<br>chan_num = [0, 1]. These pins should be powered to 1.1 V on ECP5, or<br>1.2 V on ECP5-5G.                                                                                                                             |
| VCCHTX_D[dual_num]CH[chan_num]         | _         | SERDES High-Speed Outputs Buffer Voltage Supplies, dual_num = [0, 1],<br>chan_num = [0, 1]. These pins should be powered to 1.1 V on ECP5, or 1.2 V<br>on ECP5-5G.                                                                                                                                 |

Notes:

1. When placing switching I/Os around these critical pins that are designed to supply the device with the proper reference or supply voltage, care must be given.

2. These pins are dedicated inputs or can be used as general purpose I/O.

3. m defines the associated channel in the quad.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



| Part number          | Grade | Package          | Pins | Temp.      | LUTs (K) | SERDES |
|----------------------|-------|------------------|------|------------|----------|--------|
| LFE5U-45F-8BG554C    | -8    | Lead free caBGA  | 554  | Commercial | 44       | No     |
| LFE5U-85F-6MG285C    | -6    | Lead free csfBGA | 285  | Commercial | 84       | No     |
| LFE5U-85F-7MG285C    | -7    | Lead free csfBGA | 285  | Commercial | 84       | No     |
| LFE5U-85F-8MG285C    | -8    | Lead free csfBGA | 285  | Commercial | 84       | No     |
| LFE5U-85F-6BG381C    | -6    | Lead free caBGA  | 381  | Commercial | 84       | No     |
| LFE5U-85F-7BG381C    | -7    | Lead free caBGA  | 381  | Commercial | 84       | No     |
| LFE5U-85F-8BG381C    | -8    | Lead free caBGA  | 381  | Commercial | 84       | No     |
| LFE5U-85F-6BG554C    | -6    | Lead free caBGA  | 554  | Commercial | 84       | No     |
| LFE5U-85F-7BG554C    | -7    | Lead free caBGA  | 554  | Commercial | 84       | No     |
| LFE5U-85F-8BG554C    | -8    | Lead free caBGA  | 554  | Commercial | 84       | No     |
| LFE5U-85F-6BG756C    | -6    | Lead free caBGA  | 756  | Commercial | 84       | No     |
| LFE5U-85F-7BG756C    | -7    | Lead free caBGA  | 756  | Commercial | 84       | No     |
| LFE5U-85F-8BG756C    | -8    | Lead free caBGA  | 756  | Commercial | 84       | No     |
| LFE5UM-25F-6MG285C   | -6    | Lead free csfBGA | 285  | Commercial | 24       | Yes    |
| LFE5UM-25F-7MG285C   | -7    | Lead free csfBGA | 285  | Commercial | 24       | Yes    |
| LFE5UM-25F-8MG285C   | -8    | Lead free csfBGA | 285  | Commercial | 24       | Yes    |
| LFE5UM-25F-6BG381C   | -6    | Lead free caBGA  | 381  | Commercial | 24       | Yes    |
| LFE5UM-25F-7BG381C   | -7    | Lead free caBGA  | 381  | Commercial | 24       | Yes    |
| LFE5UM-25F-8BG381C   | -8    | Lead free caBGA  | 381  | Commercial | 24       | Yes    |
| LFE5UM-45F-6MG285C   | -6    | Lead free csfBGA | 285  | Commercial | 44       | Yes    |
| LFE5UM-45F-7MG285C   | -7    | Lead free csfBGA | 285  | Commercial | 44       | Yes    |
| LFE5UM-45F-8MG285C   | -8    | Lead free csfBGA | 285  | Commercial | 44       | Yes    |
| LFE5UM-45F-6BG381C   | -6    | Lead free caBGA  | 381  | Commercial | 44       | Yes    |
| LFE5UM-45F-7BG381C   | -7    | Lead free caBGA  | 381  | Commercial | 44       | Yes    |
| LFE5UM-45F-8BG381C   | -8    | Lead free caBGA  | 381  | Commercial | 44       | Yes    |
| LFE5UM-45F-6BG554C   | -6    | Lead free caBGA  | 554  | Commercial | 44       | Yes    |
| LFE5UM-45F-7BG554C   | -7    | Lead free caBGA  | 554  | Commercial | 44       | Yes    |
| LFE5UM-45F-8BG554C   | -8    | Lead free caBGA  | 554  | Commercial | 44       | Yes    |
| LFE5UM-85F-6MG285C   | -6    | Lead free csfBGA | 285  | Commercial | 84       | Yes    |
| LFE5UM-85F-7MG285C   | -7    | Lead free csfBGA | 285  | Commercial | 84       | Yes    |
| LFE5UM-85F-8MG285C   | -8    | Lead free csfBGA | 285  | Commercial | 84       | Yes    |
| LFE5UM-85F-6BG381C   | -6    | Lead free caBGA  | 381  | Commercial | 84       | Yes    |
| LFE5UM-85F-7BG381C   | -7    | Lead free caBGA  | 381  | Commercial | 84       | Yes    |
| LFE5UM-85F-8BG381C   | -8    | Lead free caBGA  | 381  | Commercial | 84       | Yes    |
| LFE5UM-85F-6BG554C   | -6    | Lead free caBGA  | 554  | Commercial | 84       | Yes    |
| LFE5UM-85F-7BG554C   | -7    | Lead free caBGA  | 554  | Commercial | 84       | Yes    |
| LFE5UM-85F-8BG554C   | -8    | Lead free caBGA  | 554  | Commercial | 84       | Yes    |
| LFE5UM-85F-6BG756C   | -6    | Lead free caBGA  | 756  | Commercial | 84       | Yes    |
| LFE5UM-85F-7BG756C   | -7    | Lead free caBGA  | 756  | Commercial | 84       | Yes    |
| LFE5UM-85F-8BG756C   | -8    | Lead free caBGA  | 756  | Commercial | 84       | Yes    |
| LFE5UM5G-25F-8MG285C | -8    | Lead free csfBGA | 285  | Commercial | 24       | Yes    |
| LFE5UM5G-25F-8BG381C | -8    | Lead free caBGA  | 381  | Commercial | 24       | Yes    |
| LFE5UM5G-45F-8MG285C | -8    | Lead free csfBGA | 285  | Commercial | 44       | Yes    |
| LFE5UM5G-45F-8BG381C | -8    | Lead free caBGA  | 381  | Commercial | 44       | Yes    |
| LFE5UM5G-45F-8BG554C | -8    | Lead free caBGA  | 554  | Commercial | 44       | Yes    |
| LFE5UM5G-85F-8MG285C | -8    | Lead free csfBGA | 285  | Commercial | 84       | Yes    |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### (Continued)

| Date        | Version | Section             | Change Summary                                                                                                                                                                                                                                                                                                     |
|-------------|---------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2014 | 1.2     | All                 | Changed document status from Advance to Preliminary.                                                                                                                                                                                                                                                               |
|             |         | General Description | Updated Features section.                                                                                                                                                                                                                                                                                          |
|             |         |                     | Deleted Serial RapidIO protocol under Embedded SERDES.                                                                                                                                                                                                                                                             |
|             |         |                     | Corrected data rate under Pre-Engineered Source Synchronous                                                                                                                                                                                                                                                        |
|             |         |                     | Changed DD3. LPDDR3 to DDR2/3, LPDDR2/3.                                                                                                                                                                                                                                                                           |
|             |         |                     | Mentioned transmit de-emphasis "pre- and post-cursors".                                                                                                                                                                                                                                                            |
|             |         | Architecture        | Updated Overview section.                                                                                                                                                                                                                                                                                          |
|             |         |                     | Revised description of PFU blocks.                                                                                                                                                                                                                                                                                 |
|             |         |                     | <ul> <li>Specified SRAM cell settings in describing the control of<br/>SERDES/PCS duals.</li> </ul>                                                                                                                                                                                                                |
|             |         |                     | Updated SERDES and Physical Coding Sublayer section.                                                                                                                                                                                                                                                               |
|             |         |                     | Changed PCI Express 2.0 to PCI Express Gen1 and Gen2.                                                                                                                                                                                                                                                              |
|             |         |                     | Deleted Serial RapidIO protocol.                                                                                                                                                                                                                                                                                   |
|             |         |                     | Updated Table 2.13. LFE5UM/LFE5UM5G SERDES Standard Support.                                                                                                                                                                                                                                                       |
|             |         |                     | Updated On-Chip Oscillator section.                                                                                                                                                                                                                                                                                |
|             |         |                     | • Deleted "130 MHz ±15% CMOS" oscillator.                                                                                                                                                                                                                                                                          |
|             |         |                     | Updated Table 2.16. Selectable Master Clock (MCLK) Frequencies<br>during Configuration (Nominal)                                                                                                                                                                                                                   |
|             |         | DC and Switching    | Updated Absolute Maximum Ratings section. Added supply voltages                                                                                                                                                                                                                                                    |
|             |         | Characteristics     | V <sub>CCA</sub> and V <sub>CCAUXA</sub> .                                                                                                                                                                                                                                                                         |
|             |         |                     | Updated sysI/O Recommended Operating Conditions section. Revised<br>HSULD12D VCCIO values and removed table note.                                                                                                                                                                                                  |
|             |         |                     | Updated sysI/O Single-Ended DC Electrical Characteristics section.<br>Revised some values for SSTL15 _I, SSTL15 _II, SSTL135 _I, SSTL15 _II,<br>and HSUL12.                                                                                                                                                        |
|             |         |                     | Updated External Switching Characteristics section. Changed parameters to $t_{SKEW_{PR}}V_{CCA}$ and $t_{SKEW_{EDGE}}$ and added LFE5-85 as device.                                                                                                                                                                |
|             |         |                     | Updated ECP5 Family Timing Adders section. Added SSTL135_II buffer<br>type data. Removed LVCMOS33_20mA, LVCMOS25_20mA,<br>LVCMOS25_16mA, LVCMOS25D_16mA, and LVCMOS18_16mA buffer<br>types. Changed buffer type to LVCMOS12_4mA and LVCMOS12_8mA.<br>Updated Maximum I/O Buffer Speed section. Revised Max values. |
|             |         |                     | Updated sysCLOCK PLL Timing section. Revised $t_{DT}$ Min and Max values.<br>Revised $t_{OPJIT}$ Max value. Revised number of samples in table note 1.                                                                                                                                                             |
|             |         |                     | Updated SERDES High-Speed Data Transmitter section. Updated Table 3.24. Serial Output Timing and Levels and Table 3.25. Channel Output Jitter.                                                                                                                                                                     |