# E->< FLattice Semiconductor Corporation - LFE5UM-45F-6BG381C Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                        |
|--------------------------------|-------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 11000                                                                         |
| Number of Logic Elements/Cells | 44000                                                                         |
| Total RAM Bits                 | 1990656                                                                       |
| Number of I/O                  | 203                                                                           |
| Number of Gates                | -                                                                             |
| Voltage - Supply               | 1.045V ~ 1.155V                                                               |
| Mounting Type                  | Surface Mount                                                                 |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                               |
| Package / Case                 | 381-FBGA                                                                      |
| Supplier Device Package        | 381-CABGA (17x17)                                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe5um-45f-6bg381c |
|                                |                                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Copyright Notice**

Copyright © 2014-2018 Lattice Semiconductor Corporation. All rights reserved. The contents of these materials contain proprietary and confidential information (including trade secrets, copyright, and other Intellectual Property interests) of Lattice Semiconductor Corporation and/or its affiliates. All rights are reserved. You are permitted to use this document and any information contained therein expressly and only for bona fide non-commercial evaluation of products and/or services from Lattice Semiconductor Corporation or its affiliates; and only in connection with your bona fide consideration of purchase or license of products or services from Lattice Semiconductor Corporation or its affiliates, and only in accordance with the terms and conditions stipulated. Contents, (in whole or in part) may not be reproduced, downloaded, disseminated, published, or transferred in any form or by any means, except with the prior written permission of Lattice Semiconductor Corporation and/or its affiliates. Copyright infringement is a violation of federal law subject to criminal and civil penalties. You have no right to copy, modify, create derivative works of, transfer, sublicense, publicly display, distribute or otherwise make these materials available, in whole or in part, to any third party. You are not permitted to reverse engineer, disassemble, or decompile any device or object code provided herewith. Lattice Semiconductor Corporation reserves the right to revoke these permissions and require the destruction or return of any and all Lattice Semiconductor Corporation proprietary materials and/or data.

#### Patents

The subject matter described herein may contain one or more inventions claimed in patents or patents pending owned by Lattice Semiconductor Corporation and/or its affiliates.

#### **Trademark Acknowledgment**

Lattice Semiconductor Corporation<sup>®</sup>, the Lattice Semiconductor logo, Silicon Image<sup>®</sup>, the Silicon Image logo, Instaport<sup>®</sup>, the Instaport logo, InstaPrevue<sup>®</sup>, Simplay<sup>®</sup>, Simplay HD<sup>®</sup>, the Simplay HD logo, Simplay Labs<sup>™</sup>, the Simplay Labs logo, the SiBEAM Snap<sup>™</sup>, the SiBEAM Snap logo, UltraGig<sup>™</sup>, the UltraGig logo are trademarks or registered trademarks of Lattice Semiconductor Corporation in the United States and/or other countries. HDMI<sup>®</sup> and the HDMI logo with High-Definition Multimedia Interface are trademarks or registered trademarks of, and are used under license from, HDMI Licensing, LLC. in the United States or other countries. MHL<sup>®</sup> and the MHL logo with Mobile High-Definition Link are trademarks or registered trademarks of, and are used under license from, MHL, LLC. in the United States and/or other countries. WirelessHD<sup>®</sup>, the WirelessHD logo, WiHD<sup>®</sup> and the WiHD logo are trademarks, registered trademarks or service marks of SiBeam, Inc. in the United States or other countries. HDMI Licensing, LLC; Simplay Labs, LLC; and SiBeam, Inc. are wholly owned subsidiaries of Lattice Semiconductor Corporation.

All other trademarks and registered trademarks are the property of their respective owners in the United States or other countries. The absence of a trademark symbol does not constitute a waiver of Lattice Semiconductor's trademarks or other intellectual property rights with regard to a product name, logo or slogan.

#### **Export Controlled Document**

This document contains materials that are subject to the U.S. Export Administration Regulations and may also be subject to additional export control laws and regulations (collectively "Export Laws") and may be used only in compliance with such Export Laws. Unless otherwise authorized by an officer of Lattice Semiconductor Corporation in writing, this document and the information contained herein (a) may not be used in relation to nuclear, biological or chemical weapons, or missiles capable of delivering these weapons, and (b) may not be re-exported or otherwise transferred to a third party who is known or suspected to be involved in relation to nuclear, biological or chemical weapons, or missiles capable of delivering these weapons, or to any sanctioned persons or entities.

#### **Further Information**

To request other materials, documentation, and information, contact your local Lattice Semiconductor sales office or visit the Lattice Semiconductor web site at <u>www.latticesemi.com</u>.

#### Disclaimers

These materials are provided on an "AS IS" basis. Lattice Semiconductor Corporation and its affiliates disclaim all representations and warranties (express, implied, statutory or otherwise), including but not limited to: (i) all implied warranties of merchantability, fitness for a particular purpose, and/or non-infringement of third party rights; (ii) all warranties arising out of course-of-dealing, usage, and/or trade; and (iii) all warranties that the information or results provided in, or that may be obtained from use of, the materials are accurate, reliable, complete, up-to-date, or produce specific outcomes. Lattice Semiconductor Corporation and its affiliates assume no liability or responsibility for any errors or omissions in these materials, makes no commitment or warranty to correct any such errors or omissions or update or keep current the information contained in these materials, and expressly disclaims all direct, indirect, special, incidental, consequential, reliance and punitive damages, including WITHOUT LIMITATION any loss of profits arising out of your access to, use or interpretation of, or actions taken or not taken based on the content of these materials. Lattice Semiconductor Corporation and its affiliates reserve the right, without notice, to periodically modify the information in these materials, and to add to, delete, and/or change any of this information.

#### **Products and Services**

The products and services described in these materials, and any other information, services, designs, know-how and/or products provided by Lattice Semiconductor Corporation and/or its affiliates are provided on "AS IS" basis, except to the extent that Lattice Semiconductor Corporation and/or its affiliates provides an applicable written limited warranty in its standard form license agreements, standard Terms and Conditions of Sale and Service or its other applicable standard form agreements, in which case such limited warranty shall apply and shall govern in lieu of all other warranties (express, statutory, or implied). EXCEPT FOR SUCH LIMITED WARRANTY, LATTICE SEMICONDUCTOR CORPORATION AND ITS AFFILIATES DISCLAIM ALL REPRESENTATIONS AND WARRANTIES (EXPRESS, IMPLIED, STATUTORY OR OTHERWISE), REGARDING THE INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS PROVIDED BY LATTICE SEMICONDUCTOR CORPORATION AND/OR ITS AFFILIATES, INCLUDING BUT NOT LIMITED TO, ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND/OR NON-INFRINGEMENT OF THIRD PARTY RIGHTS. YOU ACKNOWLEDGE AND AGREE THAT SUCH INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS HAVE NOT BEEN DESIGNED, TESTED, OR MANUFACTURED FOR USE OR RESALE IN SYSTEMS WHERE THE FAILURE, MALFUNCTION, OR ANY INACCURACY OF THESE ITEMS CARRIES A RISK OF DEATH OR SERIOUS BODILY INJURY, INCLUDING, BUT NOT LIMITED TO, USE IN NUCLEAR FACILITIES, AIRCRAFT NAVIGATION OR COMMUNICATION, EMERGENCY SYSTEMS, OR OTHER SYSTEMS WITH A SIMILAR DEGREE OF POTENTIAL HAZARD. NO PERSON IS AUTHORIZED TO MAKE ANY OTHER WARRANTY OR REPRESENTATION CONCERNING THE PERFORMANCE OF THE INFORMATION, PRODUCTS, KNOW-HOW, DESIGNS OR SERVICES OTHER THAN AS PROVIDED IN THESE TERMS AND CONDITIONS.



# Contents

| Acronyms in This Document                                   |    |
|-------------------------------------------------------------|----|
| 1. General Description                                      | 10 |
| 1.1. Features                                               | 10 |
| 2. Architecture                                             | 12 |
| 2.1. Overview                                               | 12 |
| 2.2. PFU Blocks                                             | 13 |
| 2.2.1. Slice                                                | 14 |
| 2.2.2. Modes of Operation                                   | 17 |
| 2.3. Routing                                                |    |
| 2.4. Clocking Structure                                     |    |
| 2.4.1. sysCLOCK PLL                                         |    |
| 2.5. Clock Distribution Network                             | 19 |
| 2.5.1. Primary Clocks                                       | 20 |
| 2.5.2. Edge Clock                                           | 21 |
| 2.6. Clock Dividers                                         |    |
| 2.7. DDRDLL                                                 |    |
| 2.8. sysMEM Memory                                          |    |
| 2.8.1. sysMEM Memory Block                                  |    |
| 2.8.2. Bus Size Matching                                    |    |
| 2.8.3. RAM Initialization and ROM Operation                 |    |
| 2.8.4. Memory Cascading                                     |    |
| 2.8.5. Single, Dual and Pseudo-Dual Port Modes              |    |
| 2.8.6. Memory Core Reset                                    |    |
| 2.9. sysDSP <sup>™</sup> Slice                              |    |
| 2.9.1. sysDSP Slice Approach Compared to General DSP        |    |
| 2.9.2. sysDSP Slice Architecture Features                   |    |
| 2.10. Programmable I/O Cells                                |    |
| 2.11. PIO                                                   |    |
| 2.11. Input Register Block                                  |    |
| 2.11.2. Output Register Block                               |    |
| 2.12. Tristate Register Block                               |    |
| 2.12. DDR Memory Support                                    |    |
| 2.13. DQS Grouping for DDR Memory                           |    |
| 2.13.2. DLL Calibrated DQS Delay and Control Block (DQSBUF) |    |
| 2.14. sysl/O Buffer                                         |    |
| 2.14. sysi/O Buffer Banks                                   |    |
| 2.14.1. Syst/O Burlet Balliss                               |    |
| 2.14.2. Typical syst/O f/O Benavior during Power-up         |    |
| 2.14.3. Supported syst/O Standards                          |    |
| 2.14.4. On-Chip Programmable Termination                    |    |
| 2.14.5. For socketing                                       |    |
| 2.15. SERDES and Physical County Sublayer                   |    |
|                                                             |    |
|                                                             |    |
| 2.15.3. SERDES Client Interface Bus                         |    |
| 2.16. Flexible Dual SERDES Architecture                     |    |
| 2.17. IEEE 1149.1-Compliant Boundary Scan Testability       |    |
| 2.18. Device Configuration                                  |    |
| 2.18.1. Enhanced Configuration Options                      |    |
| 2.18.2. Single Event Upset (SEU) Support                    |    |
| 2.18.3. On-Chip Oscillator                                  |    |
| 2.19. Density Shifting                                      |    |
| 3. DC and Switching Characteristics                         | 47 |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



| 3.1.            | Absolute Maximum Ratings                                                                |    |
|-----------------|-----------------------------------------------------------------------------------------|----|
| 3.2.            | Recommended Operating Conditions                                                        |    |
| 3.3.            | Power Supply Ramp Rates                                                                 |    |
| 3.4.            | Power-On-Reset Voltage Levels                                                           |    |
| 3.5.            | Power up Sequence                                                                       |    |
| 3.6.            | Hot Socketing Specifications                                                            |    |
| 3.7.            | Hot Socketing Requirements                                                              |    |
| 3.8.            | ESD Performance                                                                         |    |
| 3.9.            | DC Electrical Characteristics                                                           | 49 |
| 3.10.           | Supply Current (Standby)                                                                |    |
| 3.11.           | SERDES Power Supply Requirements <sup>1,2,3</sup>                                       | 51 |
| 3.12.           | sysI/O Recommended Operating Conditions                                                 | 53 |
| 3.13.           | sysI/O Single-Ended DC Electrical Characteristics                                       | 54 |
| 3.14.           | sysI/O Differential Electrical Characteristics                                          | 55 |
| 3.14            | 4.1. LVDS                                                                               |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
|                 | Typical Building Block Function Performance                                             |    |
| 3.15.           | Derating Timing Tables                                                                  |    |
| 3.16.           |                                                                                         |    |
| 3.17.           | Maximum I/O Buffer Speed                                                                |    |
| 3.18.           | External Switching Characteristics                                                      |    |
| 3.19.           | sysCLOCK PLL Timing                                                                     |    |
| 3.20.           | SERDES High-Speed Data Transmitter                                                      |    |
| 3.21.           | SERDES/PCS Block Latency                                                                |    |
| 3.22.           | SERDES High-Speed Data Receiver                                                         |    |
| 3.23.           | Input Data Jitter Tolerance                                                             |    |
| 3.24.           | SERDES External Reference Clock                                                         |    |
| 3.25.           | PCI Express Electrical and Timing Characteristics                                       |    |
| 3.25            | 5.1. PCIe (2.5 Gb/s) AC and DC Characteristics                                          | 76 |
| 3.25            | 5.2. PCIe (5 Gb/s) – Preliminary AC and DC Characteristics                              | 77 |
| 3.26.           | CPRI LV2 E.48 Electrical and Timing Characteristics – Preliminary                       | 79 |
| 3.27.           | XAUI/CPRI LV E.30 Electrical and Timing Characteristics                                 | 80 |
| 3.27            | 7.1. AC and DC Characteristics                                                          | 80 |
| 3.28.           | CPRI LV E.24/SGMII(2.5Gbps) Electrical and Timing Characteristics                       | 80 |
| 3.28            | 8.1. AC and DC Characteristics                                                          | 80 |
| 3.29.           | Gigabit Ethernet/SGMII(1.25Gbps)/CPRI LV E.12 Electrical and Timing Characteristics     | 81 |
| 3.29            |                                                                                         |    |
| 3.30.           | SMPTE SD/HD-SDI/3G-SDI (Serial Digital Interface) Electrical and Timing Characteristics |    |
| 3.30            |                                                                                         |    |
| 3.31.           | sysCONFIG Port Timing Specifications                                                    |    |
| 3.32.           | JTAG Port Timing Specifications                                                         |    |
| 3.33.           | Switching Test Conditions                                                               |    |
|                 | out Information                                                                         |    |
| 4. Pint<br>4.1. | Signal Descriptions                                                                     |    |
| 4.1.<br>4.2.    | PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin                    |    |
|                 |                                                                                         |    |
| 4.3.            | Pin Information Summary                                                                 |    |
| 4.3.            |                                                                                         |    |
| 4.3.            |                                                                                         |    |
| 5. Ord          | lering Information                                                                      |    |



## 2.2.2. Modes of Operation

Slices 0-2 have up to four potential modes of operation: Logic, Ripple, RAM and ROM. Slice 3 is not needed for RAM mode, it can be used in Logic, Ripple, or ROM modes.

#### Logic Mode

In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger look-up tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other slices. Note that LUT8 requires more than four slices.

#### **Ripple Mode**

Ripple mode supports the efficient implementation of small arithmetic functions. In ripple mode, the following functions can be implemented by each slice:

- Addition 2-bit
- Subtraction 2-bit
- Add/Subtract 2-bit using dynamic control
- Up counter 2-bit
- Down counter 2-bit
- Up/Down counter with asynchronous clear
- Up/Down counter with preload (sync)
- Ripple mode multiplier building block
- Multiplier support
- Comparator functions of A and B inputs
  - A greater-than-or-equal-to B
  - A not-equal-to B
  - A less-than-or-equal-to B

Ripple Mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per slice basis to allow fast arithmetic functions to be constructed by concatenating Slices.

#### **RAM Mode**

In this mode, a 16x4-bit distributed single port RAM (SPR) can be constructed in one PFU using each LUT block in Slice 0 and Slice 1 as a 16 x 2-bit memory in each slice. Slice 2 is used to provide memory address and control signals. A 16 x 2-bit pseudo dual port RAM (PDPR) memory is created in one PFU by using one Slice as the read-write port and the other companion slice as the read-only port. The slice with the read-write port updates the SRAM data contents in both slices at the same write cycle.

ECP5/ECP5-5G devices support distributed memory initialization.

The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2.3 lists the number of slices required to implement different distributed RAM primitives. For more information about using RAM in ECP5/ECP5-5G devices, refer to ECP5 and ECP5-5G Memory Usage Guide (TN1264).

#### Table 2.3. Number of Slices Required to Implement Distributed RAM

|                  | SPR 16 X 4 | PDPR 16 X 4 |
|------------------|------------|-------------|
| Number of slices | 3          | 6           |
|                  |            |             |

Note: SPR = Single Port RAM, PDPR = Pseudo Dual Port RAM

#### ROM Mode

ROM mode uses the LUT logic; hence, Slices 0 through 3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration.

For more information, refer to ECP5 and ECP5-5G Memory Usage Guide (TN1264).



## 2.3. Routing

There are many resources provided in the ECP5/ECP5-5G devices to route signals individually or as busses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The ECP5/ECP5-5G family has an enhanced routing architecture that produces a compact design. The Diamond design software tool suites take the output of the synthesis tool and places and routes the design.

## 2.4. Clocking Structure

ECP5/ECP5-5G clocking structure consists of clock synthesis blocks (sysCLOCK PLL); balanced clock tree networks (PCLK and ECLK trees); and efficient clock logic modules (CLOCK DIVIDER and Dynamic Clock Select (DCS), Dynamic Clock Control (DCC) and DLL). All of these functions are described below.

## 2.4.1. sysCLOCK PLL

The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The devices in the ECP5/ECP5-5G family support two to four full-featured General Purpose PLLs. The sysCLOCK PLLs provide the ability to synthesize clock frequencies.

The architecture of the PLL is shown in Figure 2.5. A description of the PLL functionality follows.

CLKI is the reference frequency input to the PLL and its source can come from two different external CLK inputs or from internal routing. A non-glitchless 2-to-1 input multiplexor is provided to dynamically select between two different external reference clock sources. The CLKI input feeds into the input Clock Divider block.

CLKFB is the feedback signal to the PLL which can come from internal feedback path, routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output.

The PLL has four clock outputs CLKOP, CLKOS, CLKOS2 and CLKOS3. Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the primary clock network. Only CLKOP and CLKOS outputs can go to the edge clock network.

The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock. This phase shift can be either programmed during configuration or can be adjusted dynamically using the PHASESEL, PHASEDIR, PHASESTEP, and PHASELOADREG ports.

The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected.







| Table 2.4 provides a description | of the signals in the PLL blocks. |
|----------------------------------|-----------------------------------|
|----------------------------------|-----------------------------------|

| Signal        | Туре   | Description                                                                     |
|---------------|--------|---------------------------------------------------------------------------------|
| CLKI          | Input  | Clock Input to PLL from external pin or routing                                 |
| CLKI2         | Input  | Muxed clock input to PLL                                                        |
| SEL           | Input  | Input Clock select, selecting from CLKI and CLKI2 inputs                        |
| CLKFB         | Input  | PLL Feedback Clock                                                              |
| PHASESEL[1:0] | Input  | Select which output to be adjusted on Phase by PHASEDIR, PHASESTEP, PHASELODREG |
| PHASEDIR      | Input  | Dynamic Phase adjustment direction.                                             |
| PHASESTEP     | Input  | Dynamic Phase adjustment step.                                                  |
| PHASELOADREG  | Input  | Load dynamic phase adjustment values into PLL.                                  |
| CLKOP         | Output | Primary PLL output clock (with phase shift adjustment)                          |
| CLKOS         | Output | Secondary PLL output clock (with phase shift adjust)                            |
| CLKOS2        | Output | Secondary PLL output clock2 (with phase shift adjust)                           |
| CLKOS3        | Output | Secondary PLL output clock3 (with phase shift adjust)                           |
| LOCK          | Output | PLL LOCK to CLKI, Asynchronous signal. Active high indicates PLL lock           |
| STDBY         | Input  | Standby signal to power down the PLL                                            |
| RST           | Input  | Resets the PLL                                                                  |
| ENCLKOP       | Input  | Enable PLL output CLKOP                                                         |
| ENCLKOS       | Input  | Enable PLL output CLKOS                                                         |
| ENCLKOS2      | Input  | Enable PLL output CLKOS2                                                        |
| ENCLKOS3      | Input  | Enable PLL output CLKOS3                                                        |

### Table 2.4. PLL Blocks Signal Descriptions

For more details on the PLL you can refer to the ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263).

## 2.5. Clock Distribution Network

There are two main clock distribution networks for any member of the ECP5/ECP5-5G product family, namely Primary Clock (PCLK) and Edge Clock (ECLK). These clock networks have the clock sources come from many different sources, such as Clock Pins, PLL outputs, DLLDEL outputs, Clock divider outputs, SERDES/PCS clocks and some on chip generated clock signal. There are clock dividers (CLKDIV) blocks to provide the slower clock from these clock sources. ECP5/ECP5-5G also supports glitchless dynamic enable function (DCC) for the PCLK Clock to save dynamic power. There are also some logics to allow dynamic glitchless selection between two clocks for the PCLK network (DCS).

Overview of Clocking Network is shown in Figure 2.6 on page 20 for LFE5UM/LFE5UM5G-85 device.





Figure 2.11. ECP5/ECP5-5G DLL Top Level View (For LFE-45 and LFE-85)

## 2.8. sysMEM Memory

ECP5/ECP5-5G devices contain a number of sysMEM Embedded Block RAM (EBR). The EBR consists of an 18 Kb RAM with memory core, dedicated input registers and output registers with separate clock and clock enable. Each EBR includes functionality to support true dual-port, pseudo dual-port, single-port RAM, ROM and FIFO buffers (via external PFUs).

## 2.8.1. sysMEM Memory Block

The sysMEM block can implement single port, dual port or pseudo dual port memories. Each block can be used in a variety of depths and widths as listed in Table 2.6 on page 25. FIFOs can be implemented in sysMEM EBR blocks by implementing support logic with PFUs. The EBR block facilitates parity checking by supporting an optional parity bit for each data byte. EBR blocks provide byte-enable support for configurations with 18-bit and 36-bit data widths. For more information, refer to ECP5 and ECP5-5G Memory Usage Guide (TN1264).





\*For 7:1 LVDS interface only. It is required to use PIO pair pins PIOA/B.

#### Figure 2.20. Output Register Block on Left and Right Sides

| Name                  | Туре   | Description                                                         |  |  |
|-----------------------|--------|---------------------------------------------------------------------|--|--|
| Q                     | Output | High Speed Data Output                                              |  |  |
| D                     | Input  | ata from core to output SDR register                                |  |  |
| D[1:0]/D[3:0]/ D[6:0] | Input  | Low Speed Data from device core to output DDR register              |  |  |
| RST                   | Input  | Reset to the Output Block                                           |  |  |
| SCLK                  | Input  | Slow Speed System Clock                                             |  |  |
| ECLK                  | Input  | High Speed Edge Clock                                               |  |  |
| DQSW                  | Input  | Clock from DQS control Block used to generate DDR memory DQS output |  |  |
| DQSW270               | Input  | Clock from DQS control Block used to generate DDR memory DQ output  |  |  |

#### Table 2.9. Output Block Port Description

## 2.12. Tristate Register Block

The tristate register block registers tristate control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output. In DDR operation used mainly for DDR memory interface can be implemented on the left and right sides of the device. Here two inputs feed the tristate registers clocked by both ECLK and SCLK.

Figure 2.21 and Figure 2.22 show the Tristate Register Block functions on the device. For detailed description of the tristate register block modes and usage, refer to ECP5 and ECP5-5G High-Speed I/O Interface (TN1265).



Figure 2.21. Tristate Register Block on Top Side



## 2.15. SERDES and Physical Coding Sublayer

LFE5UM/LFE5UM5G devices feature up to 4 channels of embedded SERDES/PCS arranged in dual-channel blocks at the bottom of the devices. Each channel supports up to 3.2 Gb/s (ECP5), or up to 5 Gb/s (ECP5-5G) data rate. Figure 2.27 shows the position of the dual blocks for the LFE5-85. Table 2.13 shows the location of available SERDES Duals for all devices. The LFE5UM/LFE5UM5G SERDES/PCS supports a range of popular serial protocols, including:

- PCI Express Gen1 and Gen2 (2.5 Gb/s) on ECP5UM; Gen 1, Gen2 (2.5 Gb/s and 5 Gb/s) on ECP5-5G
- Ethernet (XAUI, GbE 1000 Base CS/SX/LX and SGMII)
- SMPTE SDI (3G-SDI, HD-SDI, SD-SDI)
- CPRI (E.6.LV: 614.4 Mb/s, E.12.LV: 1228.8 Mb/s, E.24.LV: 2457.6 Mb/s, E.30.LV: 3072 Mb/s), also E.48.LV2:4915 Mb/s in ECP5-5G
- JESD204A/B ADC and DAC converter interface: 312.5 Mb/s to 3.125 Gb/s (ECP5) / 5 Gb/s (ECP5-5G)

Each dual contains two dedicated SERDES for high speed, full duplex serial data transfer. Each dual also has a PCS block that interfaces to the SERDES channels and contains protocol specific digital logic to support the standards listed above. The PCS block also contains interface logic to the FPGA fabric. All PCS logic for dedicated protocol support can also be bypassed to allow raw 8-bit or 10-bit interfaces to the FPGA fabric.

Even though the SERDES/PCS blocks are arranged in duals, multiple baud rates can be supported within a dual with the use of dedicated, per channel /1, /2 and /11 rate dividers. Additionally, two duals can be arranged together to form x4 channel link.

ECP5UM devices and ECP5-5G devices are pin-to-pin compatible. But, the ECP5UM devices require 1.1 V on VCCA, VCCHRX and VCCHTX supplies. ECP5-5G devices require 1.2 V on these supplies. When designing either family device with migration in mind, these supplies need to be connected such that it is possible to adjust the voltage level on these supplies.

When a SERDES Dual in a 2-Dual device is not used, the power VCCA power supply for that Dual should be connected. It is advised to connect the VCCA of unused channel to core if the user knows he will not use the Dual at all, or it should be connected to a different regulated supply, if that Dual may be used in the future.

For an unused channel in a Dual, it is advised to connect the VCCHTX to VCCA, and user can leave VCCHRX unconnected.

For information on how to use the SERDES/PCS blocks to support specific protocols, as well on how to combine multiple protocols and baud rates within a device, refer to ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261).



#### 3.3. **Power Supply Ramp Rates**

#### **Table 3.3. Power Supply Ramp Rates**

| Symbol            | Parameter                                | Min  | Тур | Max | Unit |
|-------------------|------------------------------------------|------|-----|-----|------|
| t <sub>RAMP</sub> | Power Supply ramp rates for all supplies | 0.01 | -   | 10  | V/ms |
|                   |                                          |      |     |     |      |

Note: Assumes monotonic ramp rates.

#### **Power-On-Reset Voltage Levels** 3.4.

#### Table 3.4. Power-On-Reset Voltage Levels

| Symbol             | Symbol Parameter                                                                   |                                   | Min                | Тур  | Max  | Unit |   |
|--------------------|------------------------------------------------------------------------------------|-----------------------------------|--------------------|------|------|------|---|
| Vporup             | All Devices trip point (Monitoring V <sub>CC</sub> ,                               | V <sub>cc</sub>                   | 0.90               | -    | 1.00 | V    |   |
|                    |                                                                                    | trip point (Monitoring $V_{CC}$ , | V <sub>CCAUX</sub> | 2.00 | Ι    | 2.20 | V |
|                    |                                                                                    | V <sub>CCIO8</sub>                | 0.95               | _    | 1.06 | V    |   |
| N                  |                                                                                    | Power-On-Reset ramp-              | V <sub>cc</sub>    | 0.77 | Ι    | 0.87 | V |
| V <sub>PORDN</sub> | All Devices down trip point (Monitoring – V <sub>CC</sub> , and V <sub>CCAUX</sub> | V <sub>CCAUX</sub>                | 1.80               | _    | 2.00 | V    |   |

Notes:

These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

- Only V<sub>CCIO8</sub> has a Power-On-Reset ramp up trip point. All other V<sub>CCIOs</sub> do not have Power-On-Reset ramp up detection.
- V<sub>CCIO8</sub> does not have a Power-On-Reset ramp down detection. V<sub>CCIO8</sub> must remain within the Recommended Operating Conditions to ensure proper operation.

#### **Power up Sequence** 3.5.

Power-On-Reset (POR) puts the ECP5/ECP5-5G device in a reset state. POR is released when Vcc, VccAUX, and VccI08 are ramped above the VPORUP voltage, as specified above.

V<sub>CCIO8</sub> controls the voltage on the configuration I/O pins. If the ECP5/ECP5-5G device is using Master SPI mode to download configuration data from external SPI Flash, it is required to ramp  $V_{CCIO8}$  above V<sub>IH</sub> of the external SPI Flash, before at least one of the other two supplies (V<sub>CC</sub> and/or V<sub>CCAUX</sub>) is ramped to V<sub>PORUP</sub> voltage level. If the system cannot meet this power up sequence requirement, and requires the  $V_{CCIO8}$  to be ramped last, then the system must keep either PROGRAMN or INITN pin LOW during power up, until V<sub>CCI08</sub> reaches V<sub>IH</sub> of the external SPI Flash. This ensures the signals driven out on the configuration pins to the external SPI Flash meet the V<sub>IH</sub> voltage requirement of the SPI Flash. For LFE5UM/LFE5UM5G devices, it is required to power up V<sub>CCA</sub>, before V<sub>CCAUXA</sub> is powered up.

#### **Hot Socketing Specifications** 3.6.

### **Table 3.5. Hot Socketing Specifications**

| Symbol | Parameter                                                        | Condition                                      | Min | Тур | Max | Unit |
|--------|------------------------------------------------------------------|------------------------------------------------|-----|-----|-----|------|
| IDK_HS | Input or I/O Leakage Current<br>for Top and Bottom Banks<br>Only | $0 \leq V_{IN} \leq V_{IH}$ (Max)              | _   | _   | ±1  | mA   |
| 101/   | Input or I/O Leakage Current                                     | $0 \leq V_{\text{IN}} < V_{\text{CCIO}}$       | —   | —   | ±1  | mA   |
| IDK    | for Left and Right Banks Only                                    | $V_{CCIO} \leq V_{IN} \leq V_{CCIO} + 0.5 \ V$ | _   | 18  | _   | mA   |

Notes:

V<sub>CC</sub>, V<sub>CCAUX</sub> and V<sub>CCIO</sub> should rise/fall monotonically. 1.

I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PW</sub> or I<sub>BH</sub>. 2.

LVCMOS and LVTTL only. 3.

4. Hot socket specification defines when the hot socketed device's junction temperature is at 85 °C or below. When the hot socketed device's junction temperature is above 85 °C, the I<sub>DK</sub> current can exceed ±1 mA.



## 3.11. SERDES Power Supply Requirements<sup>1,2,3</sup>

Over recommended operating conditions.

#### Table 3.9. ECP5UM

| Symbol                             | Description                                              | Тур | Max | Unit |
|------------------------------------|----------------------------------------------------------|-----|-----|------|
| Standby (Pow                       | ver Down)                                                |     |     | '    |
| I <sub>CCA-SB</sub>                | V <sub>CCA</sub> Power Supply Current (Per Channel)      | 4   | 9.5 | mA   |
| I <sub>CCHRX-SB</sub> <sup>4</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel)  | —   | 0.1 | mA   |
| I <sub>CCHTX-SB</sub>              | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | _   | 0.9 | mA   |
| Operating (Da                      | ata Rate = 3.125 Gb/s)                                   |     |     |      |
| I <sub>CCA-OP</sub>                | V <sub>CCA</sub> Power Supply Current (Per Channel)      | 43  | 54  | mA   |
| I <sub>CCHRX-OP</sub> <sup>5</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel)  | 0.4 | 0.5 | mA   |
| I <sub>CCHTX-OP</sub>              | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | 10  | 13  | mA   |
| Operating (Da                      | ata Rate = 2.5 Gb/s)                                     |     |     |      |
| I <sub>CCA-OP</sub>                | V <sub>CCA</sub> Power Supply Current (Per Channel)      | 40  | 50  | mA   |
| I <sub>CCHRX-OP</sub> 5            | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel)  | 0.4 | 0.5 | mA   |
| I <sub>CCHTX-OP</sub>              | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | 10  | 13  | mA   |
| Operating (Da                      | ata Rate = 1.25 Gb/s)                                    |     |     |      |
| I <sub>CCA-OP</sub>                | V <sub>CCA</sub> Power Supply Current (Per Channel)      | 34  | 43  | mA   |
| I <sub>CCHRX-OP</sub> <sup>5</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel)  | 0.4 | 0.5 | mA   |
| I <sub>CCHTX-OP</sub>              | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | 10  | 13  | mA   |
| Operating (Da                      | ata Rate = 270 Mb/s)                                     |     |     |      |
| I <sub>CCA-OP</sub>                | V <sub>CCA</sub> Power Supply Current (Per Channel)      | 28  | 38  | mA   |
| I <sub>CCHRX-OP</sub> <sup>5</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel)  | 0.4 | 0.5 | mA   |
| I <sub>CCHTX-OP</sub>              | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | 8   | 10  | mA   |

Notes:

1. Rx Equalization enabled, Tx De-emphasis (pre-cursor and post-cursor) disabled

2. Per Channel current is calculated with both channels on in a Dual, and divide current by two. If only one channel is on, current will be higher.

3. To calculate with Tx De-emphasis enabled, use the Diamond Power Calculator tool.

4. For ICCHRX-SB, during Standby, input termination on Rx are disabled.

5. For ICCHRX-OP, during operational, the max specified when external AC coupling is used. If externally DC coupled, the power is based on current pulled down by external driver when the input is driven to LOW.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

FPGA-DS-02012-1.9



## 3.14.6. LVPECL33

The ECP5/ECP5-5G devices support the differential LVPECL standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3.3 is one possible solution for point-to-point signals.





Over recommended operating conditions.

| Parameter         | Description                    | Typical | Unit |
|-------------------|--------------------------------|---------|------|
| V <sub>CCIO</sub> | Output Driver Supply (±5%)     | 3.30    | V    |
| Z <sub>OUT</sub>  | Driver Impedance               | 10      | Ω    |
| Rs                | Driver Series Resistor (±1%)   | 93      | Ω    |
| R <sub>P</sub>    | Driver Parallel Resistor (±1%) | 196     | Ω    |
| R <sub>T</sub>    | Receiver Termination (±1%)     | 100     | Ω    |
| V <sub>OH</sub>   | Output High Voltage            | 2.05    | V    |
| V <sub>OL</sub>   | Output Low Voltage             | 1.25    | V    |
| V <sub>OD</sub>   | Output Differential Voltage    | 0.80    | V    |
| V <sub>CM</sub>   | Output Common Mode Voltage     | 1.65    | V    |
| ZBACK             | Back Impedance                 | 100.5   | Ω    |
| I <sub>DC</sub>   | DC Output Current              | 12.11   | mA   |

#### Table 3.16. LVPECL33 DC Conditions

Note: For input buffer, see LVDS Table 3.13 on page 55.



## 3.15. Typical Building Block Function Performance

#### Table 3.19. Pin-to-Pin Performance

| Function        | –8 Timing | Unit |
|-----------------|-----------|------|
| Basic Functions |           |      |
| 16-Bit Decoder  | 5.06      | ns   |
| 32-Bit Decoder  | 6.08      | ns   |
| 64-Bit Decoder  | 5.06      | ns   |
| 4:1 Mux         | 4.45      | ns   |
| 8:1 Mux         | 4.63      | ns   |
| 16:1 Mux        | 4.81      | ns   |
| 32:1 Mux        | 4.85      | ns   |

Notes:

1. I/Os are configured with LVCMOS25 with V<sub>CCIO</sub>=2.5, 12 mA drive.

2. These functions were generated using Lattice Diamond design software tool. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device.

3. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from Lattice Diamond design software tool.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

FPGA-DS-02012-1.9



#### Table 3.20. Register-to-Register Performance

| Function                                                                        | –8 Timing | Unit |
|---------------------------------------------------------------------------------|-----------|------|
| Basic Functions                                                                 |           |      |
| 16-Bit Decoder                                                                  | 441       | MHz  |
| 32-Bit Decoder                                                                  | 441       | MHz  |
| 64-Bit Decoder                                                                  | 332       | MHz  |
| 4:1 Mux                                                                         | 441       | MHz  |
| 8:1 Mux                                                                         | 441       | MHz  |
| 16:1 Mux                                                                        | 441       | MHz  |
| 32:1 Mux                                                                        | 441       | MHz  |
| 8-Bit Adder                                                                     | 441       | MHz  |
| 16-Bit Adder                                                                    | 441       | MHz  |
| 64-Bit Adder                                                                    | 441       | MHz  |
| 16-Bit Counter                                                                  | 384       | MHz  |
| 32-Bit Counter                                                                  | 317       | MHz  |
| 64-Bit Counter                                                                  | 263       | MHz  |
| 64-Bit Accumulator                                                              | 288       | MHz  |
| Embedded Memory Functions                                                       |           |      |
| 1024x18 True-Dual Port RAM (Write Through or Normal), with EBR Output Registers | 272       | MHz  |
| 1024x18 True-Dual Port RAM (Read-Before-Write), with EBR Output Registers       | 214       | MHz  |
| Distributed Memory Functions                                                    |           |      |
| 16 x 2 Pseudo-Dual Port or 16 x 4 Single Port RAM (One PFU)                     | 441       | MHz  |
| 16 x 4 Pseudo-Dual Port (Two PFUs)                                              | 441       | MHz  |
| DSP Functions                                                                   |           |      |
| 9 x 9 Multiplier (All Registers)                                                | 225       | MHz  |
| 18 x 18 Multiplier (All Registers)                                              | 225       | MHz  |
| 36 x 36 Multiplier (All Registers)                                              | 225       | MHz  |
| 18 x 18 Multiply-Add/Sub (All Registers)                                        | 225       | MHz  |
| 18 x 18 Multiply/Accumulate (Input and Output Registers)                        | 225       | MHz  |

Notes:

1. These functions were generated using Lattice Diamond design software tool. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device.

2. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from Lattice Diamond design software tool.

## 3.16. Derating Timing Tables

Logic timing provided in the following sections of this data sheet and the Diamond design tools are worst case numbers in the operating range. Actual delays at nominal temperature and voltage for best case process, can be much better than the values given in the tables. The Diamond design tool can provide logic timing numbers at a particular temperature and voltage.





Figure 3.6. Receiver RX.CLK.Centered Waveforms



Figure 3.7. Receiver RX.CLK.Aligned and DDR Memory Input Waveforms



Figure 3.8. Transmit TX.CLK.Centered and DDR Memory Output Waveforms

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 3.9. Transmit TX.CLK.Aligned Waveforms

#### Receiver – Shown for one LVDS Channel



#### Transmitter - Shown for one LVDS Channel



Figure 3.10. DDRX71 Video Timing Waveforms

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



## 3.26. CPRI LV2 E.48 Electrical and Timing Characteristics – Preliminary

| Symbol                      | Description                                                | Test Conditions                   | Min    | Тур    | Max                             | Unit |
|-----------------------------|------------------------------------------------------------|-----------------------------------|--------|--------|---------------------------------|------|
| Transmit                    | -                                                          |                                   |        |        |                                 |      |
| UI                          | Unit Interval                                              | -                                 | 203.43 | 203.45 | 203.47                          | ps   |
| T <sub>DCD</sub>            | Duty Cycle Distortion                                      | -                                 | -      | —      | 0.05                            | UI   |
| J <sub>UBHPJ</sub>          | Uncorrelated Bounded High<br>Probability Jitter            | _                                 | _      | _      | 0.15                            | UI   |
| J <sub>TOTAL</sub>          | Total Jitter                                               | -                                 | -      | _      | 0.3                             | UI   |
| Z <sub>RX-DIFF-DC</sub>     | DC differential Impedance                                  | -                                 | 80     | -      | 120                             | Ω    |
| T <sub>SKEW</sub>           | Skew between differential signals                          | _                                 | _      | —      | 9                               | ps   |
| D                           | Tx Differential Return Loss (S22),                         | 100 MHz < freq<br>< 3.6864 GHz    | _      | -      | -8                              | dB   |
| R <sub>LTX-DIFF</sub>       | including package and silicon                              | 3.6864 GHz < freq<br>< 4.9152 GHz | Ι      | _      | -8 + 16.6 *log<br>(freq/3.6864) | dB   |
| R <sub>LTX-CM</sub>         | Tx Common Mode Return Loss, including package and silicon  | 100 MHz < freq<br>< 3.6864 GHz    | 6      | -      | -                               | dB   |
| I <sub>TX-SHORT</sub>       | Transmitter short-circuit current                          | -                                 |        |        | 100                             | mA   |
| T <sub>RISE_FALL-DIFF</sub> | Differential Rise and Fall Time                            | -                                 |        | —      | _                               | ps   |
| L <sub>TX-SKEW</sub>        | Lane-to-lane output skew                                   | -                                 | _      | —      |                                 | ps   |
| Receive                     |                                                            | ·                                 |        |        |                                 |      |
| UI                          | Unit Interval —                                            |                                   | 203.43 | 203.45 | 203.47                          | ps   |
| V <sub>RX-DIFF-PP</sub>     | Differential Rx peak-peak voltage                          | ak voltage — — — —                |        | 1.2    | V, p-p                          |      |
| V <sub>RX-EYE_Y1_Y2</sub>   | Receiver eye opening mask, Y1 and Y2                       |                                   |        | 375    | mV,<br>diff                     |      |
| V <sub>RX-EYE_X1</sub>      | Receiver eye opening mask, X1                              | -                                 | -      | _      | 0.3                             | UI   |
| T <sub>RX-TJ</sub>          | Receiver total jitter tolerance (not including sinusoidal) | _                                 |        |        | 0.6                             | UI   |
| _                           | Receiver differential Return Loss,<br>package plus silicon | 100 MHz < freq<br>< 3.6864 GHz    | _      | -      | -8                              | dB   |
| R <sub>LRX-DIFF</sub>       |                                                            | 3.6864 GHz < freq<br>< 4.9152 GHz | _      | -      | -8 + 16.6 *log<br>(freq/3.6864) | dB   |
| R <sub>LRX-CM</sub>         | Receiver common mode Return<br>Loss, package plus silicon  | _                                 | 6      |        | _                               | dB   |
| Z <sub>RX-DIFF-DC</sub>     | Receiver DC differential impedance                         | _                                 | 80     | 100    | 120                             | Ω    |

## Table 3.32. CPRI LV2 E.48 Electrical and Timing Characteristics

**Note**: Data is measured with PRBS7 data pattern, not with PRBS-31 pattern.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



# 3.30. SMPTE SD/HD-SDI/3G-SDI (Serial Digital Interface) Electrical and Timing Characteristics

## 3.30.1. AC and DC Characteristics

#### Table 3.39. Transmit

| Symbol                                  | Description                     | Test Conditions       | Min Typ |   | Max  | Unit |
|-----------------------------------------|---------------------------------|-----------------------|---------|---|------|------|
| BR <sub>SDO</sub>                       | Serial data rate                | -                     | 270 —   |   | 2975 | Mb/s |
| T <sub>JALIGNMENT</sub> <sup>2</sup>    | Serial output jitter, alignment | 270 Mb/s <sup>6</sup> |         |   | 0.2  | UI   |
| T <sub>JALIGNMENT</sub> <sup>2</sup>    | Serial output jitter, alignment | 1485 Mb/s             | _       | _ | 0.2  | UI   |
| T <sub>JALIGNMENT</sub> <sup>1, 2</sup> | Serial output jitter, alignment | 2970 Mb/s             | —       | _ | 0.3  | UI   |
| T <sub>JTIMING</sub>                    | Serial output jitter, timing    | 270 Mb/s <sup>6</sup> | —       | _ | 0.2  | UI   |
| T <sub>JTIMING</sub>                    | Serial output jitter, timing    | 1485 Mb/s             | _       | _ | 1    | UI   |
| T <sub>JTIMING</sub>                    | Serial output jitter, timing    | 2970 Mb/s             | —       | _ | 2    | UI   |

Notes:

1. Timing jitter is measured in accordance with SMPTE serial data transmission standards.

- 2. Jitter is defined in accordance with SMPTE RP1 184-1996 as: jitter at an equipment output in the absence of input jitter.
- 3. All Tx jitter are measured at the output of an industry standard cable driver, with the Lattice SERDES device configured to  $50 \Omega$  output impedance connecting to the external cable driver with differential signaling.
- 4. The cable driver drives: RL=75  $\Omega$ , AC-coupled at 270, 1485, or 2970 Mb/s.
- 5. All LFE5UM/LFE5UM5G devices are compliant with all SMPTE compliance tests, except 3G-SDI Level-A pathological compliance pattern test.
- 6. 270 Mb/s is supported with Rate Divider only.

#### Table 3.40. Receive

| Symbol            | Description            | Test Conditions Min Typ |     | Max | Unit |      |
|-------------------|------------------------|-------------------------|-----|-----|------|------|
| BR <sub>SDI</sub> | Serial input data rate | —                       | 270 |     | 2970 | Mb/s |

#### Table 3.41. Reference Clock

| Symbol            | Description                  | Test Conditions Min Typ |    |    |       | Unit |
|-------------------|------------------------------|-------------------------|----|----|-------|------|
| F <sub>VCLK</sub> | Video output clock frequency | —                       | 54 | -  | 148.5 | MHz  |
| DCv               | Duty cycle, video clock      | —                       | 45 | 50 | 55    | %    |

**Note**: SD-SDI (270 Mb/s) is supported with Rate Divider only. For Single Rate: Reference Clock = 54 MHz and Rate Divider = /2. For Tri-Rate: Reference Clock = 148.5 MHz and Rate Divider = /11.



# **Supplemental Information**

## **For Further Information**

A variety of technical notes for the ECP5/ECP5-5G family are available.

- High-Speed PCB Design Considerations (TN1033)
- Transmission of High-Speed Serial Signals Over Common Cable Media (TN1066)
- PCB Layout Recommendations for BGA Packages (TN1074)
- Minimizing System Interruption During Configuration Using TransFR Technology (TN1087)
- Electrical Recommendations for Lattice SERDES (FPGA-TN-02077)
- LatticeECP3, ECP-5 and ECP5-5G Soft Error Detection (SED)/Correction (SEC) Usage Guide (TN1184)
- Using TraceID (TN1207)
- Sub-LVDS Signaling Using Lattice Devices (TN1210)
- Advanced Security Encryption Key Programming Guide for ECP5, ECP5-5G, LatticeECP3, and LatticeECP2/MS Devices (TN1215)
- LatticeECP3, LatticeECP2/M, ECP5 and ECP5-5G Dual Boot and Multiple Boot Feature (TN1216)
- ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260)
- ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261)
- ECP5 and ECP5-5G sysIO Usage Guide (TN1262)
- ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263)
- ECP5 and ECP5-5G Memory Usage Guide (TN1264)
- ECP5 and ECP5-5G High-Speed I/O Interface (TN1265)
- Power Consumption and Management for ECP5 and ECP5-5G Devices (TN1266)
- ECP5 and ECP5-5G sysDSP Usage Guide (TN1267)
- ECP5 and ECP5-5G Hardware Checklist (FPGA-TN-02038)
- Solder Reflow Guide for Surface Mount Devices (FPGA-TN-02041)
- ECP5 and ECP5-5G PCI Express Soft IP Ease of Use Guidelines (FPGA-TN-02045)
- Programming External SPI Flash through JTAG for ECP5/ECP5-5G (FPGA-TN-02050)
- Adding Scalable Power and Thermal Management to ECP5 Using L-ASC10 (AN6095)

For further information on interface standards refer to the following websites:

- JEDEC Standards (LVTTL, LVCMOS, SSTL): www.jedec.org
- PCI: www.pcisig.com



## (Continued)

| Date          | Version | Section                             | Change Summary                                                                                                                        |  |  |  |
|---------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| November 2015 | 1.5     | All                                 | Added ECP5-5G device family.                                                                                                          |  |  |  |
|               |         |                                     | Changed document title to ECP5 and ECP5-5G Family Data Sheet.                                                                         |  |  |  |
|               | 1.4     | General Description                 | Updated Features section. Added support for eDP in RDR and HDR.                                                                       |  |  |  |
|               |         | Architecture                        | Updated Overview section.                                                                                                             |  |  |  |
|               |         |                                     | Revised Figure 2.1. Simplified Block Diagram, LFE5UM/LFE5UM5G-85<br>Device (Top Level). Modified Flexible sysIO description and Note. |  |  |  |
|               |         |                                     | Updated SERDES and Physical Coding Sublayer section.                                                                                  |  |  |  |
|               |         |                                     | Changed E.24.V in CPRI protocol to E.24.LV.                                                                                           |  |  |  |
|               |         |                                     | • Removed "1.1 V" from paragraph on unused Dual.                                                                                      |  |  |  |
|               |         | DC and Switching                    | Updated Hot Socketing Requirements section. Revised $V_{CCHTX}$ in table                                                              |  |  |  |
|               |         | Characteristics                     | notes 1 and 3. Indicated V <sub>CCHTX</sub> in table note 4.                                                                          |  |  |  |
|               |         |                                     | Updated SERDES High-Speed Data Transmitter section. Revised $V_{CCHTX}$                                                               |  |  |  |
|               |         | in table note 1.                    |                                                                                                                                       |  |  |  |
|               |         | Ordering Information                | Updated ECP5/ECP5-5G Part Number Description section. Changed<br>"LFE5 FPGA" under Device Family to "ECP5 FPGA".                      |  |  |  |
| August 2015   | 1.3     | General Description                 | Updated Features section.                                                                                                             |  |  |  |
|               |         |                                     | Removed SMPTE3G under Embedded SERDES.                                                                                                |  |  |  |
|               |         |                                     | Added Single Event Upset (SEU) Mitigation Support.                                                                                    |  |  |  |
|               |         |                                     | Removed SMPTE protocol in fifth paragraph.                                                                                            |  |  |  |
|               |         | Architecture                        | General update.                                                                                                                       |  |  |  |
|               |         | DC and Switching<br>Characteristics | General update.                                                                                                                       |  |  |  |
|               |         | Pinout Information                  | Updated Signal Descriptions section. Revised the descriptions of the following signals:                                               |  |  |  |
|               |         |                                     | • P[L/R] [Group Number]_[A/B/C/D]                                                                                                     |  |  |  |
|               |         |                                     | • P[T/B][Group Number]_[A/B]                                                                                                          |  |  |  |
|               |         |                                     | D4/IO4 (Previously named D4/MOSI2/IO4)                                                                                                |  |  |  |
|               |         |                                     | D5/IO5 (Previously named D5/MISO/IO5)                                                                                                 |  |  |  |
|               |         |                                     | <ul> <li>VCCHRX_D[dual_num]CH[chan_num]</li> </ul>                                                                                    |  |  |  |
|               |         |                                     | VCCHTX_D[dual_num]CH[chan_num]                                                                                                        |  |  |  |
|               |         | Supplemental<br>Information         | Added TN1184 reference.                                                                                                               |  |  |  |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.