# E. Lattice Semiconductor Corporation - <u>LFE5UM-45F-7BG554I Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                        |
|--------------------------------|-------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 11000                                                                         |
| Number of Logic Elements/Cells | 44000                                                                         |
| Total RAM Bits                 | 1990656                                                                       |
| Number of I/O                  | 245                                                                           |
| Number of Gates                | -                                                                             |
| Voltage - Supply               | 1.045V ~ 1.155V                                                               |
| Mounting Type                  | Surface Mount                                                                 |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                            |
| Package / Case                 | 554-FBGA                                                                      |
| Supplier Device Package        | 554-CABGA (23x23)                                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe5um-45f-7bg554i |
|                                |                                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| 3.1.            | Absolute Maximum Ratings                                                                |    |
|-----------------|-----------------------------------------------------------------------------------------|----|
| 3.2.            | Recommended Operating Conditions                                                        |    |
| 3.3.            | Power Supply Ramp Rates                                                                 |    |
| 3.4.            | Power-On-Reset Voltage Levels                                                           |    |
| 3.5.            | Power up Sequence                                                                       |    |
| 3.6.            | Hot Socketing Specifications                                                            |    |
| 3.7.            | Hot Socketing Requirements                                                              |    |
| 3.8.            | ESD Performance                                                                         |    |
| 3.9.            | DC Electrical Characteristics                                                           | 49 |
| 3.10.           | Supply Current (Standby)                                                                |    |
| 3.11.           | SERDES Power Supply Requirements <sup>1,2,3</sup>                                       | 51 |
| 3.12.           | sysI/O Recommended Operating Conditions                                                 | 53 |
| 3.13.           | sysI/O Single-Ended DC Electrical Characteristics                                       | 54 |
| 3.14.           | sysI/O Differential Electrical Characteristics                                          | 55 |
| 3.14            | 4.1. LVDS                                                                               |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
| 3.14            |                                                                                         |    |
|                 | Typical Building Block Function Performance                                             |    |
| 3.15.           | Derating Timing Tables                                                                  |    |
| 3.16.           |                                                                                         |    |
| 3.17.           | Maximum I/O Buffer Speed                                                                |    |
| 3.18.           | External Switching Characteristics                                                      |    |
| 3.19.           | sysCLOCK PLL Timing                                                                     |    |
| 3.20.           | SERDES High-Speed Data Transmitter                                                      |    |
| 3.21.           | SERDES/PCS Block Latency                                                                |    |
| 3.22.           | SERDES High-Speed Data Receiver                                                         |    |
| 3.23.           | Input Data Jitter Tolerance                                                             |    |
| 3.24.           | SERDES External Reference Clock                                                         |    |
| 3.25.           | PCI Express Electrical and Timing Characteristics                                       |    |
| 3.25            | 5.1. PCIe (2.5 Gb/s) AC and DC Characteristics                                          | 76 |
| 3.25            | 5.2. PCIe (5 Gb/s) – Preliminary AC and DC Characteristics                              | 77 |
| 3.26.           | CPRI LV2 E.48 Electrical and Timing Characteristics – Preliminary                       | 79 |
| 3.27.           | XAUI/CPRI LV E.30 Electrical and Timing Characteristics                                 | 80 |
| 3.27            | 7.1. AC and DC Characteristics                                                          | 80 |
| 3.28.           | CPRI LV E.24/SGMII(2.5Gbps) Electrical and Timing Characteristics                       | 80 |
| 3.28            | 8.1. AC and DC Characteristics                                                          | 80 |
| 3.29.           | Gigabit Ethernet/SGMII(1.25Gbps)/CPRI LV E.12 Electrical and Timing Characteristics     | 81 |
| 3.29            |                                                                                         |    |
| 3.30.           | SMPTE SD/HD-SDI/3G-SDI (Serial Digital Interface) Electrical and Timing Characteristics |    |
| 3.30            |                                                                                         |    |
| 3.31.           | sysCONFIG Port Timing Specifications                                                    |    |
| 3.32.           | JTAG Port Timing Specifications                                                         |    |
| 3.33.           | Switching Test Conditions                                                               |    |
|                 | out Information                                                                         |    |
| 4. Pint<br>4.1. | Signal Descriptions                                                                     |    |
| 4.1.<br>4.2.    | PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin                    |    |
|                 |                                                                                         |    |
| 4.3.            | Pin Information Summary                                                                 |    |
| 4.3.            |                                                                                         |    |
| 4.3.            |                                                                                         |    |
| 5. Ord          | lering Information                                                                      |    |





| Figure 2.4. Connectivity Supporting LUT5, LUT6, LUT | 7, and LUT8 |
|-----------------------------------------------------|-------------|
|-----------------------------------------------------|-------------|

| Table | 2.2. | Slice | Signal | Descriptions |
|-------|------|-------|--------|--------------|
|-------|------|-------|--------|--------------|

| Function | Туре               | Signal Names   | Description                                                      |
|----------|--------------------|----------------|------------------------------------------------------------------|
| Input    | Data signal        | A0, B0, C0, D0 | Inputs to LUT4                                                   |
| Input    | Data signal        | A1, B1, C1, D1 | Inputs to LUT4                                                   |
| Input    | Multi-purpose      | M0             | Multipurpose Input                                               |
| Input    | Multi-purpose      | M1             | Multipurpose Input                                               |
| Input    | Control signal     | CE             | Clock Enable                                                     |
| Input    | Control signal     | LSR            | Local Set/Reset                                                  |
| Input    | Control signal     | CLK            | System Clock                                                     |
| Input    | Inter-PFU signal   | FCI            | Fast Carry-in <sup>1</sup>                                       |
| Input    | Inter-slice signal | FXA            | Intermediate signal to generate LUT6, LUT7 and LUT8 <sup>2</sup> |
| Input    | Inter-slice signal | FXB            | Intermediate signal to generate LUT6, LUT7 and LUT8 <sup>2</sup> |
| Output   | Data signals       | F0, F1         | LUT4 output register bypass signals                              |
| Output   | Data signals       | Q0, Q1         | Register outputs                                                 |
| Output   | Inter-PFU signal   | FCO            | Fast carry chain output <sup>1</sup>                             |

Notes:

2. Requires two adjacent PFUs.

<sup>1.</sup> See Figure 2.3 on page 15 for connection details.





Figure 2.15. Detailed sysDSP Slice Diagram



# 2.11. **PIO**

The PIO contains three blocks: an input register block, output register block, and tristate register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic.

### 2.11.1. Input Register Block

The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core. In addition, the input register blocks for the PIOs on the left and right edges include built-in FIFO logic to interface to DDR and LPDDR memory.

The Input register block on the right and left sides includes gearing logic and registers to implement IDDRX1 and IDDRX2 functions. With two PICs sharing the DDR register path, it can also implement IDDRX71 function used for 7:1 LVDS interfaces. It uses three sets of registers to shift, update, and transfer to implement gearing and the clock domain transfer. The first stage registers samples the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. The top side of the device supports IDDRX1 gearing function. For more information on gearing function, refer to ECP5 and ECP5-5G High-Speed I/O Interface (TN1265).

Figure 2.17 shows the input register block for the PIOs on the top edge.



Figure 2.17. Input Register Block for PIO on Top Side of the Device

Figure 2.18 shows the input register block for the PIOs located on the left and right edges.



\*For 7:1 LVDS interface only. It is required to use PIO pair pins (PIOA/B or PIOC/D).

#### Figure 2.18. Input Register Block for PIO on Left and Right Side of the Device





\*For 7:1 LVDS interface only. It is required to use PIO pair pins PIOA/B.

#### Figure 2.20. Output Register Block on Left and Right Sides

| Name                  | Туре   | Description                                                         |
|-----------------------|--------|---------------------------------------------------------------------|
| Q                     | Output | High Speed Data Output                                              |
| D                     | Input  | Data from core to output SDR register                               |
| D[1:0]/D[3:0]/ D[6:0] | Input  | Low Speed Data from device core to output DDR register              |
| RST                   | Input  | Reset to the Output Block                                           |
| SCLK                  | Input  | Slow Speed System Clock                                             |
| ECLK                  | Input  | High Speed Edge Clock                                               |
| DQSW                  | Input  | Clock from DQS control Block used to generate DDR memory DQS output |
| DQSW270               | Input  | Clock from DQS control Block used to generate DDR memory DQ output  |

#### Table 2.9. Output Block Port Description

# 2.12. Tristate Register Block

The tristate register block registers tristate control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output. In DDR operation used mainly for DDR memory interface can be implemented on the left and right sides of the device. Here two inputs feed the tristate registers clocked by both ECLK and SCLK.

Figure 2.21 and Figure 2.22 show the Tristate Register Block functions on the device. For detailed description of the tristate register block modes and usage, refer to ECP5 and ECP5-5G High-Speed I/O Interface (TN1265).



Figure 2.21. Tristate Register Block on Top Side



|            | PIO A          | sysIO Buffer | Pad A (T)      |
|------------|----------------|--------------|----------------|
| •          | PIO B          | sysIO Buffer | Pad B (C)      |
| <b>↓</b>   | PIO C          | sysIO Buffer | Pad C          |
| <b>↓</b>   | PIO D          | sysIO Buffer | Pad D          |
| <b>↓</b>   | PIO A          | sysIO Buffer | Pad A (T)      |
| <b>↓</b>   | PIO B          | sysIO Buffer | Pad B (C)      |
| <b>↓</b>   | PIO C          | sysIO Buffer | Pad C          |
| <b>↓</b>   | PIO D          | sysIO Buffer | Pad D          |
|            | DQSBUF         | <br>Delay    |                |
| <b>↓</b>   | PIO A          | sysIO Buffer | Pad A (T)      |
| <b>↓</b>   | PIO B          | sysIO Buffer | Pad B (C)      |
| <b>↓</b>   | PIO C          | sysIO Buffer | Pad C          |
| <b>↓</b>   | PIO D          | sysIO Buffer | Pad D          |
| <b>↓</b>   | PIO A          | syslO Buffer | Pad A (T)      |
| <b>↓</b>   | PIO B          | sysIO Buffer | Pad B (C)      |
|            |                |              |                |
| <b>♦</b> → | PIO C          | sysIO Buffer | Pad C          |
| •          | PIO C<br>PIO D | sysIO Buffer | Pad C<br>Pad D |

Figure 2.23. DQS Grouping on the Left and Right Edges

### 2.13.2. DLL Calibrated DQS Delay and Control Block (DQSBUF)

To support DDR memory interfaces (DDR2/3, LPDDR2/3), the DQS strobe signal from the memory must be used to capture the data (DQ) in the PIC registers during memory reads. This signal is output from the DDR memory device aligned to data transitions and must be time shifted before it can be used to capture data in the PIC. This time shifted is achieved by using DQSDEL programmable delay line in the DQS Delay Block (DQS read circuit). The DQSDEL is implemented as a slave delay line and works in conjunction with a master DDRDLL.

This block also includes slave delay line to generate delayed clocks used in the write side to generate DQ and DQS with correct phases within one DQS group. There is a third delay line inside this block used to provide write leveling feature for DDR write if needed.

Each of the read and write side delays can be dynamically shifted using margin control signals that can be controlled by the core logic.

FIFO Control Block shown in Figure 2.24 generates the Read and Write Pointers for the FIFO block inside the Input Register Block. These pointers are generated to control the DQS to ECLK domain crossing using the FIFO module.



### 2.14.4. On-Chip Programmable Termination

The ECP5/ECP5-5G devices support a variety of programmable on-chip terminations options, including:

- Dynamically switchable Single-Ended Termination with programmable resistor values of 50  $\Omega$ , 75  $\Omega$ , or 150  $\Omega$ .
- Common mode termination of 100 Ω for differential inputs.



Parallel Single-Ended Input

Differential Input

Figure 2.26. On-Chip Termination

See Table 2.12 for termination options for input modes.

| IO_TYPE         | Terminate to V <sub>CCIO</sub> /2* | Differential Termination Resistor* |
|-----------------|------------------------------------|------------------------------------|
| LVDS25          | _                                  | 100                                |
| BLVDS25         | —                                  | 100                                |
| MLVDS           | —                                  | 100                                |
| LVPECL33        | —                                  | 100                                |
| subLVDS         | —                                  | 100                                |
| SLVS            | _                                  | 100                                |
| HSUL12          | 50, 75, 150                        | —                                  |
| HSUL12D         | —                                  | 100                                |
| SSTL135_I / II  | 50, 75, 150                        | —                                  |
| SSTL135D_I / II | —                                  | 100                                |
| SSTL15_I / II   | 50, 75, 150                        | -                                  |
| SSTL15D_I / II  | —                                  | 100                                |
| SSTL18_I / II   | 50, 75, 150                        | -                                  |
| SSTL18D_I / II  | _                                  | 100                                |

\*Notes:

TERMINATE to  $V_{CCIO}/2$  (Single-Ended) and DIFFRENTIAL TERMINATION RESISTOR when turned on can only have one setting per bank. Only left and right banks have this feature.

Use of TERMINATE to  $V_{CCIO}/2$  and DIFFRENTIAL TERMINATION RESISTOR are mutually exclusive in an I/O bank. On-chip termination tolerance ±20%.

Refer to ECP5 and ECP5-5G sysIO Usage Guide (TN1262) for on-chip termination usage and value ranges.

### 2.14.5. Hot Socketing

ECP5/ECP5-5G devices have been carefully designed to ensure predictable behavior during power-up and power-down. During power-up and power-down sequences, the I/Os remain in tristate until the power supply voltage is high enough to ensure reliable operation. In addition, leakage into I/O pins is controlled within specified limits. See the Hot Socketing Specifications section on page 48.



# 2.15. SERDES and Physical Coding Sublayer

LFE5UM/LFE5UM5G devices feature up to 4 channels of embedded SERDES/PCS arranged in dual-channel blocks at the bottom of the devices. Each channel supports up to 3.2 Gb/s (ECP5), or up to 5 Gb/s (ECP5-5G) data rate. Figure 2.27 shows the position of the dual blocks for the LFE5-85. Table 2.13 shows the location of available SERDES Duals for all devices. The LFE5UM/LFE5UM5G SERDES/PCS supports a range of popular serial protocols, including:

- PCI Express Gen1 and Gen2 (2.5 Gb/s) on ECP5UM; Gen 1, Gen2 (2.5 Gb/s and 5 Gb/s) on ECP5-5G
- Ethernet (XAUI, GbE 1000 Base CS/SX/LX and SGMII)
- SMPTE SDI (3G-SDI, HD-SDI, SD-SDI)
- CPRI (E.6.LV: 614.4 Mb/s, E.12.LV: 1228.8 Mb/s, E.24.LV: 2457.6 Mb/s, E.30.LV: 3072 Mb/s), also E.48.LV2:4915 Mb/s in ECP5-5G
- JESD204A/B ADC and DAC converter interface: 312.5 Mb/s to 3.125 Gb/s (ECP5) / 5 Gb/s (ECP5-5G)

Each dual contains two dedicated SERDES for high speed, full duplex serial data transfer. Each dual also has a PCS block that interfaces to the SERDES channels and contains protocol specific digital logic to support the standards listed above. The PCS block also contains interface logic to the FPGA fabric. All PCS logic for dedicated protocol support can also be bypassed to allow raw 8-bit or 10-bit interfaces to the FPGA fabric.

Even though the SERDES/PCS blocks are arranged in duals, multiple baud rates can be supported within a dual with the use of dedicated, per channel /1, /2 and /11 rate dividers. Additionally, two duals can be arranged together to form x4 channel link.

ECP5UM devices and ECP5-5G devices are pin-to-pin compatible. But, the ECP5UM devices require 1.1 V on VCCA, VCCHRX and VCCHTX supplies. ECP5-5G devices require 1.2 V on these supplies. When designing either family device with migration in mind, these supplies need to be connected such that it is possible to adjust the voltage level on these supplies.

When a SERDES Dual in a 2-Dual device is not used, the power VCCA power supply for that Dual should be connected. It is advised to connect the VCCA of unused channel to core if the user knows he will not use the Dual at all, or it should be connected to a different regulated supply, if that Dual may be used in the future.

For an unused channel in a Dual, it is advised to connect the VCCHTX to VCCA, and user can leave VCCHRX unconnected.

For information on how to use the SERDES/PCS blocks to support specific protocols, as well on how to combine multiple protocols and baud rates within a device, refer to ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261).





Figure 2.27. SERDES/PCS Duals (LFE5UM/LFE5UM5G-85)

| Standard                                       | Data Rate (Mb/s)                                           | Number of General/Link Width | Encoding Style |
|------------------------------------------------|------------------------------------------------------------|------------------------------|----------------|
| PCI Express 1.1 and 2.0                        | 2500                                                       | x1, x2, x4                   | 8b10b          |
| 2.02                                           | 5000 <sup>2</sup>                                          | x1, x2                       | 8b10b          |
| Gigabit Ethernet                               | 1250                                                       | x1                           | 8b10b          |
| COMU                                           | 1250                                                       | x1                           | 8b10b          |
| SGMII                                          | 2500                                                       | x1                           | 8b10b          |
| XAUI                                           | 3125                                                       | x4                           | 8b10b          |
| CPRI-1<br>CPRI-2<br>CPRI-3<br>CPRI-4<br>CPRI-5 | 614.4<br>1228.8<br>2457.6<br>3072.0<br>4915.2 <sup>2</sup> | x1                           | 8b10b          |
| SD-SDI (259M, 344M) 1                          | 270                                                        | x1                           | NRZI/Scrambled |
| HD-SDI (292M)                                  | 1483.5<br>1485                                             | x1                           | NRZI/Scrambled |
| 3G-SDI (424M)                                  | 2967<br>2970                                               | x1                           | NRZI/Scrambled |
|                                                | 5000                                                       | _                            | _              |
| JESD204A/B                                     | 3125                                                       | x1                           | 8b/10b         |

#### Notes:

1. For SD-SDI rate, the SERDES is bypassed and SERDES input signals are directly connected to the FPGA routing.

2. For ECP5-5G family devices only.



# 2.18. Device Configuration

All ECP5/ECP5-5G devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration, and the sysCONFIG port, support dual-byte, byte and serial configuration. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are 11 dedicated pins for TAP and sysConfig supports (TDI, TDO, TCK, TMS, CFG[2:0], PROGRAMN, DONE, INITN and CCLK). The remaining sysCONFIG pins are used as dual function pins. Refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260) for more information about using the dual-use pins as general purpose I/Os.

There are various ways to configure an ECP5/ECP5-5G device:

- JTAG
- Standard Serial Peripheral Interface (SPI) Interface to boot PROM Support x1, x2, x4 wide SPI memory interfaces.
- System microprocessor to drive a x8 CPU port SPCM mode
- System microprocessor to drive a serial slave SPI port (SSPI mode)
- Slave Serial model (SCM)

On power-up, the FPGA SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port.

ECP5/ECP5-5G devices also support the Slave SPI Interface. In this mode, the FPGA behaves like a SPI Flash device (slave mode) with the SPI port of the FPGA to perform read-write operations.

### 2.18.1. Enhanced Configuration Options

ECP5/ECP5-5G devices have enhanced configuration features such as: decryption support, decompression support, TransFR™ I/O and dual-boot and multi-boot image support.

#### TransFR (Transparent Field Reconfiguration)

TransFR I/O (TFR) is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a single ispVM command. TransFR I/O allows I/O states to be frozen during device configuration. This allows the device to be field updated with a minimum of system disruption and downtime. Refer to Minimizing System Interruption During Configuration Using TransFR Technology (TN1087) for details.

#### **Dual-Boot and Multi-Boot Image Support**

Dual-boot and multi-boot images are supported for applications requiring reliable remote updates of configuration data for the system FPGA. After the system is running with a basic configuration, a new boot image can be downloaded remotely and stored in a separate location in the configuration storage device. Any time after the update the ECP5/ECP5-5G devices can be re-booted from this new configuration file. If there is a problem, such as corrupt data during download or incorrect version number with this new boot image, the ECP5/ECP5-5G device can revert back to the original backup golden configuration and try again. This all can be done without power cycling the system. For more information, refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260).

# 2.18.2. Single Event Upset (SEU) Support

ECP5/ECP5-5G devices support SEU mitigation with three supporting functions:

- SED Soft Error Detect
- SEC Soft Error Correction
- SEI Soft Error Injection

ECP5/ECP5-5G devices have dedicated logic to perform Cycle Redundancy Code (CRC) checks. During configuration, the configuration data bitstream can be checked with the CRC logic block. In addition, the ECP5/ECP5-5G device can also be programmed to utilize a Soft Error Detect (SED) mode that checks for soft errors in configuration SRAM. The SED operation can be run in the background during user mode. If a soft error occurs, during user mode (normal operation) the device can be programmed to generate an error signal.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



#### Table 3.10. ECP5-5G

| Symbol                             | Description                                              | Тур | Max | Unit |
|------------------------------------|----------------------------------------------------------|-----|-----|------|
| Standby (Pov                       | ver Down)                                                | I   | •   |      |
| I <sub>CCA-SB</sub>                | V <sub>CCA</sub> Power Supply Current (Per Channel)      | 4   | 9.5 | mA   |
| I <sub>CCHRX-SB</sub> <sup>4</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel)  | _   | 0.1 | mA   |
| I <sub>CCHTX-SB</sub>              | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | _   | 0.9 | mA   |
| Operating (Da                      | ata Rate = 5 Gb/s)                                       |     |     |      |
| I <sub>CCA-OP</sub>                | V <sub>CCA</sub> Power Supply Current (Per Channel)      | 58  | 67  | mA   |
| I <sub>CCHRX-OP</sub> <sup>5</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel)  | 0.4 | 0.5 | mA   |
| I <sub>CCHTX-OP</sub>              | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | 10  | 13  | mA   |
| Operating (Da                      | ata Rate = 3.2 Gb/s)                                     |     |     |      |
| I <sub>CCA-OP</sub>                | V <sub>CCA</sub> Power Supply Current (Per Channel)      | 48  | 57  | mA   |
| I <sub>CCHRX-OP</sub> <sup>5</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel)  | 0.4 | 0.5 | mA   |
| I <sub>CCHTX-OP</sub>              | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | 10  | 13  | mA   |
| Operating (Da                      | ata Rate = 2.5 Gb/s)                                     |     |     |      |
| I <sub>CCA-OP</sub>                | V <sub>CCA</sub> Power Supply Current (Per Channel)      | 44  | 53  | mA   |
| I <sub>CCHRX-OP</sub> <sup>5</sup> | V <sub>CCHRx</sub> , Input Buffer Current (Per Channel)  | 0.4 | 0.5 | mA   |
| I <sub>CCHTX-OP</sub>              | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | 10  | 13  | mA   |
| Operating (Da                      | ata Rate = 1.25 Gb/s)                                    |     |     |      |
| I <sub>CCA-OP</sub>                | V <sub>CCA</sub> Power Supply Current (Per Channel)      | 36  | 46  | mA   |
| I <sub>CCHRX-OP</sub> <sup>5</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel)  | 0.4 | 0.5 | mA   |
| I <sub>CCHTX-OP</sub>              | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | 10  | 13  | mA   |
| Operating (D                       | ata Rate = 270 Mb/s)                                     |     |     |      |
| I <sub>CCA-OP</sub>                | V <sub>CCA</sub> Power Supply Current (Per Channel)      | 30  | 40  | mA   |
| I <sub>CCHRX-OP</sub> <sup>5</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel)  | 0.4 | 0.5 | mA   |
| I <sub>CCHTX-OP</sub>              | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | 8   | 10  | mA   |

Notes:

1. Rx Equalization enabled, Tx De-emphasis (pre-cursor and post-cursor) disabled

2. Per Channel current is calculated with both channels on in a Dual, and divide current by two. If only one channel is on, current will be higher.

3. To calculate with Tx De-emphasis enabled, use the Diamond Power Calculator tool.

4. For ICCHRX-SB, during Standby, input termination on Rx are disabled.

5. For ICCHRX-OP, during operational, the max specified when external AC coupling is used. If externally DC coupled, the power is based on current pulled down by external driver when the input is driven to LOW.



# 3.15. Typical Building Block Function Performance

#### Table 3.19. Pin-to-Pin Performance

| Function        | –8 Timing | Unit |
|-----------------|-----------|------|
| Basic Functions |           |      |
| 16-Bit Decoder  | 5.06      | ns   |
| 32-Bit Decoder  | 6.08      | ns   |
| 64-Bit Decoder  | 5.06      | ns   |
| 4:1 Mux         | 4.45      | ns   |
| 8:1 Mux         | 4.63      | ns   |
| 16:1 Mux        | 4.81      | ns   |
| 32:1 Mux        | 4.85      | ns   |

Notes:

1. I/Os are configured with LVCMOS25 with V<sub>CCIO</sub>=2.5, 12 mA drive.

2. These functions were generated using Lattice Diamond design software tool. Exact performance may vary with the device and the design software tool version. The design software tool uses internal parameters that have been characterized but are not tested on every device.

3. Commercial timing numbers are shown. Industrial numbers are typically slower and can be extracted from Lattice Diamond design software tool.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

FPGA-DS-02012-1.9



# 3.18. External Switching Characteristics

Over recommended commercial operating conditions.

### Table 3.22. ECP5/ECP5-5G External Switching Characteristics

| Devenueter             | Description                                                       | Devies         | -         | 8   | _     | 7   | -6   |      | 11  |  |  |  |
|------------------------|-------------------------------------------------------------------|----------------|-----------|-----|-------|-----|------|------|-----|--|--|--|
| Parameter              | eter Description Device Min Max                                   |                | Max       | Min | Max   | Min | Max  | Unit |     |  |  |  |
| Clocks                 | Clocks                                                            |                |           |     |       |     |      |      |     |  |  |  |
| Primary Clock          |                                                                   |                |           |     |       |     |      |      |     |  |  |  |
| f <sub>MAX_PRI</sub>   | Frequency for Primary Clock Tree                                  | _              | —         | 370 | —     | 303 | _    | 257  | MHz |  |  |  |
| t <sub>w_pri</sub>     | Clock Pulse Width for Primary<br>Clock                            | _              | 0.8       | —   | 0.9   | —   | 1.0  | —    | ns  |  |  |  |
| t <sub>skew_pri</sub>  | Primary Clock Skew within a<br>Device                             | -              | -         | 420 | _     | 462 | -    | 505  | ps  |  |  |  |
| Edge Clock             |                                                                   |                | -         |     |       |     |      |      |     |  |  |  |
| f <sub>MAX_EDGE</sub>  | Frequency for Edge Clock Tree                                     | —              | _         | 400 | —     | 350 | _    | 312  | MHz |  |  |  |
| tw_edge                | Clock Pulse Width for Edge Clock                                  | _              | 1.175     | _   | 1.344 | _   | 1.50 | —    | ns  |  |  |  |
| t <sub>skew_edge</sub> | Edge Clock Skew within a Bank                                     | -              | -         | 160 | -     | 180 | -    | 200  | ps  |  |  |  |
| Generic SDR In         | put                                                               |                |           |     | •     |     |      |      | •   |  |  |  |
| General I/O Pin        | Parameters Using Dedicated Primary (                              | Clock Input w  | ithout PL | L   |       |     |      |      |     |  |  |  |
| t <sub>co</sub>        | Clock to Output - PIO Output<br>Register                          | All<br>Devices | -         | 5.4 | -     | 6.1 | -    | 6.8  | ns  |  |  |  |
| t <sub>su</sub>        | Clock to Data Setup - PIO Input<br>Register                       | All<br>Devices | 0         | _   | 0     | _   | 0    | _    | ns  |  |  |  |
| t <sub>H</sub>         | Clock to Data Hold - PIO Input<br>Register                        | All<br>Devices | 2.7       | -   | 3     | -   | 3.3  | _    | ns  |  |  |  |
| t <sub>su_del</sub>    | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | All<br>Devices | 1.2       | -   | 1.33  | -   | 1.46 | _    | ns  |  |  |  |
| t <sub>h_del</sub>     | Clock to Data Hold - PIO Input<br>Register with Data Input Delay  | All<br>Devices | 0         | _   | 0     | _   | 0    | _    | ns  |  |  |  |
| f <sub>MAX_IO</sub>    | Clock Frequency of I/O and PFU Register                           | All<br>Devices | -         | 400 | _     | 350 | -    | 312  | MHz |  |  |  |
| General I/O Pin        | Parameters Using Dedicated Primary (                              | Clock Input w  | ith PLL   |     |       |     |      |      |     |  |  |  |
| t <sub>copll</sub>     | Clock to Output - PIO Output<br>Register                          | All<br>Devices | _         | 3.5 | _     | 3.8 | _    | 4.1  | ns  |  |  |  |
| t <sub>supll</sub>     | Clock to Data Setup - PIO Input<br>Register                       | All<br>Devices | 0.7       | _   | 0.78  |     | 0.85 | _    | ns  |  |  |  |
| t <sub>HPLL</sub>      | Clock to Data Hold - PIO Input<br>Register                        | All<br>Devices | 0.8       | _   | 0.89  | -   | 0.98 | _    | ns  |  |  |  |
| t <sub>su_delpll</sub> | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | All<br>Devices | 1.6       | _   | 1.78  | _   | 1.95 | _    | ns  |  |  |  |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



| Davamatar                                | Description                                                      | Davias         |          | -8        | -         | -7       | -6         |            | 11               |
|------------------------------------------|------------------------------------------------------------------|----------------|----------|-----------|-----------|----------|------------|------------|------------------|
| Parameter                                | Description                                                      | Device         | Min      | Max       | Min       | Max      | Min        | Max        | Unit             |
| t <sub>h_delpll</sub>                    | Clock to Data Hold - PIO Input<br>Register with Data Input Delay | All Devices 0  |          | -         | 0         | -        | 0          | -          | ns               |
| Generic DDR Input                        |                                                                  |                |          |           |           |          |            |            |                  |
| Generic DDRX1 Inp                        | uts With Clock and Data Centere                                  | d at Pin (GDDI | RX1_RX.S | CLK.Cen   | tered) Us | ing PCLk | Clock In   | put - Fig  | ure 3.6          |
| t <sub>SU_GDDRX1_centered</sub>          | Data Setup Before CLK Input                                      | All Devices    | 0.52     | -         | 0.52      | -        | 0.52       | -          | ns               |
| $t_{HD_GDDRX1_centered}$                 | Data Hold After CLK Input                                        | All Devices    | 0.52     | _         | 0.52      | _        | 0.52       | _          | ns               |
| $f_{DATA\_GDDRX1\_centered}$             | GDDRX1 Data Rate                                                 | All Devices    | _        | 500       | —         | 500      | —          | 500        | Mb/s             |
| $f_{MAX\_GDDRX1\_centered}$              | GDDRX1 CLK Frequency (SCLK)                                      | All Devices    | _        | 250       | —         | 250      | _          | 250        | MHz              |
| Generic DDRX1 Inp                        | uts With Clock and Data Aligned                                  | at Pin (GDDR)  | (1_RX.SC | LK.Aligne | ed) Using | PCLK Cl  | ock Input  | t - Figure | 3.7              |
| $t_{SU\_GDDRX1\_aligned}$                | Data Setup from CLK Input                                        | All Devices    | -        | -0.55     | -         | -0.55    | -          | -0.55      | ns +<br>1/2 UI   |
| $t_{HD\_GDDRX1\_aligned}$                | Data Hold from CLK Input                                         | All Devices    | 0.55     | -         | 0.55      | -        | 0.55       | _          | ns +<br>1/2 U    |
| $f_{DATA_GDDRX1_aligned}$                | GDDRX1 Data Rate                                                 | All Devices    | —        | 500       | —         | 500      | —          | 500        | Mb/s             |
| $f_{MAX_GDDRX1_aligned}$                 | GDDRX1 CLK Frequency (SCLK)                                      | All Devices    | _        | 250       | —         | 250      | —          | 250        | MHz              |
| Generic DDRX2 Inp                        | uts With Clock and Data Centere                                  | d at Pin (GDDI | RX2_RX.E | CLK.Cen   | tered) Us | ing PCLK | Clock In   | put, Left  | and              |
| Right sides Only - F                     |                                                                  | T              |          |           | -         | 1        | 1          |            |                  |
| $t_{SU_GDDRX2\_centered}$                | Data Setup before CLK Input                                      | All Devices    | 0.321    | —         | 0.403     | _        | 0.471      | —          | ns               |
| $t_{HD_GDDRX2\_centered}$                | Data Hold after CLK Input                                        | All Devices    | 0.321    | —         | 0.403     | _        | 0.471      | —          | ns               |
| $f_{DATA\_GDDRX2\_centered}$             | GDDRX2 Data Rate                                                 | All Devices    | -        | 800       | —         | 700      | -          | 624        | Mb/s             |
| $f_{MAX\_GDDRX2\_centered}$              | GDDRX2 CLK Frequency (ECLK)                                      | All Devices    | -        | 400       | -         | 350      | -          | 312        | MHz              |
| Generic DDRX2 Inp<br>sides Only - Figure | uts With Clock and Data Aligned 3.7                              | at Pin (GDDR)  | (2_RX.EC | LK.Aligne | ed) Using | PCLK Cl  | ock Input  | t, Left an | d Right          |
| $t_{su\_GDDRX2\_aligned}$                | Data Setup from CLK Input                                        | All Devices    | -        | -0.344    | —         | -0.42    | -          | -0.495     | ns + 1/2<br>UI   |
| $t_{HD}_{GDDRX2}_{aligned}$              | Data Hold from CLK Input                                         | All Devices    | 0.344    | —         | 0.42      | _        | 0.495      | —          | ns + 1/2<br>UI   |
| $f_{DATA\_GDDRX2\_aligned}$              | GDDRX2 Data Rate                                                 | All Devices    | —        | 800       | —         | 700      | —          | 624        | Mb/s             |
| $f_{MAX_GDDRX2_aligned}$                 | GDDRX2 CLK Frequency                                             | All Devices —  |          | 400       | —         | 350      | _          | 312        | MHz              |
| Video DDRX71 Inpu<br>Figure 3.11         | its With Clock and Data Aligned a                                | at Pin (GDDRX  | 71_RX.E0 | CLK) Usin | g PLL Clo | ck Input | , Left and | l Right si | des Only         |
| t <sub>su_lvds71_i</sub>                 | Data Setup from CLK Input<br>(bit i)                             | All Devices    | -        | -0.271    | -         | -0.39    | _          | -0.41      | ns+(1/2+<br>* UI |
| t <sub>HD_LVDS71_i</sub>                 | Data Hold from CLK Input<br>(bit i)                              | All Devices    | 0.271    | _         | 0.39      | -        | 0.41       | _          | ns+(1/2+<br>* UI |
| f <sub>DATA_LVDS71</sub>                 | DDR71 Data Rate                                                  | All Devices    | 1        | 756       | —         | 620      | -          | 525        | Mb/s             |
| f <sub>MAX_LVDS71</sub>                  | DDR71 CLK Frequency (ECLK)                                       | All Devices    |          | 378       | _         | 310      | _          | 262.5      | MHz              |

### Table 3.22. ECP5/ECP5-5G External Switching Characteristics (Continued)



# 3.22. SERDES High-Speed Data Receiver

#### Table 3.27. Serial Input Data Specifications

| Symbol                  | Description                                                     | Min  | Тур       | Max                                | Unit    |
|-------------------------|-----------------------------------------------------------------|------|-----------|------------------------------------|---------|
| V <sub>RX-DIFF-S</sub>  | Differential input sensitivity                                  | 150  | -         | 1760                               | mV, p-p |
| V <sub>RX-IN</sub>      | Input levels                                                    | 0    | -         | V <sub>CCA</sub> +0.5 <sup>2</sup> | V       |
| V <sub>RX-CM-DCCM</sub> | Input common mode range (internal DC coupled mode)              | 0.6  | _         | V <sub>CCA</sub>                   | V       |
| V <sub>RX-CM-ACCM</sub> | Input common mode range (internal AC coupled mode) <sup>2</sup> | 0.1  | -         | V <sub>CCA</sub> +0.2              | V       |
| T <sub>RX-RELOCK</sub>  | SCDR re-lock time <sup>1</sup>                                  | —    | 1000      | -                                  | Bits    |
| Z <sub>RX-TERM</sub>    | Input termination 50/75 $\Omega$ /High Z                        | -20% | 50/75/5 K | +20%                               | Ω       |
| RL <sub>RX-RL</sub>     | Return loss (without package)                                   | —    | _         | -10                                | dB      |

Notes:

1. This is the typical number of bit times to re-lock to a new phase or frequency within ±300 ppm, assuming 8b10b encoded data.

2. Up to 1.655 for ECP5, and 1.76 for ECP5-5G.

# 3.23. Input Data Jitter Tolerance

A receiver's ability to tolerate incoming signal jitter is very dependent on jitter type. High speed serial interface standards have recognized the dependency on jitter type and have specifications to indicate tolerance levels for different jitter types as they relate to specific protocols. Sinusoidal jitter is considered to be a worst case jitter type.

| Description   | Frequency  | Condition               | Min | Тур | Max  | Unit            |
|---------------|------------|-------------------------|-----|-----|------|-----------------|
| Deterministic |            | 400 mV differential eye | —   | —   | TBD  | UI, p-p         |
| Random        | 5 Gb/s     | 400 mV differential eye | —   | _   | TBD  | UI <i>,</i> p-p |
| Total         |            | 400 mV differential eye | —   | —   | TBD  | UI, p-p         |
| Deterministic |            | 400 mV differential eye | —   | _   | 0.37 | UI <i>,</i> p-p |
| Random        | 3.125 Gb/s | 400 mV differential eye | —   | _   | 0.18 | UI <i>,</i> p-p |
| Total         |            | 400 mV differential eye | —   | —   | 0.65 | UI, p-p         |
| Deterministic |            | 400 mV differential eye | —   | —   | 0.37 | UI <i>,</i> p-p |
| Random        | 2.5 Gb/s   | 400 mV differential eye | —   | —   | 0.18 | UI, p-p         |
| Total         |            | 400 mV differential eye | —   | _   | 0.65 | UI <i>,</i> p-p |
| Deterministic |            | 400 mV differential eye | —   | —   | 0.37 | UI <i>,</i> p-p |
| Random        | 1.25 Gb/s  | 400 mV differential eye | —   | _   | 0.18 | UI <i>,</i> p-p |
| Total         |            | 400 mV differential eye | _   | _   | 0.65 | UI, p-p         |

#### Table 3.28. Receiver Total Jitter Tolerance Specification

Notes:

1. Jitter tolerance measurements are done with protocol compliance tests: 3.125 Gb/s - XAUI Standard, 2.5 Gb/s - PCIe Standard, 1.25 Gb/s - SGMII Standard.

2. For ECP5-5G family devices only.



# 3.24. SERDES External Reference Clock

The external reference clock selection and its interface are a critical part of system applications for this product. Table 3.29 specifies reference clock requirements, over the full range of operating conditions.

| Symbol                        | Description                                     | Min   | Тур                       | Max                       | Unit                    |
|-------------------------------|-------------------------------------------------|-------|---------------------------|---------------------------|-------------------------|
| F <sub>REF</sub>              | Frequency range                                 | 50    | _                         | 320                       | MHz                     |
| F <sub>REF-PPM</sub>          | Frequency tolerance <sup>1</sup>                | -1000 | _                         | 1000                      | ppm                     |
| V <sub>REF-IN-SE</sub>        | Input swing, single-ended clock <sup>2, 4</sup> | 200   | 200 — V <sub>CCAUXA</sub> |                           | mV, p-p                 |
| V <sub>REF-IN-DIFF</sub>      | Input swing, differential clock                 | 200   | _                         | 2*V <sub>CCAUXA</sub>     | mV, p-p<br>differential |
| V <sub>REF-IN</sub>           | Input levels                                    | 0     | _                         | V <sub>CCAUXA</sub> + 0.4 | V                       |
| D <sub>REF</sub>              | Duty cycle <sup>3</sup>                         | 40    | _                         | 60                        | %                       |
| T <sub>REF-R</sub>            | Rise time (20% to 80%)                          | 200   | 500                       | 1000                      | ps                      |
| T <sub>REF-F</sub>            | Fall time (80% to 20%)                          | 200   | 500                       | 1000                      | ps                      |
| Z <sub>REF-IN-TERM-DIFF</sub> | Differential input termination                  | -30%  | 100/HiZ                   | +30%                      | Ω                       |
| C <sub>REF-IN-CAP</sub>       | Input capacitance                               | _     | _                         | 7                         | pF                      |

Table 3.29. External Reference Clock Specification (refclkp/refclkn)

#### Notes:

1. Depending on the application, the PLL\_LOL\_SET and CDR\_LOL\_SET control registers may be adjusted for other tolerance values as described in ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261).

- 2. The signal swing for a single-ended input clock must be as large as the p-p differential swing of a differential input clock to get the same gain at the input receiver. With single-ended clock, a reference voltage needs to be externally connected to CLKREFN pin, and the input voltage needs to be swung around this reference voltage.
- 3. Measured at 50% amplitude.
- 4. Single-ended clocking is achieved by applying a reference voltage V<sub>REF</sub> on REFCLKN input, with the clock applied to REFCLKP input pin. V<sub>REF</sub> should be set to mid-point of the REFCLKP voltage swing.



Figure 3.14. SERDES External Reference Clock Waveforms



### Table 3.31. PCIe (5 Gb/s) (Continued)

| Symbol                           | Description                                            | Test Conditions                      | Min               | Тур | Max              | Unit        |  |  |  |  |  |
|----------------------------------|--------------------------------------------------------|--------------------------------------|-------------------|-----|------------------|-------------|--|--|--|--|--|
| Receive <sup>1, 2</sup>          |                                                        |                                      |                   |     |                  |             |  |  |  |  |  |
| UI                               | Unit Interval                                          | -                                    | 199.94            | 200 | 200.06           | ps          |  |  |  |  |  |
| V <sub>RX-DIFF-PP</sub>          | Differential Rx peak-peak voltage                      | -                                    | 0.34 <sup>3</sup> | —   | 1.2              | V, p-p      |  |  |  |  |  |
| T <sub>RX-RJ-RMS</sub>           | Receiver random jitter tolerance<br>(RMS)              | 1.5 MHz – 100<br>MHz Random<br>noise | _                 | _   | 4.2              | ps,<br>RMS  |  |  |  |  |  |
| T <sub>RX-DJ</sub>               | Receiver deterministic jitter tolerance                | —                                    | —                 | —   | 88               | ps          |  |  |  |  |  |
| V <sub>RX-CM-AC</sub>            | Common mode noise from Rx                              | -                                    | _                 | _   |                  | mV,<br>p-p  |  |  |  |  |  |
| D                                | Receiver differential Return Loss,                     | 50 MHz < freq <<br>1.25 GHz          | 10                | _   | -                | dB          |  |  |  |  |  |
| R <sub>LRX-DIFF</sub>            | package plus silicon                                   | 1.25 GHz < freq<br>< 2.5 GHz         | 8                 | _   | -                | dB          |  |  |  |  |  |
| R <sub>LRX-CM</sub>              | Receiver common mode Return Loss, package plus silicon | -                                    | 6                 | _   | -                | dB          |  |  |  |  |  |
| Z <sub>RX-DC</sub>               | Receiver DC single ended impedance                     | _                                    | 40                | _   | 60               | Ω           |  |  |  |  |  |
| Z <sub>RX-HIGH-IMP-DC</sub>      | Receiver DC single ended impedance when powered down   | -                                    | 200K              | _   | -                | Ω           |  |  |  |  |  |
| V <sub>RX-CM-AC-P</sub>          | Rx AC peak common mode voltage                         | _                                    | _                 | _   |                  | mV,<br>peak |  |  |  |  |  |
| V <sub>RX-IDLE-DET-DIFF-PP</sub> | Electrical Idle Detect Threshold                       | -                                    | 65                | _   | 340 <sup>3</sup> | mv,         |  |  |  |  |  |
| L <sub>RX-SKEW</sub>             | Receiver lane-lane skew                                | -                                    | —                 | —   | 8                | ns          |  |  |  |  |  |

Notes:

1. Values are measured at 5 Gb/s.

2. Measured with external AC-coupling on the receiver.

3. Not in compliance with PCI Express standard.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



#### Table 3.44. Test Fixture Required Components, Non-Terminated Interfaces

| Test Condition                                           | R <sub>1</sub> | R <sub>2</sub> | CL   | Timing Ref.               | VT                |
|----------------------------------------------------------|----------------|----------------|------|---------------------------|-------------------|
|                                                          |                |                |      | LVCMOS 3.3 = 1.5 V        | —                 |
|                                                          |                |                |      | LVCMOS 2.5 = $V_{CCIO}/2$ | —                 |
| LVTTL and other LVCMOS settings (L $\geq$ H, H $\geq$ L) | $\infty$       | ×              | 0 pF | LVCMOS 1.8 = $V_{CCIO}/2$ | —                 |
|                                                          |                |                |      | LVCMOS 1.5 = $V_{CCIO}/2$ | —                 |
|                                                          |                |                |      | LVCMOS 1.2 = $V_{CCIO}/2$ | —                 |
| LVCMOS 2.5 I/O (Z ≥ H)                                   | $\infty$       | 1 MΩ           | 0 pF | V <sub>ccio</sub> /2      | _                 |
| LVCMOS 2.5 I/O (Z ≥ L)                                   | 1 MΩ           | 8              | 0 pF | V <sub>ccio</sub> /2      | V <sub>CCIO</sub> |
| LVCMOS 2.5 I/O (H ≥ Z)                                   | 8              | 100            | 0 pF | V <sub>он</sub> – 0.10    | —                 |
| LVCMOS 2.5 I/O (L ≥ Z)                                   | 100            | 8              | 0 pF | V <sub>OL</sub> + 0.10    | V <sub>CCIO</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



# 4.2. PICs and DDR Data (DQ) Pins Associated with the DDR Strobe (DQS) Pin

| PICs Associated with DQS Strobe | PIO within PIC                              | DDR Strobe (DQS) and Data (DQ) Pins |  |  |  |  |  |  |  |  |
|---------------------------------|---------------------------------------------|-------------------------------------|--|--|--|--|--|--|--|--|
| F                               | For Left and Right Edges of the Device Only |                                     |  |  |  |  |  |  |  |  |
|                                 | А                                           | DQ                                  |  |  |  |  |  |  |  |  |
|                                 | В                                           | DQ                                  |  |  |  |  |  |  |  |  |
| P[L/R] [n-6]                    | С                                           | DQ                                  |  |  |  |  |  |  |  |  |
|                                 | D                                           | DQ                                  |  |  |  |  |  |  |  |  |
|                                 | А                                           | DQ                                  |  |  |  |  |  |  |  |  |
|                                 | В                                           | DQ                                  |  |  |  |  |  |  |  |  |
| P[L/R] [n-3]                    | С                                           | DQ                                  |  |  |  |  |  |  |  |  |
|                                 | D                                           | DQ                                  |  |  |  |  |  |  |  |  |
|                                 | А                                           | DQS (P)                             |  |  |  |  |  |  |  |  |
|                                 | В                                           | DQS (N)                             |  |  |  |  |  |  |  |  |
| P[L/R] [n]                      | С                                           | DQ                                  |  |  |  |  |  |  |  |  |
|                                 | D                                           | DQ                                  |  |  |  |  |  |  |  |  |
|                                 | А                                           | DQ                                  |  |  |  |  |  |  |  |  |
|                                 | В                                           | DQ                                  |  |  |  |  |  |  |  |  |
| P[L/R] [n+3]                    | С                                           | DQ                                  |  |  |  |  |  |  |  |  |
|                                 | D                                           | DQ                                  |  |  |  |  |  |  |  |  |

**Note**: "n" is a row PIC number.

# 4.3. **Pin Information Summary**

### 4.3.1. **LFE5UM/LFE5UM5G**

| Pin Information Summary     |          |     | LFE5UM/<br>LFE5UM5G-25 |               |             | LFE5UM/LFE5UM5G-85 |               |             |              |              |
|-----------------------------|----------|-----|------------------------|---------------|-------------|--------------------|---------------|-------------|--------------|--------------|
| Pin Type                    | Pin Type |     | 381<br>caBGA           | 285<br>csfBGA | 381<br>caBG | 554<br>caBGA       | 285<br>csfBGA | 381<br>caBG | 554<br>caBGA | 756<br>caBGA |
|                             | Bank 0   | 6   | 24                     | 6             | 27          | 32                 | 6             | 27          | 32           | 56           |
|                             | Bank 1   | 6   | 32                     | 6             | 33          | 40                 | 6             | 33          | 40           | 48           |
|                             | Bank 2   | 21  | 32                     | 21            | 32          | 32                 | 21            | 34          | 32           | 48           |
| General Purpose             | Bank 3   | 28  | 32                     | 28            | 33          | 48                 | 28            | 33          | 48           | 64           |
| Inputs/Outputs per Bank     | Bank 4   | 0   | 0                      | 0             | 0           | 0                  | 0             | 0           | 14           | 24           |
|                             | Bank 6   | 26  | 32                     | 26            | 33          | 48                 | 26            | 33          | 48           | 64           |
|                             | Bank 7   | 18  | 32                     | 18            | 32          | 32                 | 18            | 32          | 32           | 48           |
|                             | Bank 8   | 13  | 13                     | 13            | 13          | 13                 | 13            | 13          | 13           | 13           |
| Total Single-Ended User I/O |          | 118 | 197                    | 118           | 203         | 245                | 118           | 205         | 259          | 365          |
| VCC                         |          | 13  | 20                     | 13            | 20          | 24                 | 13            | 20          | 24           | 36           |
| VCCAUX (Core)               |          | 3   | 4                      | 3             | 4           | 9                  | 3             | 4           | 9            | 8            |
|                             | Bank O   | 1   | 2                      | 1             | 2           | 3                  | 1             | 2           | 3            | 4            |
|                             | Bank 1   | 1   | 2                      | 1             | 2           | 3                  | 1             | 2           | 3            | 4            |
|                             | Bank 2   | 2   | 3                      | 2             | 3           | 4                  | 2             | 3           | 4            | 4            |
| VICEIO                      | Bank 3   | 2   | 3                      | 2             | 3           | 3                  | 2             | 3           | 3            | 4            |
| VCCIO                       | Bank 4   | 0   | 0                      | 0             | 0           | 0                  | 0             | 0           | 2            | 2            |
|                             | Bank 6   | 2   | 3                      | 2             | 3           | 4                  | 2             | 3           | 4            | 4            |
|                             | Bank 7   | 2   | 3                      | 2             | 3           | 3                  | 2             | 3           | 3            | 4            |
|                             | Bank 8   | 2   | 2                      | 2             | 2           | 2                  | 2             | 2           | 2            | 2            |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### (Continued)

| Date          | Version | Section                             | Change Summary                                                                                                                        |
|---------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| November 2015 | 1.5     | All                                 | Added ECP5-5G device family.                                                                                                          |
|               |         |                                     | Changed document title to ECP5 and ECP5-5G Family Data Sheet.                                                                         |
|               | 1.4     | General Description                 | Updated Features section. Added support for eDP in RDR and HDR.                                                                       |
|               |         | Architecture                        | Updated Overview section.                                                                                                             |
|               |         |                                     | Revised Figure 2.1. Simplified Block Diagram, LFE5UM/LFE5UM5G-85<br>Device (Top Level). Modified Flexible sysIO description and Note. |
|               |         |                                     | Updated SERDES and Physical Coding Sublayer section.                                                                                  |
|               |         |                                     | Changed E.24.V in CPRI protocol to E.24.LV.                                                                                           |
|               |         |                                     | • Removed "1.1 V" from paragraph on unused Dual.                                                                                      |
|               |         | DC and Switching                    | Updated Hot Socketing Requirements section. Revised $V_{CCHTX}$ in table                                                              |
|               |         | Characteristics                     | notes 1 and 3. Indicated V <sub>CCHTX</sub> in table note 4.                                                                          |
|               |         |                                     | Updated SERDES High-Speed Data Transmitter section. Revised $V_{CCHTX}$                                                               |
|               |         |                                     | in table note 1.                                                                                                                      |
|               |         | Ordering Information                | Updated ECP5/ECP5-5G Part Number Description section. Changed<br>"LFE5 FPGA" under Device Family to "ECP5 FPGA".                      |
| August 2015   | 1.3     | General Description                 | Updated Features section.                                                                                                             |
|               |         |                                     | Removed SMPTE3G under Embedded SERDES.                                                                                                |
|               |         |                                     | Added Single Event Upset (SEU) Mitigation Support.                                                                                    |
|               |         |                                     | Removed SMPTE protocol in fifth paragraph.                                                                                            |
|               |         | Architecture                        | General update.                                                                                                                       |
|               |         | DC and Switching<br>Characteristics | General update.                                                                                                                       |
|               |         | Pinout Information                  | Updated Signal Descriptions section. Revised the descriptions of the following signals:                                               |
|               |         |                                     | • P[L/R] [Group Number]_[A/B/C/D]                                                                                                     |
|               |         |                                     | • P[T/B][Group Number]_[A/B]                                                                                                          |
|               |         |                                     | D4/IO4 (Previously named D4/MOSI2/IO4)                                                                                                |
|               |         |                                     | D5/IO5 (Previously named D5/MISO/IO5)                                                                                                 |
|               |         |                                     | <ul> <li>VCCHRX_D[dual_num]CH[chan_num]</li> </ul>                                                                                    |
|               | ļ       |                                     | VCCHTX_D[dual_num]CH[chan_num]                                                                                                        |
|               |         | Supplemental<br>Information         | Added TN1184 reference.                                                                                                               |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.