# E. Lattice Semiconductor Corporation - LFE5UM-85F-6BG381C Datasheet



Welcome to E-XFL.COM

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Active                                                                        |
|--------------------------------|-------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 21000                                                                         |
| Number of Logic Elements/Cells | 84000                                                                         |
| Total RAM Bits                 | 3833856                                                                       |
| Number of I/O                  | 205                                                                           |
| Number of Gates                | -                                                                             |
| Voltage - Supply               | 1.045V ~ 1.155V                                                               |
| Mounting Type                  | Surface Mount                                                                 |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                               |
| Package / Case                 | 381-FBGA                                                                      |
| Supplier Device Package        | 381-CABGA (17x17)                                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe5um-85f-6bg381c |
|                                |                                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## Tables

| Table 1.1. ECP5 and ECP5-5G Family Selection Guide                                                                        | 11 |
|---------------------------------------------------------------------------------------------------------------------------|----|
| Table 2.1. Resources and Modes Available per Slice                                                                        | 14 |
| Table 2.2. Slice Signal Descriptions                                                                                      |    |
| Table 2.3. Number of Slices Required to Implement Distributed RAM                                                         |    |
| Table 2.4. PLL Blocks Signal Descriptions                                                                                 |    |
| Table 2.5. DDRDLL Ports List                                                                                              |    |
| Table 2.6. sysMEM Block Configurations                                                                                    |    |
| Table 2.7. Maximum Number of Elements in a Slice                                                                          |    |
| Table 2.8. Input Block Port Description                                                                                   |    |
| Table 2.9. Output Block Port Description                                                                                  |    |
| Table 2.10. Tristate Block Port Description                                                                               |    |
| Table 2.11. DQSBUF Port List Description                                                                                  |    |
| Table 2.12. On-Chip Termination Options for Input Modes                                                                   |    |
| Table 2.13. LFE5UM/LFE5UM5G SERDES Standard Support                                                                       |    |
| Table 2.14. Available SERDES Duals per LFE5UM/LFE5UM5G Devices                                                            |    |
| Table 2.15. LFE5UM/LFE5UM5G Mixed Protocol Support                                                                        |    |
| Table 2.16. Selectable Master Clock (MCLK) Frequencies during Configuration (Nominal)                                     |    |
| Table 3.1. Absolute Maximum Ratings                                                                                       |    |
| Table 3.2. Recommended Operating Conditions                                                                               |    |
| Table 3.3. Power Supply Ramp Rates                                                                                        |    |
| Table 3.4. Power-On-Reset Voltage Levels                                                                                  |    |
| Table 3.5. Hot Socketing Specifications                                                                                   |    |
| Table 3.6. Hot Socketing Requirements                                                                                     |    |
| Table 3.7. DC Electrical Characteristics                                                                                  |    |
| Table 3.8. ECP5/ECP5-5G Supply Current (Standby)                                                                          |    |
| Table 3.9. ECP5UM                                                                                                         |    |
| Table 3.10. ECP5-5G                                                                                                       |    |
| Table 3.11. sysI/O Recommended Operating Conditions                                                                       |    |
| Table 3.12. Single-Ended DC Characteristics                                                                               |    |
| Table 3.13. LVDS                                                                                                          |    |
| Table 3.14. LVDS25E DC Conditions                                                                                         |    |
| Table 3.15. BLVDS25 DC Conditions                                                                                         |    |
| Table 3.16. LVPECL33 DC Conditions                                                                                        |    |
| Table 3.17. MLVDS25 DC Conditions                                                                                         |    |
| Table 3.18. Input to SLVS                                                                                                 |    |
| Table 3.19. Pin-to-Pin Performance                                                                                        |    |
| Table 3.20. Register-to-Register Performance                                                                              |    |
| Table 3.21. ECP5/ECP5-5G Maximum I/O Buffer Speed                                                                         |    |
| Table 3.22. ECP5/ECP5-5G External Switching Characteristics                                                               |    |
| Table 3.23. sysCLOCK PLL Timing                                                                                           |    |
| Table 3.24. Serial Output Timing and Levels                                                                               |    |
| Table 3.25. Channel Output Jitter                                                                                         |    |
| Table 3.26. SERDES/PCS Latency Breakdown                                                                                  |    |
| Table 3.27. Serial Input Data Specifications   Table 3.28. Passiver Table littler Talerance Specification                 |    |
| Table 3.28. Receiver Total Jitter Tolerance Specification   Table 3.20. External Reference Clock Specification (refeller) |    |
| Table 3.29. External Reference Clock Specification (refclkp/refclkn)   Table 3.20. PCIe (2.5. Ch/c)                       |    |
| Table 3.30. PCIe (2.5 Gb/s)                                                                                               |    |
| Table 3.31. PCIe (5 Gb/s)<br>Table 3.32. CPRI LV2 E.48 Electrical and Timing Characteristics                              |    |
| Table 3.32. CPRI LV2 E.48 Electrical and Timing Characteristics                                                           |    |
| Table 3.33. Transmit                                                                                                      |    |
| Table 3.35. Transmit                                                                                                      |    |
|                                                                                                                           | 80 |







## 2.2. **PFU Blocks**

The core of the ECP5/ECP5-5G device consists of PFU blocks. Each PFU block consists of four interconnected slices numbered 0-3, as shown in Figure 2.2. Each slice contains two LUTs. All the interconnections to and from PFU blocks are from routing. There are 50 inputs and 23 outputs associated with each PFU block.

The PFU block can be used in Distributed RAM or ROM function, or used to perform Logic, Arithmetic, or ROM functions. Table 2.1 shows the functions each slice can perform in either mode.





Figure 2.2. PFU Diagram

## 2.2.1. Slice

Each slice contains two LUT4s feeding two registers. In Distributed SRAM mode, Slice 0 through Slice 2 are configured as distributed memory, and Slice 3 is used as Logic or ROM. Table 2.1 shows the capability of the slices along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. There is control logic to perform set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select and wider RAM/ROM functions.

| PFU (Used in Distributed SRAM) |                         | tributed SRAM)     | PFU (Not used as I      | Distributed SRAM)  |
|--------------------------------|-------------------------|--------------------|-------------------------|--------------------|
| Silce                          | Resources Modes         |                    | Resources               | Modes              |
| Slice 0                        | 2 LUT4s and 2 Registers | RAM                | 2 LUT4s and 2 Registers | Logic, Ripple, ROM |
| Slice 1                        | 2 LUT4s and 2 Registers | RAM                | 2 LUT4s and 2 Registers | Logic, Ripple, ROM |
| Slice 2                        | 2 LUT4s and 2 Registers | RAM                | 2 LUT4s and 2 Registers | Logic, Ripple, ROM |
| Slice 3                        | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | 2 LUT4s and 2 Registers | Logic, Ripple, ROM |

Table 2.1. Resources and Modes Available per Slice

Figure 2.3 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks.

Each slice has 14 input signals, 13 signals from routing and one from the carry-chain (from the adjacent slice or PFU). There are five outputs, four to routing and one to carry-chain (to the adjacent PFU). There are two inter slice/ PFU output signals that are used to support wider LUT functions, such as LUT6, LUT7 and LUT8. Table 2.2 and Figure 2.3 list the signals associated with all the slices. Figure 2.4 on page 16 shows the connectivity of the inter-slice/PFU signals that support LUT5, LUT6, LUT7 and LUT8.





Notes: For Slices 0 and 1, memory control signals are generated from Slice 2 as follows: WCK is CLK

WRE is from LSR

DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2 WAD [A:D] is a 4-bit address from slice 2 LUT input

Figure 2.3. Slice Diagram

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.











## 2.15.3. SERDES Client Interface Bus

The SERDES Client Interface (SCI) is an IP interface that allows the user to change the configuration thru this interface. This is useful when the user needs to fine-tune some settings, such as input and output buffer that need to be optimized based on the channel characteristics. It is a simple register configuration interface that allows SERDES/PCS configuration without power cycling the device.

The Diamond design tools support all modes of the PCS. Most modes are dedicated to applications associated with a specific industry standard data protocol. Other more general purpose modes allow users to define their own operation. With these tools, the user can define the mode for each dual in a design.

Popular standards such as 10 Gb Ethernet, x4 PCI Express and 4x Serial RapidIO can be implemented using IP (available through Lattice), with two duals (Four SERDES channels and PCS) and some additional logic from the core.

The LFE5UM/LFE5UM5G devices support a wide range of protocols. Within the same dual, the LFE5UM/ LFE5UM5G devices support mixed protocols with semi-independent clocking as long as the required clock frequencies are integer x1, x2, or x11 multiples of each other. Table 2.15 lists the allowable combination of primary and secondary protocol combinations.

## 2.16. Flexible Dual SERDES Architecture

The LFE5UM/LFE5UM5G SERDES architecture is a dual channel-based architecture. For most SERDES settings and standards, the whole dual (consisting of two SERDES channels) is treated as a unit. This helps in silicon area savings, better utilization, higher granularity on clock/SERDES channel and overall lower cost.

However, for some specific standards, the LFE5UM/LFE5UM5G dual-channel architecture provides flexibility; more than one standard can be supported within the same dual.

Table 2.15 lists the standards that can be mixed and matched within the same dual. In general, the SERDES standards whose nominal data rates are either the same or a defined subset of each other, can be supported within the same dual. The two Protocol columns of the table define the different combinations of protocols that can be implemented together within a Dual.

| Protocol        |      | Protocol          |
|-----------------|------|-------------------|
| PCI Express 1.1 | with | SGMII             |
| PCI Express 1.1 | with | Gigabit Ethernet  |
| CPRI-3          | with | CPRI-2 and CPRI-1 |
| 3G-SDI          | with | HD-SDI and SD-SDI |

## Table 2.15. LFE5UM/LFE5UM5G Mixed Protocol Support

There are some restrictions to be aware of when using spread spectrum clocking. When a dual shares a PCI Express x1 channel with a non-PCI Express channel, ensure that the reference clock for the dual is compatible with all protocols within the dual. For example, a PCI Express spread spectrum reference clock is not compatible with most Gigabit Ethernet applications because of tight CTC ppm requirements.

While the LFE5UM/LFE5UM5G architecture will allow the mixing of a PCI Express channel and a Gigabit Ethernet, or SGMII channel within the same dual, using a PCI Express spread spectrum clocking as the transmit reference clock will cause a violation of the Gigabit Ethernet, and SGMII transmit jitter specifications.

For further information on SERDES, refer to ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261).

## 2.17. IEEE 1149.1-Compliant Boundary Scan Testability

All ECP5/ECP5-5G devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant Test Access Port (TAP). This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port uses VCCIO8 for power supply.

For more information, refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260).



## 2.18. Device Configuration

All ECP5/ECP5-5G devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration, and the sysCONFIG port, support dual-byte, byte and serial configuration. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are 11 dedicated pins for TAP and sysConfig supports (TDI, TDO, TCK, TMS, CFG[2:0], PROGRAMN, DONE, INITN and CCLK). The remaining sysCONFIG pins are used as dual function pins. Refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260) for more information about using the dual-use pins as general purpose I/Os.

There are various ways to configure an ECP5/ECP5-5G device:

- JTAG
- Standard Serial Peripheral Interface (SPI) Interface to boot PROM Support x1, x2, x4 wide SPI memory interfaces.
- System microprocessor to drive a x8 CPU port SPCM mode
- System microprocessor to drive a serial slave SPI port (SSPI mode)
- Slave Serial model (SCM)

On power-up, the FPGA SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port.

ECP5/ECP5-5G devices also support the Slave SPI Interface. In this mode, the FPGA behaves like a SPI Flash device (slave mode) with the SPI port of the FPGA to perform read-write operations.

## 2.18.1. Enhanced Configuration Options

ECP5/ECP5-5G devices have enhanced configuration features such as: decryption support, decompression support, TransFR™ I/O and dual-boot and multi-boot image support.

## TransFR (Transparent Field Reconfiguration)

TransFR I/O (TFR) is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a single ispVM command. TransFR I/O allows I/O states to be frozen during device configuration. This allows the device to be field updated with a minimum of system disruption and downtime. Refer to Minimizing System Interruption During Configuration Using TransFR Technology (TN1087) for details.

## **Dual-Boot and Multi-Boot Image Support**

Dual-boot and multi-boot images are supported for applications requiring reliable remote updates of configuration data for the system FPGA. After the system is running with a basic configuration, a new boot image can be downloaded remotely and stored in a separate location in the configuration storage device. Any time after the update the ECP5/ECP5-5G devices can be re-booted from this new configuration file. If there is a problem, such as corrupt data during download or incorrect version number with this new boot image, the ECP5/ECP5-5G device can revert back to the original backup golden configuration and try again. This all can be done without power cycling the system. For more information, refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260).

## 2.18.2. Single Event Upset (SEU) Support

ECP5/ECP5-5G devices support SEU mitigation with three supporting functions:

- SED Soft Error Detect
- SEC Soft Error Correction
- SEI Soft Error Injection

ECP5/ECP5-5G devices have dedicated logic to perform Cycle Redundancy Code (CRC) checks. During configuration, the configuration data bitstream can be checked with the CRC logic block. In addition, the ECP5/ECP5-5G device can also be programmed to utilize a Soft Error Detect (SED) mode that checks for soft errors in configuration SRAM. The SED operation can be run in the background during user mode. If a soft error occurs, during user mode (normal operation) the device can be programmed to generate an error signal.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



## 3. DC and Switching Characteristics

## 3.1. Absolute Maximum Ratings

## Table 3.1. Absolute Maximum Ratings

| Symbol                                   | Parameter                              | Min  | Max  | Unit |
|------------------------------------------|----------------------------------------|------|------|------|
| V <sub>cc</sub>                          | Supply Voltage                         | -0.5 | 1.32 | V    |
| V <sub>CCA</sub>                         | Supply Voltage                         | -0.5 | 1.32 | V    |
| V <sub>CCAUX</sub> , V <sub>CCAUXA</sub> | Supply Voltage                         | -0.5 | 2.75 | V    |
| V <sub>CCIO</sub>                        | Supply Voltage                         | -0.5 | 3.63 | V    |
| —                                        | Input or I/O Transient Voltage Applied | -0.5 | 3.63 | V    |
| V <sub>CCHRX</sub> , V <sub>CCHTX</sub>  | SERDES RX/TX Buffer Supply Voltages    | -0.5 | 1.32 | V    |
| —                                        | Voltage Applied on SERDES Pins         | -0.5 | 1.80 | V    |
| T <sub>A</sub>                           | Storage Temperature (Ambient)          | -65  | 150  | °C   |
| Tj                                       | Junction Temperature                   | —    | +125 | °C   |

Notes:

1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

2. Compliance with the Lattice Thermal Management document is required.

3. All voltages referenced to GND.

## 3.2. Recommended Operating Conditions

### **Table 3.2. Recommended Operating Conditions**

| Symbol                             | Parameter                                  |         | Min   | Max   | Unit |
|------------------------------------|--------------------------------------------|---------|-------|-------|------|
| V <sub>CC</sub> <sup>2</sup>       | Core Supply Veltage                        | ECP5    | 1.045 | 1.155 | V    |
| V <sub>CC</sub> -                  | Core Supply Voltage                        | ECP5-5G | 1.14  | 1.26  | V    |
| V <sub>CCAUX</sub> <sup>2, 4</sup> | Auxiliary Supply Voltage                   | _       | 2.375 | 2.625 | V    |
| V <sub>CCIO</sub> <sup>2, 3</sup>  | I/O Driver Supply Voltage                  | _       | 1.14  | 3.465 | V    |
| $V_{\text{REF}}^1$                 | Input Reference Voltage                    | _       | 0.5   | 1.0   | V    |
| t <sub>JCOM</sub>                  | Junction Temperature, Commercial Operation | _       | 0     | 85    | °C   |
| t <sub>JIND</sub>                  | Junction Temperature, Industrial Operation | _       | -40   | 100   | °C   |
| SERDES Externa                     | l Power Supply⁵                            |         |       |       |      |
| N                                  |                                            | ECP5UM  | 1.045 | 1.155 | V    |
| V <sub>CCA</sub>                   | SERDES Analog Power Supply                 | ECP5-5G | 1.164 | 1.236 | V    |
| V <sub>CCAUXA</sub>                | SERDES Auxiliary Supply Voltage            | _       | 2.374 | 2.625 | V    |
| N 6                                |                                            | ECP5UM  | 0.30  | 1.155 | V    |
| V <sub>CCHRX</sub> <sup>6</sup>    | SERDES Input Buffer Power Supply           | ECP5-5G | 0.30  | 1.26  | V    |
|                                    |                                            | ECP5UM  | 1.045 | 1.155 | V    |
| V <sub>CCHTX</sub>                 | SERDES Output Buffer Power Supply          | ECP5-5G | 1.14  | 1.26  | V    |

### Notes:

1. For correct operation, all supplies except V<sub>REF</sub> must be held in their valid operation range. This is true independent of feature usage.

2. All supplies with same voltage, except SERDES Power Supplies, should be connected together.

- 3. See recommended voltages by I/O standard in Table 3.4 on page 48.
- 4. V<sub>CCAUX</sub> ramp rate must not exceed 30 mV/µs during power-up when transitioning between 0 V and 3 V.
- 5. Refer to ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261) for information on board considerations for SERDES power supplies.
- 6. V<sub>CCHRX</sub> is used for Rx termination. It can be biased to Vcm if external AC coupling is used. This voltage needs to meet all the HDin input voltage level requirements specified in the Rx section of this Data Sheet.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



#### 3.3. **Power Supply Ramp Rates**

### **Table 3.3. Power Supply Ramp Rates**

| Symbol            | Parameter                                | Min  | Тур | Max | Unit |
|-------------------|------------------------------------------|------|-----|-----|------|
| t <sub>RAMP</sub> | Power Supply ramp rates for all supplies | 0.01 | -   | 10  | V/ms |
|                   |                                          |      |     |     |      |

Note: Assumes monotonic ramp rates.

#### **Power-On-Reset Voltage Levels** 3.4.

### Table 3.4. Power-On-Reset Voltage Levels

| Symbol                        | bol Parameter          |                                                        | Min                | Тур  | Max  | Unit |   |
|-------------------------------|------------------------|--------------------------------------------------------|--------------------|------|------|------|---|
|                               | Power-On-Reset ramp-up | V <sub>cc</sub>                                        | 0.90               | -    | 1.00 | V    |   |
| VPORUP                        | All Devices            | trip point (Monitoring V <sub>cc</sub> ,               | V <sub>CCAUX</sub> | 2.00 | Ι    | 2.20 | V |
|                               |                        | $V_{CCAUX}$ , and $V_{CCIO8}$ )                        | V <sub>CCIO8</sub> | 0.95 | _    | 1.06 | V |
| N                             |                        | Power-On-Reset ramp-                                   | V <sub>cc</sub>    | 0.77 | Ι    | 0.87 | V |
| V <sub>PORDN</sub> All Device | All Devices            | down trip point (Monitoring $V_{CC}$ , and $V_{CCAUX}$ | V <sub>CCAUX</sub> | 1.80 | _    | 2.00 | V |

Notes:

These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

- Only V<sub>CCIO8</sub> has a Power-On-Reset ramp up trip point. All other V<sub>CCIOs</sub> do not have Power-On-Reset ramp up detection.
- V<sub>CCIO8</sub> does not have a Power-On-Reset ramp down detection. V<sub>CCIO8</sub> must remain within the Recommended Operating Conditions to ensure proper operation.

#### **Power up Sequence** 3.5.

Power-On-Reset (POR) puts the ECP5/ECP5-5G device in a reset state. POR is released when Vcc, VccAUX, and VccI08 are ramped above the VPORUP voltage, as specified above.

V<sub>CCIO8</sub> controls the voltage on the configuration I/O pins. If the ECP5/ECP5-5G device is using Master SPI mode to download configuration data from external SPI Flash, it is required to ramp  $V_{CCIO8}$  above V<sub>IH</sub> of the external SPI Flash, before at least one of the other two supplies (V<sub>CC</sub> and/or V<sub>CCAUX</sub>) is ramped to V<sub>PORUP</sub> voltage level. If the system cannot meet this power up sequence requirement, and requires the  $V_{CCIO8}$  to be ramped last, then the system must keep either PROGRAMN or INITN pin LOW during power up, until V<sub>CCI08</sub> reaches V<sub>IH</sub> of the external SPI Flash. This ensures the signals driven out on the configuration pins to the external SPI Flash meet the V<sub>IH</sub> voltage requirement of the SPI Flash. For LFE5UM/LFE5UM5G devices, it is required to power up V<sub>CCA</sub>, before V<sub>CCAUXA</sub> is powered up.

#### **Hot Socketing Specifications** 3.6.

## **Table 3.5. Hot Socketing Specifications**

| Symbol | Parameter                                                        | Condition                                      | Min | Тур | Max | Unit |
|--------|------------------------------------------------------------------|------------------------------------------------|-----|-----|-----|------|
| IDK_HS | Input or I/O Leakage Current<br>for Top and Bottom Banks<br>Only | $0 \leq V_{IN} \leq V_{IH}$ (Max)              | _   | _   | ±1  | mA   |
| 101/   | Input or I/O Leakage Current                                     | $0 \le V_{\text{IN}} < V_{\text{CCIO}}$        | —   | —   | ±1  | mA   |
| IDK    | for Left and Right Banks Only                                    | $V_{CCIO} \leq V_{IN} \leq V_{CCIO} + 0.5 \ V$ | _   | 18  | _   | mA   |

Notes:

V<sub>CC</sub>, V<sub>CCAUX</sub> and V<sub>CCIO</sub> should rise/fall monotonically. 1.

I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PW</sub> or I<sub>BH</sub>. 2.

LVCMOS and LVTTL only. 3.

4. Hot socket specification defines when the hot socketed device's junction temperature is at 85 °C or below. When the hot socketed device's junction temperature is above 85 °C, the I<sub>DK</sub> current can exceed ±1 mA.



## 3.12. sysI/O Recommended Operating Conditions

## Table 3.11. sysI/O Recommended Operating Conditions

| Standard                                             |       | V <sub>ccio</sub> |       |       | V <sub>REF</sub> (V) |       |
|------------------------------------------------------|-------|-------------------|-------|-------|----------------------|-------|
| Standard                                             | Min   | Тур               | Max   | Min   | Тур                  | Max   |
| LVCMOS33 <sup>1</sup>                                | 3.135 | 3.3               | 3.465 | _     | _                    | _     |
| LVCMOS33D <sup>3</sup> Output                        | 3.135 | 3.3               | 3.465 | _     | _                    | _     |
| LVCMOS25 <sup>1</sup>                                | 2.375 | 2.5               | 2.625 | —     | _                    | —     |
| LVCMOS18                                             | 1.71  | 1.8               | 1.89  | —     | —                    | —     |
| LVCMOS15                                             | 1.425 | 1.5               | 1.575 | —     | —                    | —     |
| LVCMOS12 <sup>1</sup>                                | 1.14  | 1.2               | 1.26  | —     | —                    | _     |
| LVTTL33 <sup>1</sup>                                 | 3.135 | 3.3               | 3.465 | —     | _                    | —     |
| SSTL15_I, _II <sup>2</sup>                           | 1.43  | 1.5               | 1.57  | 0.68  | 0.75                 | 0.9   |
| SSTL18_I, _II <sup>2</sup>                           | 1.71  | 1.8               | 1.89  | 0.833 | 0.9                  | 0.969 |
| SSTL135_I, _II <sup>2</sup>                          | 1.28  | 1.35              | 1.42  | 0.6   | 0.675                | 0.75  |
| HSUL12 <sup>2</sup>                                  | 1.14  | 1.2               | 1.26  | 0.588 | 0.6                  | 0.612 |
| MIPI D-PHY LP Input <sup>3, 5</sup>                  | 1.425 | 1.5               | 1.575 | —     | —                    | —     |
| LVDS25 <sup>1, 3</sup> Output                        | 2.375 | 2.5               | 2.625 | —     | —                    | _     |
| subLVS <sup>3</sup> (Input only)                     | _     | —                 | -     | —     | —                    | —     |
| SLVS <sup>3</sup> (Input only)                       | _     | —                 | -     | —     | —                    | —     |
| LVDS25E <sup>3</sup> Output                          | 2.375 | 2.5               | 2.625 | —     | —                    | —     |
| MLVDS <sup>3</sup> Output                            | 2.375 | 2.5               | 2.625 | —     | —                    | —     |
| LVPECL33 <sup>1, 3</sup> Output                      | 3.135 | 3.3               | 3.465 | —     | _                    | —     |
| BLVDS25 <sup>1, 3</sup> Output                       | 2.375 | 2.5               | 2.625 | —     | —                    | —     |
| HSULD12D <sup>2, 3</sup>                             | 1.14  | 1.2               | 1.26  | —     | _                    | _     |
| SSTL135D_I, II <sup>2, 3</sup>                       | 1.28  | 1.35              | 1.42  | —     | _                    | —     |
| SSTL15D_I, II <sup>2, 3</sup>                        | 1.43  | 1.5               | 1.57  | —     | —                    | —     |
| SSTL18D_I <sup>1, 2, 3</sup> , II <sup>1, 2, 3</sup> | 1.71  | 1.8               | 1.89  | —     | _                    | _     |

### Notes:

1. For input voltage compatibility, refer to ECP5 and ECP5-5G sysIO Usage Guide (TN1262).

2.  $V_{REF}$  is required when using Differential SSTL and HSUL to interface to DDR/LPDDR memories.

3. These differential inputs use LVDS input comparator, which uses  $V_{CCAUX}$  power

4. All differential inputs and LVDS25 output are supported in the Left and Right banks only. Refer to ECP5 and ECP5-5G sysIO Usage Guide (TN1262) for details.

5. MIPI D-PHY LP input can be implemented by powering VCCIO to 1.5V, and select MIPI LP primitive to meet MIPI Alliance spec on  $V_{IH}$  and  $V_{IL}$ . It can also be implemented as LVCMOS12 with VCCIO at 1.2V, which would meet  $V_{IH}/V_{IL}$  spec on LVCOM12.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.





## 3.14.7. MLVDS25

The ECP5/ECP5-5G devices support the differential MLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The MLVDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3.4 is one possible solution for MLVDS standard implementation. Resistor values in the figure are industry standard values for 1% resistors.



Figure 3.4. MLVDS25 (Multipoint Low Voltage Differential Signaling)

| Parameter         | Description                    | Тур     | Typical |      |  |
|-------------------|--------------------------------|---------|---------|------|--|
| Parameter         | Description                    | Zo=50 Ω | Zo=70 Ω | Unit |  |
| V <sub>CCIO</sub> | Output Driver Supply (±5%)     | 2.50    | 2.50    | V    |  |
| Z <sub>OUT</sub>  | Driver Impedance               | 10.00   | 10.00   | Ω    |  |
| R <sub>s</sub>    | Driver Series Resistor (±1%)   | 35.00   | 35.00   | Ω    |  |
| R <sub>TL</sub>   | Driver Parallel Resistor (±1%) | 50.00   | 70.00   | Ω    |  |
| R <sub>TR</sub>   | Receiver Termination (±1%)     | 50.00   | 70.00   | Ω    |  |
| V <sub>он</sub>   | Output High Voltage            | 1.52    | 1.60    | V    |  |
| V <sub>OL</sub>   | Output Low Voltage             | 0.98    | 0.90    | V    |  |
| V <sub>OD</sub>   | Output Differential Voltage    | 0.54    | 0.70    | V    |  |
| V <sub>CM</sub>   | Output Common Mode Voltage     | 1.25    | 1.25    | V    |  |
| I <sub>DC</sub>   | DC Output Current              | 21.74   | 20.00   | mA   |  |

### Table 3.17. MLVDS25 DC Conditions

Note: For input buffer, see LVDS Table 3.13 on page 55.

FPGA-DS-02012-1.9



## 3.17. Maximum I/O Buffer Speed

Over recommended operating conditions.

### Table 3.21. ECP5/ECP5-5G Maximum I/O Buffer Speed

| Buffer                          | Description                                      | Max | Unit |
|---------------------------------|--------------------------------------------------|-----|------|
| Maximum Input Frequency         | ·                                                | ·   |      |
| LVDS25                          | LVDS, V <sub>CCIO</sub> = 2.5 V                  | 400 | MHz  |
| MLVDS25                         | MLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V       | 400 | MHz  |
| BLVDS25                         | BLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V       | 400 | MHz  |
| MIPI D-PHY (HS Mode)            | MIPI Video                                       | 400 | MHz  |
| SLVS                            | SLVS similar to MIPI                             | 400 | MHz  |
| Mini LVDS                       | Mini LVDS                                        | 400 | MHz  |
| LVPECL33                        | LVPECL, Emulated, V <sub>CCIO</sub> = 3.3 V      | 400 | MHz  |
| SSTL18 (all supported classes)  | SSTL_18 class I, II, V <sub>CCIO</sub> = 1.8 V   | 400 | MHz  |
| SSTL15 (all supported classes)  | SSTL_15 class I, II, V <sub>CCIO</sub> = 1.5 V   | 400 | MHz  |
| SSTL135 (all supported classes) | SSTL_135 class I, II, V <sub>CCIO</sub> = 1.35 V | 400 | MHz  |
| HSUL12 (all supported classes)  | HSUL_12 class I, II, V <sub>CCIO</sub> = 1.2 V   | 400 | MHz  |
| LVTTL33                         | LVTTL, V <sub>CCIO</sub> = 3.3 V                 | 200 | MHz  |
| LVCMOS33                        | LVCMOS, V <sub>CCIO</sub> = 3.3 V                | 200 | MHz  |
| LVCMOS25                        | LVCMOS, V <sub>CCIO</sub> = 2.5 V                | 200 | MHz  |
| LVCMOS18                        | LVCMOS, V <sub>CCIO</sub> = 1.8 V                | 200 | MHz  |
| LVCMOS15                        | LVCMOS 1.5, V <sub>CCIO</sub> = 1.5 V            | 200 | MHz  |
| LVCMOS12                        | LVCMOS 1.2, V <sub>CCIO</sub> = 1.2 V            | 200 | MHz  |
| Maximum Output Frequency        |                                                  |     |      |
| LVDS25E                         | LVDS, Emulated, V <sub>CCIO</sub> = 2.5 V        | 150 | MHz  |
| LVDS25                          | LVDS, V <sub>CCIO</sub> = 2.5 V                  | 400 | MHz  |
| MLVDS25                         | MLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V       | 150 | MHz  |
| BLVDS25                         | BLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V       | 150 | MHz  |
| LVPECL33                        | LVPECL, Emulated, V <sub>CCIO</sub> = 3.3 V      | 150 | MHz  |
| SSTL18 (all supported classes)  | SSTL_18 class I, II, V <sub>CCIO</sub> = 1.8 V   | 400 | MHz  |
| SSTL15 (all supported classes)  | SSTL_15 class I, II, V <sub>CCIO</sub> = 1.5 V   | 400 | MHz  |
| SSTL135 (all supported classes) | SSTL_135 class I, II, V <sub>CCIO</sub> = 1.35 V | 400 | MHz  |
| HSUL12 (all supported classes)  | HSUL12 class I, II, V <sub>CCI0</sub> = 1.2 V    | 400 | MHz  |
| LVTTL33                         | LVTTL, VCCIO = 3.3 V                             | 150 | MHz  |
| LVCMOS33 (For all drives)       | LVCMOS, 3.3 V                                    | 150 | MHz  |
| LVCMOS25 (For all drives)       | LVCMOS, 2.5 V                                    | 150 | MHz  |
| LVCMOS18 (For all drives)       | LVCMOS, 1.8 V                                    | 150 | MHz  |
| LVCMOS15 (For all drives)       | LVCMOS, 1.5 V                                    | 150 | MHz  |
| LVCMOS12 (For all drives)       | LVCMOS, 1.2 V                                    | 150 | MHz  |

Notes:

1. These maximum speeds are characterized but not tested on every device.

- 2. Maximum I/O speed for differential output standards emulated with resistors depends on the layout.
- 3. LVCMOS timing is measured with the load specified in Switching Test Conditions, Table 3.44 on page 90.
- 4. All speeds are measured at fast slew.
- 5. Actual system operation may vary depending on user logic implementation.
- 6. Maximum data rate equals 2 times the clock rate when utilizing DDR.



## 3.18. External Switching Characteristics

Over recommended commercial operating conditions.

## Table 3.22. ECP5/ECP5-5G External Switching Characteristics

| Devenueter             | Description                                                       | Devies         | -         | 8   | _     | 7   | -    | 6   | Unit |
|------------------------|-------------------------------------------------------------------|----------------|-----------|-----|-------|-----|------|-----|------|
| Parameter              | Description                                                       | Device         | Min       | Max | Min   | Max | Min  | Max | Unit |
| Clocks                 |                                                                   |                |           |     |       |     |      |     |      |
| Primary Clock          |                                                                   |                |           |     |       |     |      |     |      |
| f <sub>MAX_PRI</sub>   | Frequency for Primary Clock Tree                                  | _              | —         | 370 | —     | 303 | _    | 257 | MHz  |
| t <sub>w_pri</sub>     | Clock Pulse Width for Primary<br>Clock                            | _              | 0.8       | —   | 0.9   | —   | 1.0  | —   | ns   |
| t <sub>skew_pri</sub>  | Primary Clock Skew within a<br>Device                             | -              | -         | 420 | _     | 462 | -    | 505 | ps   |
| Edge Clock             |                                                                   |                | -         |     |       |     |      |     |      |
| f <sub>MAX_EDGE</sub>  | Frequency for Edge Clock Tree                                     | —              | _         | 400 | —     | 350 | _    | 312 | MHz  |
| tw_edge                | Clock Pulse Width for Edge Clock                                  | _              | 1.175     | _   | 1.344 | _   | 1.50 | —   | ns   |
| t <sub>skew_edge</sub> | Edge Clock Skew within a Bank                                     | -              | -         | 160 | -     | 180 | -    | 200 | ps   |
| Generic SDR In         | put                                                               |                |           |     | •     |     |      |     | •    |
| General I/O Pin        | Parameters Using Dedicated Primary (                              | Clock Input w  | ithout PL | L   |       |     |      |     |      |
| t <sub>co</sub>        | Clock to Output - PIO Output<br>Register                          | All<br>Devices | -         | 5.4 | -     | 6.1 | -    | 6.8 | ns   |
| t <sub>su</sub>        | Clock to Data Setup - PIO Input<br>Register                       | All<br>Devices | 0         | _   | 0     | _   | 0    | _   | ns   |
| t <sub>H</sub>         | Clock to Data Hold - PIO Input<br>Register                        | All<br>Devices | 2.7       | -   | 3     | -   | 3.3  | _   | ns   |
| t <sub>su_del</sub>    | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | All<br>Devices | 1.2       | -   | 1.33  | -   | 1.46 | _   | ns   |
| t <sub>h_del</sub>     | Clock to Data Hold - PIO Input<br>Register with Data Input Delay  | All<br>Devices | 0         | _   | 0     | _   | 0    | _   | ns   |
| f <sub>MAX_IO</sub>    | Clock Frequency of I/O and PFU Register                           | All<br>Devices | -         | 400 | _     | 350 | -    | 312 | MHz  |
| General I/O Pin        | Parameters Using Dedicated Primary (                              | Clock Input w  | ith PLL   |     |       |     |      |     |      |
| t <sub>copll</sub>     | Clock to Output - PIO Output<br>Register                          | All<br>Devices | _         | 3.5 | _     | 3.8 | _    | 4.1 | ns   |
| t <sub>supll</sub>     | Clock to Data Setup - PIO Input<br>Register                       | All<br>Devices | 0.7       | _   | 0.78  |     | 0.85 | _   | ns   |
| t <sub>HPLL</sub>      | Clock to Data Hold - PIO Input<br>Register                        | All<br>Devices | 0.8       | _   | 0.89  | -   | 0.98 | _   | ns   |
| t <sub>su_delpll</sub> | Clock to Data Setup - PIO Input<br>Register with Data Input Delay | All<br>Devices | 1.6       | _   | 1.78  | _   | 1.95 | _   | ns   |

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.





Figure 3.6. Receiver RX.CLK.Centered Waveforms



Figure 3.7. Receiver RX.CLK.Aligned and DDR Memory Input Waveforms



Figure 3.8. Transmit TX.CLK.Centered and DDR Memory Output Waveforms

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## 3.24. SERDES External Reference Clock

The external reference clock selection and its interface are a critical part of system applications for this product. Table 3.29 specifies reference clock requirements, over the full range of operating conditions.

| Symbol                        | Description                                     | Min   | Тур     | Max                       | Unit                    |
|-------------------------------|-------------------------------------------------|-------|---------|---------------------------|-------------------------|
| F <sub>REF</sub>              | Frequency range                                 | 50    | _       | 320                       | MHz                     |
| F <sub>REF-PPM</sub>          | Frequency tolerance <sup>1</sup>                | -1000 | _       | 1000                      | ppm                     |
| V <sub>REF-IN-SE</sub>        | Input swing, single-ended clock <sup>2, 4</sup> | 200   | _       | V <sub>CCAUXA</sub>       | mV, p-p                 |
| V <sub>REF-IN-DIFF</sub>      | Input swing, differential clock                 | 200   | _       | 2*V <sub>CCAUXA</sub>     | mV, p-p<br>differential |
| V <sub>REF-IN</sub>           | Input levels                                    | 0     | _       | V <sub>CCAUXA</sub> + 0.4 | V                       |
| D <sub>REF</sub>              | Duty cycle <sup>3</sup>                         | 40    | _       | 60                        | %                       |
| T <sub>REF-R</sub>            | Rise time (20% to 80%)                          | 200   | 500     | 1000                      | ps                      |
| T <sub>REF-F</sub>            | Fall time (80% to 20%)                          | 200   | 500     | 1000                      | ps                      |
| Z <sub>REF-IN-TERM-DIFF</sub> | Differential input termination                  | -30%  | 100/HiZ | +30%                      | Ω                       |
| C <sub>REF-IN-CAP</sub>       | Input capacitance                               | _     | _       | 7                         | pF                      |

Table 3.29. External Reference Clock Specification (refclkp/refclkn)

### Notes:

1. Depending on the application, the PLL\_LOL\_SET and CDR\_LOL\_SET control registers may be adjusted for other tolerance values as described in ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261).

- 2. The signal swing for a single-ended input clock must be as large as the p-p differential swing of a differential input clock to get the same gain at the input receiver. With single-ended clock, a reference voltage needs to be externally connected to CLKREFN pin, and the input voltage needs to be swung around this reference voltage.
- 3. Measured at 50% amplitude.
- 4. Single-ended clocking is achieved by applying a reference voltage V<sub>REF</sub> on REFCLKN input, with the clock applied to REFCLKP input pin. V<sub>REF</sub> should be set to mid-point of the REFCLKP voltage swing.



Figure 3.14. SERDES External Reference Clock Waveforms



## 3.25.2. PCIe (5 Gb/s) – Preliminary AC and DC Characteristics

Over recommended operating conditions.

## Table 3.31. PCIe (5 Gb/s)

| Symbol                            | bol Description                                             |                              | Min    | Тур | Max    | Unit       |
|-----------------------------------|-------------------------------------------------------------|------------------------------|--------|-----|--------|------------|
| Transmit <sup>1</sup>             |                                                             |                              |        |     |        |            |
| UI                                | Unit Interval                                               | —                            | 199.94 | 200 | 200.06 | ps         |
| B <sub>WTX-PKG-PLL2</sub>         | Tx PLL bandwidth corresponding to<br>PKGTX-PLL2             | _                            | 5      | -   | 16     | MHz        |
| P <sub>KGTX-PLL2</sub>            | Tx PLL Peaking                                              | —                            | -      | —   | 1      | dB         |
| V <sub>TX-DIFF-PP</sub>           | Differential p-p Tx voltage swing                           | —                            | 0.8    | _   | 1.2    | V, p-p     |
| V <sub>TX-DIFF-PP-LOW</sub>       | Low power differential p-p Tx voltage swing                 | _                            | 0.4    | _   | 1.2    | V, p-p     |
| V <sub>TX-DE-RATIO-3.5dB</sub>    | Tx de-emphasis level ratio at 3.5dB                         | —                            | 3      | —   | 4      | dB         |
| V <sub>TX-DE-RATIO-6dB</sub>      | Tx de-emphasis level ratio at 6dB                           | —                            | 5.5    | —   | 6.5    | dB         |
| T <sub>MIN-PULSE</sub>            | Instantaneous lone pulse width                              | _                            |        | —   | _      | UI         |
| T <sub>TX-RISE-FALL</sub>         | Transmitter rise and fall time                              | _                            |        | —   | _      | UI         |
| T <sub>TX-EYE</sub>               | Transmitter Eye, including all jitter sources               | _                            | 0.75   | _   | _      | UI         |
| T <sub>TX-DJ</sub>                | Tx deterministic jitter > 1.5 MHz                           | _                            | _      | —   | 0.15   | UI         |
| T <sub>TX-RJ</sub>                | Tx RMS jitter < 1.5 MHz                                     | _                            | _      | _   | 3      | ps,<br>RMS |
| T <sub>RF-MISMATCH</sub>          | Tx rise/fall time mismatch                                  | —                            | _      | —   |        | UI         |
| R <sub>LTX-DIFF</sub>             | Tx Differential Return Loss, including                      | 50 MHz < freq <<br>1.25 GHz  | 10     | _   | _      | dB         |
| 'LIX-DIFF                         | package and silicon                                         | 1.25 GHz < freq<br>< 2.5 GHz | 8      | _   | _      | dB         |
| R <sub>LTX-CM</sub>               | Tx Common Mode Return Loss, including package and silicon   | 50 MHz < freq <<br>2.5 GHz   | 6      | _   | _      | dB         |
| Z <sub>TX-DIFF-DC</sub>           | DC differential Impedance                                   | _                            | -      | _   | 120    | Ω          |
| V <sub>TX-CM-AC-PP</sub>          | Tx AC peak common mode voltage, peak-peak                   | -                            | -      | -   |        | mV,<br>p-p |
| I <sub>TX-SHORT</sub>             | Transmitter short-circuit current                           | —                            | _      | —   | 90     | mA         |
| V <sub>TX-DC-CM</sub>             | Transmitter DC common-mode voltage                          | _                            | 0      | -   | 1.2    | V          |
| V <sub>TX-IDLE-DIFF-DC</sub>      | Electrical Idle Output DC voltage                           | —                            | 0      | —   | 5      | mV         |
| V <sub>TX-IDLE-DIFF-AC-p</sub>    | Electrical Idle Differential Output<br>peak voltage         | -                            | _      | -   |        | mV         |
| V <sub>TX-RCV-DETECT</sub>        | Voltage change allowed during<br>Receiver Detect            | _                            | _      | -   | 600    | mV         |
| T <sub>TX-IDLE-MIN</sub>          | Min. time in Electrical Idle                                | —                            | 20     | —   | _      | ns         |
| T <sub>TX-IDLE-SET-TO-IDLE</sub>  | Max. time from El Order Set to valid<br>Electrical Idle     | _                            | _      | _   | 8      | ns         |
| T <sub>TX-IDLE-TO-DIFF-DATA</sub> | Max. time from Electrical Idle to valid differential output | _                            | _      | _   | 8      | ns         |
| L <sub>TX-SKEW</sub>              | Lane-to-lane output skew                                    | _                            | _      | _   |        | ps         |



## 3.27. XAUI/CPRI LV E.30 Electrical and Timing Characteristics

## 3.27.1. AC and DC Characteristics

Over recommended operating conditions.

### Table 3.33. Transmit

| Symbol                                | Description                      | Test Conditions | Min | Тур | Max  | Unit |
|---------------------------------------|----------------------------------|-----------------|-----|-----|------|------|
| T <sub>RF</sub>                       | Differential rise/fall time      | 20% to 80%      | —   | 80  | -    | ps   |
| Z <sub>TX_DIFF_DC</sub>               | Differential impedance           | —               | 80  | 100 | 120  | Ω    |
| J <sub>TX_DDJ</sub> <sup>2, 3</sup>   | Output data deterministic jitter | —               | —   | —   | 0.17 | UI   |
| J <sub>TX_TJ</sub> <sup>1, 2, 3</sup> | Total output data jitter         | —               | —   | —   | 0.35 | UI   |

Notes:

- 1. Total jitter includes both deterministic jitter and random jitter.
- 2. Jitter values are measured with each CML output AC coupled into a 50  $\Omega$  impedance (100  $\Omega$  differential impedance).
- 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

Over recommended operating conditions.

### Table 3.34. Receive and Jitter Tolerance

| Symbol                                | Description                                    | Test Conditions  | Min  | Тур | Max  | Unit |
|---------------------------------------|------------------------------------------------|------------------|------|-----|------|------|
| Ы                                     | RL <sub>RX DIFF</sub> Differential return loss |                  | 10   |     |      | dB   |
| RL <sub>RX_DIFF</sub>                 | Differential return loss                       | to 3.125 GHz     | 10   | _   | _    | ив   |
| RL <sub>RX_CM</sub> Common mode       | Common modo roturn loco                        | From 100 MHz     | G    |     |      | dB   |
|                                       | Common mode return loss                        | to 3.125 GHz 6 — | _    | _   | ив   |      |
| Z <sub>RX_DIFF</sub>                  | Differential termination resistance            | -                | 80   | 100 | 120  | Ω    |
| J <sub>RX_DJ</sub> <sup>1, 2, 3</sup> | Deterministic jitter tolerance (peak-to-peak)  | -                | _    | —   | 0.37 | UI   |
| J <sub>RX_RJ</sub> <sup>1, 2, 3</sup> | Random jitter tolerance (peak-to-peak)         | —                | _    | _   | 0.18 | UI   |
| J <sub>RX_SJ</sub> <sup>1, 2, 3</sup> | Sinusoidal jitter tolerance (peak-to-peak)     | _                | _    | _   | 0.10 | UI   |
| J <sub>RX_TJ</sub> <sup>1, 2, 3</sup> | Total jitter tolerance (peak-to-peak)          | _                | —    | _   | 0.65 | UI   |
| T <sub>RX_EYE</sub>                   | Receiver eye opening                           | _                | 0.35 | _   | _    | UI   |

Notes:

1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter.

2. Jitter values are measured with each high-speed input AC coupled into a 50  $\Omega$  impedance.

3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.

## 3.28. CPRI LV E.24/SGMII(2.5Gbps) Electrical and Timing Characteristics

## 3.28.1. AC and DC Characteristics

### Table 3.35. Transmit

| Symbol                                | Description                      | Test Conditions | Min | Тур | Max  | Unit |
|---------------------------------------|----------------------------------|-----------------|-----|-----|------|------|
| T <sub>RF</sub> <sup>1</sup>          | Differential rise/fall time      | 20% to 80%      | _   | 80  | —    | ps   |
| Z <sub>TX_DIFF_DC</sub>               | Differential impedance           | _               | 80  | 100 | 120  | Ω    |
| J <sub>TX_DDJ</sub> <sup>3, 4</sup>   | Output data deterministic jitter | —               | -   | _   | 0.17 | UI   |
| J <sub>TX_TJ</sub> <sup>2, 3, 4</sup> | Total output data jitter         | _               | _   | —   | 0.35 | UI   |

Notes:

1. Rise and Fall times measured with board trace, connector and approximately 2.5 pf load.

- 2. Total jitter includes both deterministic jitter and random jitter. The random jitter is the total jitter minus the actual deterministic jitter.
- 3. Jitter values are measured with each CML output AC coupled into a 50  $\Omega$  impedance (100  $\Omega$  differential impedance).
- 4. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal.





- 1. Time taken from  $V_{CC}$ ,  $V_{CCAUX}$  or  $V_{CCIO8}$ , whichever is the last to cross the POR trip point.
- 2. Device is in a Master Mode (SPI, SPIm).
- 3. The CFG pins are normally static (hardwired).





Figure 3.19. sysCONFIG Port Timing

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



| Signal Name                                            | I/O | Description                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|--------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Configuration Pads (Used during sysCONFIG) (Continued) |     |                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| D1/MISO/IO1                                            | I/O | Parallel configuration I/O. Open drain during configuration. When in SPI modes, it is an input in Master mode, and output in Slave mode.<br>This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin.                                                        |  |  |  |  |  |
| D2/IO2                                                 | I/O | Parallel configuration I/O. Open drain during configuration.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin.                                                                                                                                 |  |  |  |  |  |
| D3/IO3                                                 | I/O | Parallel configuration I/O. Open drain during configuration.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin.                                                                                                                                 |  |  |  |  |  |
| D4/IO4                                                 | I/O | Parallel configuration I/O. Open drain during configuration. This is a shared I/ O pin. When not in configuration, it can be used as general purpose I/O pin.                                                                                                                                      |  |  |  |  |  |
| D5/IO5                                                 | I/O | Parallel configuration I/O. Open drain during configuration. This is a shared I/ O pin. When not in configuration, it can be used as general purpose I/O pin.                                                                                                                                      |  |  |  |  |  |
| D6/IO6                                                 | I/O | Parallel configuration I/O. Open drain during configuration. When in SPI modes, it is an output in Master mode, and input in Slave mode.<br>This is a shared I/O pin. When not in configuration, it can be used as general purpose I/O pin.                                                        |  |  |  |  |  |
| D7/I07                                                 | I/O | Parallel configuration I/O. Open drain during configuration. When in SPI<br>modes, it is an output in Master mode, and input in Slave mode.<br>This is a shared I/O pin. When not in configuration, it can be used as general<br>purpose I/O pin                                                   |  |  |  |  |  |
| SERDES Function                                        |     |                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| VCCAx                                                  | -   | SERDES, transmit, receive, PLL and reference clock buffer power supply for<br>SERDES Dual x. All VCCA supply pins must always be powered to the<br>recommended operating voltage range. If no SERDES channels are used,<br>connect VCCA to VCC. VCCAx = 1.1 V for ECP5, VCCAx = 1.2 V for ECP5-5G. |  |  |  |  |  |
| VCCAUXAx                                               | _   | SERDES Aux Power Supply pin for SERDES Dual x. VCCAUXAx = 2.5 V.                                                                                                                                                                                                                                   |  |  |  |  |  |
| HDRX[P/N]_D[dual_num]CH[chan_num]                      | Ι   | High-speed SERDES inputs, P = Positive, N = Negative, dual_num = [0, 1],<br>chan_num = [0, 1]. These are dedicated SERDES input pins.                                                                                                                                                              |  |  |  |  |  |
| HDTX[P/N]_D[dual_num]CH[chan_num]                      | 0   | High-speed SERDES outputs, P = Positive, N = Negative, dual_num = [0, 1],<br>chan_num = [0, 1]. These are dedicated SERDES output pins.                                                                                                                                                            |  |  |  |  |  |
| REFCLK[P/N]_D[dual_num]                                | Ι   | SERDES Reference Clock inputs, P = Positive, N = Negative, dual_num = [0, 1].<br>These are dedicated SERDES input pins.                                                                                                                                                                            |  |  |  |  |  |
| VCCHRX_D[dual_num]CH[chan_num]                         | _   | SERDES High-Speed Inputs Termination Voltage Supplies, dual_num = [0, 1],<br>chan_num = [0, 1]. These pins should be powered to 1.1 V on ECP5, or<br>1.2 V on ECP5-5G.                                                                                                                             |  |  |  |  |  |
| VCCHTX_D[dual_num]CH[chan_num]                         | _   | SERDES High-Speed Outputs Buffer Voltage Supplies, dual_num = [0, 1],<br>chan_num = [0, 1]. These pins should be powered to 1.1 V on ECP5, or 1.2 V<br>on ECP5-5G.                                                                                                                                 |  |  |  |  |  |

Notes:

1. When placing switching I/Os around these critical pins that are designed to supply the device with the proper reference or supply voltage, care must be given.

2. These pins are dedicated inputs or can be used as general purpose I/O.

3. m defines the associated channel in the quad.

© 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



## (Continued)

| Date        | Version | Section                             | Change Summary                                                                                                                                                                                                                               |
|-------------|---------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2014 | 1.2     | DC and Switching<br>Characteristics | SERDES High-Speed Data Receiver section. Updated Table 3.26. Serial<br>Input Data Specifications, Table 3.28. Receiver Total Jitter Tolerance<br>Specification, and Table 3.29. External Reference Clock Specification<br>(refclkp/refclkn). |
|             |         |                                     | Modified section heading to XXAUI/CPRI LV E.30 Electrical and Timing<br>Characteristics. Updated Table 3.33 Transmit and Table 3.34. Receive<br>and Jitter Tolerance.                                                                        |
|             |         |                                     | Modified section heading to CPRI LV E.24 Electrical and Timing<br>Characteristics. Updated Table 3.35. Transmit and Table 3.36. Receive<br>and Jitter Tolerance.                                                                             |
|             |         |                                     | Modified section heading to Gigabit Ethernet/SGMII/CPRI LV E.12<br>Electrical and Timing Characteristics. Updated Table 3.37. Transmit and<br>Table 3.38. Receive and Jitter Tolerance.                                                      |
| June 2014   | 1.1     | Ordering Information                | Updated ECP5/ECP5-5G Part Number Description and Ordering Part Numbers sections.                                                                                                                                                             |
| March 2014  | 1.0     | All                                 | Initial release.                                                                                                                                                                                                                             |