Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 21000 | | Number of Logic Elements/Cells | 84000 | | Total RAM Bits | 3833856 | | Number of I/O | 365 | | Number of Gates | - | | Voltage - Supply | 1.045V ~ 1.155V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 756-FBGA | | Supplier Device Package | 756-CABGA (27x27) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe5um-85f-6bg756c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # 2. Architecture # 2.1. Overview Each ECP5/ECP5-5G device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM™ Embedded Block RAM (EBR) and rows of sysDSP™ Digital Signal Processing slices, as shown in Figure 2.1 on page 13. The LFE5-85 devices have three rows of DSP slices, the LFE5-45 devices have two rows, and both LFE5-25 and LFE5-12 devices have one. In addition, the LFE5UM/LFE5UM5G devices contain SERDES Duals on the bottom of the device. The Programmable Functional Unit (PFU) contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFU block is optimized for flexibility, allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a two-dimensional array. The ECP5/ECP5-5G devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large, dedicated 18 Kb fast memory blocks. Each sysMEM block can be configured in a variety of depths and widths as RAM or ROM. In addition, ECP5/ECP5-5G devices contain up to three rows of DSP slices. Each DSP slice has multipliers and adder/accumulators, which are the building blocks for complex signal processing capabilities. The ECP5 devices feature up to four embedded 3.2 Gb/s SERDES channels, and the ECP5-5G devices feature up to four embedded 5 Gb/s SERDES channels. Each SERDES channel contains independent 8b/10b encoding / decoding, polarity adjust and elastic buffer logic. Each group of two SERDES channels, along with its Physical Coding Sublayer (PCS) block, creates a dual DCU (Dual Channel Unit). The functionality of the SERDES/PCS duals can be controlled by SRAM cell settings during device configuration or by registers that are addressable during device operation. The registers in every dual can be programmed via the SERDES Client Interface (SCI). These DCUs (up to two) are located at the bottom of the devices. Each PIC block encompasses two PIOs (PIO pairs) with their respective sysI/O buffers. The sysI/O buffers of the ECP5/ECP5-5G devices are arranged in seven banks (eight banks for LFE5-85 devices in caBGA756 and caBGA554 packages), allowing the implementation of a wide variety of I/O standards. One of these banks (Bank 8) is shared with the programming interfaces. Half of the PIO pairs on the left and right edges of the device can be configured as LVDS transmit pairs, and all pairs on left and right can be configured as LVDS receive pairs. The PIC logic in the left and right banks also includes pre-engineered support to aid in the implementation of high speed source synchronous standards such as XGMII, 7:1 LVDS, along with memory interfaces including DDR3 and LPDDR3. The ECP5/ECP5-5G registers in PFU and sysI/O can be configured to be SET or RESET. After power up and the device is configured, it enters into user mode with these registers SET/RESET according to the configuration setting, allowing the device entering to a known state for predictable system function. Other blocks provided include PLLs, DLLs and configuration functions. The ECP5/ECP5-5G architecture provides up to four Delay-Locked Loops (DLLs) and up to four Phase-Locked Loops (PLLs). The PLL and DLL blocks are located at the corners of each device. The configuration block that supports features such as configuration bit-stream decryption, transparent updates and dual-boot support is located at the bottom of each device, to the left of the SERDES blocks. Every device in the ECP5/ECP5-5G family supports a sysCONFIG™ ports located in that same corner, powered by Vccio8, allowing for serial or parallel device configuration. In addition, every device in the family has a JTAG port. This family also provides an on-chip oscillator and soft error detect capability. The ECP5 devices use 1.1 V and ECP5UM5G devices use 1.2 V as their core voltage. Figure 2.6. LFE5UM/LFE5UM5G-85 Clocking # 2.5.1. Primary Clocks The ECP5/ECP5-5G device family provides low-skew, high fan-out clock distribution to all synchronous elements in the FPGA fabric through the Primary Clock Network. The primary clock network is divided into four clocking quadrants: Top Left (TL), Bottom Left (BL), Top Right (TR), and Bottom Right (BR). Each of these quadrants has 16 clocks that can be distributed to the fabric in the quadrant. The Lattice Diamond software can automatically route each clock to one of the four quadrants up to a maximum of 16 clocks per quadrant. The user can change how the clocks are routed by specifying a preference in the Lattice Diamond software to locate the clock to specific. The ECP5/ECP5-5G device provides the user with a maximum of 64 unique clock input sources that can be routed to the primary Clock network. Primary clock sources are: - Dedicated clock input pins - PLL outputs - CLKDIV outputs - Internal FPGA fabric entries (with minimum general routing) - SERDES/PCS/PCSDIV clocks - OSC clock These sources are routed to one of four clock switches called a Mid Mux. The outputs of the Mid MUX are routed to the center of the FPGA where another clock switch, called the Center MUX, is used to route the primary clock sources to primary clock distribution to the ECP5/ECP5-5G fabric. These routing muxes are shown in Figure 2.6. Since there is a maximum of 60 unique clock input sources to the clocking quadrants, there are potentially 64 unique clock domains that can be used in the ECP5/ECP5-5G Device. For more information about the primary clock tree and connections, refer to ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263). ## 2.5.1.1. Dynamic Clock Control The Dynamic Clock Control (DCC), Quadrant Clock enable/disable feature allows internal logic control of the quadrant primary clock network. When a clock network is disabled, the clock signal is static and not toggle. All the logic fed by that clock will not toggle, reducing the overall power consumption of the device. The disable function will not create glitch and increase the clock latency to the primary clock network. This DCC controls the clock sources from the Primary CLOCK MIDMUX before they are fed to the Primary Center MUXs that drive the quadrant clock network. For more information about the DCC, refer to ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263). - 5\*5 and larger size 2D blocks Semi internal DSP Slice support - Flexible saturation and rounding options to satisfy a diverse set of applications situations - Flexible cascading across DSP slices - Minimizes fabric use for common DSP and ALU functions - Enables implementation of FIR Filter or similar structures using dedicated sysDSP slice resources only - Provides matching pipeline registers - Can be configured to continue cascading from one row of sysDSP slices to another for longer cascade chains - Flexible and Powerful Arithmetic Logic Unit (ALU) Supports: - Dynamically selectable ALU OPCODE - Ternary arithmetic (addition/subtraction of three inputs) - Bit-wise two-input logic operations (AND, OR, NAND, NOR, XOR and XNOR) - Eight flexible and programmable ALU flags that can be used for multiple pattern detection scenarios, such as, overflow, underflow and convergent rounding. - Flexible cascading across slices to get larger functions - RTL Synthesis friendly synchronous reset on all registers, while still supporting asynchronous reset for legacy users - Dynamic MUX selection to allow Time Division Multiplexing (TDM) of resources for applications that require processor-like flexibility that enables different functions for each clock cycle For most cases, as shown in Figure 2.14, the ECP5/ECP5-5G sysDSP slice is backwards-compatible with the LatticeECP2™ and LatticeECP3™ sysDSP block, such that, legacy applications can be targeted to the ECP5/ ECP5-5G sysDSP slice. Figure 2.14 shows the diagram of sysDSP, and Figure 2.15 shows the detailed diagram. Figure 2.14. Simplified sysDSP Slice Block Diagram #### 2.11.1.1. Input FIFO The ECP5/ECP5-5G PIO has dedicated input FIFO per single-ended pin for input data register for DDR Memory interfaces. The FIFO resides before the gearing logic. It transfers data from DQS domain to continuous ECLK domain. On the Write side of the FIFO, it is clocked by DQS clock which is the delayed version of the DQS Strobe signal from DDR memory. On the Read side of FIFO, it is clocked by ECLK. ECLK may be any high speed clock with identical frequency as DQS (the frequency of the memory chip). Each DQS group has one FIFO control block. It distributes FIFO read/write pointer to every PIC in same DQS group. DQS Grouping and DQS Control Block is described in DDR Memory Support section on page 35. | Table 2.8 | Innut | <b>Block</b> | Port | Description | |------------|-------|--------------|------|--------------| | Table 2.0. | HIDUL | DIULK | ruit | Describition | | Name | Туре | Description | |----------------------|--------|------------------------------------------------------------| | D | Input | High Speed Data Input | | Q[1:0]/Q[3:0]/Q[6:0] | Output | Low Speed Data to the device core | | RST | Input | Reset to the Output Block | | SCLK | Input | Slow Speed System Clock | | ECLK | Input | High Speed Edge Clock | | DQS | Input | Clock from DQS control Block used to clock DDR memory data | | ALIGNWD | Input | Data Alignment signal from device core. | # 2.11.2. Output Register Block The output register block registers signal from the core of the device before they are passed to the sysIO buffers. ECP5/ECP5-5G output data path has output programmable flip flops and output gearing logic. On the left and right sides, the output register block can support 1x, 2x and 7:1 gearing enabling high speed DDR interfaces and DDR memory interfaces. On the top side, the banks support 1x gearing. ECP5/ECP5-5G output data path diagram is shown in Figure 2.19. The programmable delay cells are also available in the output data path. For detailed description of the output register block modes and usage, refer to ECP5 and ECP5-5G High-Speed I/O Interface (TN1265). Figure 2.19. Output Register Block on Top Side Figure 2.23. DQS Grouping on the Left and Right Edges # 2.13.2. DLL Calibrated DQS Delay and Control Block (DQSBUF) To support DDR memory interfaces (DDR2/3, LPDDR2/3), the DQS strobe signal from the memory must be used to capture the data (DQ) in the PIC registers during memory reads. This signal is output from the DDR memory device aligned to data transitions and must be time shifted before it can be used to capture data in the PIC. This time shifted is achieved by using DQSDEL programmable delay line in the DQS Delay Block (DQS read circuit). The DQSDEL is implemented as a slave delay line and works in conjunction with a master DDRDLL. This block also includes slave delay line to generate delayed clocks used in the write side to generate DQ and DQS with correct phases within one DQS group. There is a third delay line inside this block used to provide write leveling feature for DDR write if needed. Each of the read and write side delays can be dynamically shifted using margin control signals that can be controlled by the core logic. FIFO Control Block shown in Figure 2.24 generates the Read and Write Pointers for the FIFO block inside the Input Register Block. These pointers are generated to control the DQS to ECLK domain crossing using the FIFO module. © 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Package | LFE5UM/LFE5UM5G-25 | LFE5UM/LFE5UM5G-45 | LFE5UM/LFE5UM5G-85 | |------------|--------------------|--------------------|--------------------| | 285 csfBGA | 1 | 1 | 1 | | 381 caBGA | 1 | 2 | 2 | | 554 caBGA | _ | 2 | 2 | | 756 caBGA | _ | _ | 2 | #### 2.15.1. **SERDES Block** A SERDES receiver channel may receive the serial differential data stream, equalize the signal, perform Clock and Data Recovery (CDR) and de-serialize the data stream before passing the 8- or 10-bit data to the PCS logic. The SERDES transmitter channel may receive the parallel 8- or 10-bit data, serialize the data and transmit the serial bit stream through the differential drivers. Figure 2.28 shows a single-channel SERDES/PCS block. Each SERDES channel provides a recovered clock and a SERDES transmit clock to the PCS block and to the FPGA core logic. Each transmit channel, receiver channel, and SERDES PLL shares the same power supply (VCCA). The output and input buffers of each channel have their own independent power supplies (VCCHTX and VCCHRX). Figure 2.28. Simplified Channel Block Diagram for SERDES/PCS Block # 2.15.2. PCS As shown in Figure 2.28, the PCS receives the parallel digital data from the deserializer and selects the polarity, performs word alignment, decodes (8b/10b), provides Clock Tolerance Compensation and transfers the clock domain from the recovered clock to the FPGA clock via the Down Sample FIFO. For the transmit channel, the PCS block receives the parallel data from the FPGA core, encodes it with 8b/10b, selects the polarity and passes the 8/10 bit data to the transmit SERDES channel. The PCS also provides bypass modes that allow a direct 8-bit or 10-bit interface from the SERDES to the FPGA logic. The PCS interface to the FPGA can also be programmed to run at 1/2 speed for a 16-bit or 20-bit interface to the FPGA logic. Some of the enhancements in LFE5UM/LFE5UM5G SERDES/PCS include: - Higher clock/channel granularity: Dual channel architecture provides more clock resource per channel. - Enhanced Tx de-emphasis: Programmable pre- and post-cursors improves Tx output signaling - Bit-slip function in PCS: Improves logic needed to perform Word Alignment function Refer to ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261) for more information. # 2.18. Device Configuration All ECP5/ECP5-5G devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration, and the sysCONFIG port, support dual-byte, byte and serial configuration. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are 11 dedicated pins for TAP and sysConfig supports (TDI, TDO, TCK, TMS, CFG[2:0], PROGRAMN, DONE, INITN and CCLK). The remaining sysCONFIG pins are used as dual function pins. Refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260) for more information about using the dual-use pins as general purpose I/Os. There are various ways to configure an ECP5/ECP5-5G device: - JTAG - Standard Serial Peripheral Interface (SPI) Interface to boot PROM Support x1, x2, x4 wide SPI memory interfaces. - System microprocessor to drive a x8 CPU port SPCM mode - System microprocessor to drive a serial slave SPI port (SSPI mode) - Slave Serial model (SCM) On power-up, the FPGA SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. ECP5/ECP5-5G devices also support the Slave SPI Interface. In this mode, the FPGA behaves like a SPI Flash device (slave mode) with the SPI port of the FPGA to perform read-write operations. # 2.18.1. Enhanced Configuration Options ECP5/ECP5-5G devices have enhanced configuration features such as: decryption support, decompression support, TransFR™ I/O and dual-boot and multi-boot image support. # **TransFR (Transparent Field Reconfiguration)** TransFR I/O (TFR) is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a single ispVM command. TransFR I/O allows I/O states to be frozen during device configuration. This allows the device to be field updated with a minimum of system disruption and downtime. Refer to Minimizing System Interruption During Configuration Using TransFR Technology (TN1087) for details. ## **Dual-Boot and Multi-Boot Image Support** Dual-boot and multi-boot images are supported for applications requiring reliable remote updates of configuration data for the system FPGA. After the system is running with a basic configuration, a new boot image can be downloaded remotely and stored in a separate location in the configuration storage device. Any time after the update the ECP5/ECP5-5G devices can be re-booted from this new configuration file. If there is a problem, such as corrupt data during download or incorrect version number with this new boot image, the ECP5/ECP5-5G device can revert back to the original backup golden configuration and try again. This all can be done without power cycling the system. For more information, refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260). ## 2.18.2. Single Event Upset (SEU) Support ECP5/ECP5-5G devices support SEU mitigation with three supporting functions: - SED Soft Error Detect - SEC Soft Error Correction - SEI Soft Error Injection ECP5/ECP5-5G devices have dedicated logic to perform Cycle Redundancy Code (CRC) checks. During configuration, the configuration data bitstream can be checked with the CRC logic block. In addition, the ECP5/ECP5-5G device can also be programmed to utilize a Soft Error Detect (SED) mode that checks for soft errors in configuration SRAM. The SED operation can be run in the background during user mode. If a soft error occurs, during user mode (normal operation) the device can be programmed to generate an error signal. # 3.7. Hot Socketing Requirements ## **Table 3.6. Hot Socketing Requirements** | Description | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------|-----|-----|-----|------| | Input current per SERDES I/O pin when device is powered down and inputs driven. | - | ı | 8 | mA | | Input current per HDIN pin when device power supply is off, inputs driven <sup>1, 2</sup> | _ | - | 15 | mA | | Current per HDIN pin when device power ramps up, input driven <sup>3</sup> | _ | - | 50 | mA | | Current per HDOUT pin when device power supply is off, outputs pulled up <sup>4</sup> | _ | _ | 30 | mA | #### Notes: - Device is powered down with all supplies grounded, both HDINP and HDINN inputs driven by a CML driver with maximum allowed output V<sub>CCHTX</sub>, 8b/10b data, no external AC coupling. - 2. Each P and N input must have less than the specified maximum input current during hot plug. For a device with 2 DCU, the total input current would be 15 mA \* 4 channels \* 2 input pins per channel = 120 mA. - Device power supplies are ramping up (V<sub>CCA</sub> and V<sub>CCAUX</sub>), both HDINP and HDINN inputs are driven by a CML driver with maximum allowed output V<sub>CCHTX</sub>, 8b/10b data, internal AC coupling. - 4. Device is powered down with all supplies grounded. Both HDOUTP and HDOUN outputs are pulled up to $V_{CCHTX}$ by the far end receiver termination of 50 $\Omega$ single ended. # 3.8. ESD Performance Refer to the ECP5 and ECP5-5G Product Family Qualification Summary for complete qualification data, including ESD performance. # 3.9. DC Electrical Characteristics **Over Recommended Operating Conditions** **Table 3.7. DC Electrical Characteristics** | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------| | I <sub>IL</sub> , I <sub>IH</sub> <sup>1, 4</sup> | Input or I/O Low Leakage | $0 \le V_{IN} \le V_{CCIO}$ | _ | _ | 10 | μΑ | | I <sub>IH</sub> 1,3 | Input or I/O High Leakage | $V_{CCIO} < V_{IN} \le V_{IH(MAX)}$ | _ | _ | 100 | μΑ | | I <sub>PU</sub> | I/O Active Pull-up Current,<br>sustaining logic HIGH state | $0.7 V_{CCIO} \le V_{IN} \le V_{CCIO}$ | -30 | _ | ı | μΑ | | IPU | I/O Active Pull-up Current, pulling down from logic HIGH state | $0 \le V_{IN} \le 0.7 \ V_{CCIO}$ | _ | _ | -150 | μΑ | | I <sub>PD</sub> | I/O Active Pull-down Current,<br>sustaining logic LOW state | $0 \le V_{IN} \le V_{IL} (MAX)$ | 30 | _ | - | μΑ | | IPD | I/O Active Pull-down Current,<br>pulling up from logic LOW state | $0 \le V_{IN} \le V_{CCIO}$ | _ | _ | 150 | μΑ | | C1 | I/O Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, \\ V_{CC} = 1.2 \text{ V}, V_{IO} = 0 \text{ to } V_{IH(MAX)}$ | _ | 5 | 8 | pf | | C2 | Dedicated Input Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V},$<br>$V_{CC} = 1.2 \text{ V}, V_{IO} = 0 \text{ to } V_{IH(MAX)}$ | _ | 5 | 7 | pf | | W | Hysteresis for Single-Ended | V <sub>CCIO</sub> = 3.3 V | _ | 300 | | mV | | V <sub>HYST</sub> | Inputs | V <sub>CCIO</sub> = 2.5 V | _ | 250 | _ | mV | #### Notes: - 1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tristated. It is not measured with the output driver active. Bus maintenance circuits are disabled. - 2. T<sub>Δ</sub> 25 °C, f = 1.0 MHz. - 3. Applicable to general purpose I/Os in top and bottom banks. - 4. When used as $V_{REF}$ , maximum leakage= 25 $\mu$ A. ## Table 3.10. ECP5-5G | Symbol | Description | Тур | Max | Unit | |------------------------------------|----------------------------------------------------------|-----|-----|------| | Standby (Pow | ver Down) | " | ' | ı | | I <sub>CCA-SB</sub> | V <sub>CCA</sub> Power Supply Current (Per Channel) | 4 | 9.5 | mA | | I <sub>CCHRX-SB</sub> <sup>4</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel) | _ | 0.1 | mA | | I <sub>CCHTX-SB</sub> | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | _ | 0.9 | mA | | Operating (Da | ata Rate = 5 Gb/s) | | | | | I <sub>CCA-OP</sub> | V <sub>CCA</sub> Power Supply Current (Per Channel) | 58 | 67 | mA | | I <sub>CCHRX-OP</sub> <sup>5</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel) | 0.4 | 0.5 | mA | | I <sub>CCHTX-OP</sub> | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | 10 | 13 | mA | | Operating (Da | ata Rate = 3.2 Gb/s) | | | | | I <sub>CCA-OP</sub> | V <sub>CCA</sub> Power Supply Current (Per Channel) | 48 | 57 | mA | | I <sub>CCHRX-OP</sub> <sup>5</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel) | 0.4 | 0.5 | mA | | I <sub>CCHTX-OP</sub> | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | 10 | 13 | mA | | Operating (Da | ata Rate = 2.5 Gb/s) | | | | | I <sub>CCA-OP</sub> | V <sub>CCA</sub> Power Supply Current (Per Channel) | 44 | 53 | mA | | I <sub>CCHRX-OP</sub> <sup>5</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel) | 0.4 | 0.5 | mA | | I <sub>CCHTX-OP</sub> | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | 10 | 13 | mA | | Operating (Da | ata Rate = 1.25 Gb/s) | | | | | I <sub>CCA-OP</sub> | V <sub>CCA</sub> Power Supply Current (Per Channel) | 36 | 46 | mA | | I <sub>CCHRX-OP</sub> <sup>5</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel) | 0.4 | 0.5 | mA | | I <sub>CCHTX-OP</sub> | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | 10 | 13 | mA | | Operating (Da | ata Rate = 270 Mb/s) | | | | | I <sub>CCA-OP</sub> | V <sub>CCA</sub> Power Supply Current (Per Channel) | 30 | 40 | mA | | I <sub>CCHRX-OP</sub> <sup>5</sup> | V <sub>CCHRX</sub> , Input Buffer Current (Per Channel) | 0.4 | 0.5 | mA | | I <sub>CCHTX-OP</sub> | V <sub>CCHTX</sub> , Output Buffer Current (Per Channel) | 8 | 10 | mA | #### Notes: - 1. Rx Equalization enabled, Tx De-emphasis (pre-cursor and post-cursor) disabled - 2. Per Channel current is calculated with both channels on in a Dual, and divide current by two. If only one channel is on, current will be higher. - 3. To calculate with Tx De-emphasis enabled, use the Diamond Power Calculator tool. - 4. For Icchrx-sb, during Standby, input termination on Rx are disabled. - 5. For Icchrx-op, during operational, the max specified when external AC coupling is used. If externally DC coupled, the power is based on current pulled down by external driver when the input is driven to LOW. # 3.17. Maximum I/O Buffer Speed Over recommended operating conditions. Table 3.21. ECP5/ECP5-5G Maximum I/O Buffer Speed | Buffer | Description | Max | Unit | |---------------------------------|--------------------------------------------------|--------|------| | Maximum Input Frequency | | | | | LVDS25 | LVDS, V <sub>CCIO</sub> = 2.5 V | 400 | MHz | | MLVDS25 | MLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V | 400 | MHz | | BLVDS25 | BLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V | 400 | MHz | | MIPI D-PHY (HS Mode) | MIPI Video | 400 | MHz | | SLVS | SLVS similar to MIPI | 400 | MHz | | Mini LVDS | Mini LVDS | 400 | MHz | | LVPECL33 | LVPECL, Emulated, V <sub>CCIO</sub> = 3.3 V | 400 | MHz | | SSTL18 (all supported classes) | SSTL_18 class I, II, V <sub>CCIO</sub> = 1.8 V | 400 | MHz | | SSTL15 (all supported classes) | SSTL_15 class I, II, V <sub>CCIO</sub> = 1.5 V | 400 | MHz | | SSTL135 (all supported classes) | SSTL_135 class I, II, V <sub>CCIO</sub> = 1.35 V | 400 | MHz | | HSUL12 (all supported classes) | HSUL_12 class I, II, V <sub>CCIO</sub> = 1.2 V | 400 | MHz | | LVTTL33 | LVTTL, V <sub>CCIO</sub> = 3.3 V | 200 | MHz | | LVCMOS33 | LVCMOS, V <sub>CCIO</sub> = 3.3 V | 200 | MHz | | LVCMOS25 | LVCMOS, V <sub>CCIO</sub> = 2.5 V | 200 | MHz | | LVCMOS18 | LVCMOS, V <sub>CCIO</sub> = 1.8 V | 200 | MHz | | LVCMOS15 | LVCMOS 1.5, V <sub>CCIO</sub> = 1.5 V | 200 | MHz | | LVCMOS12 | LVCMOS 1.2, V <sub>CCIO</sub> = 1.2 V | 200 | MHz | | Maximum Output Frequency | <u>'</u> | ,<br>, | , | | LVDS25E | LVDS, Emulated, V <sub>CCIO</sub> = 2.5 V | 150 | MHz | | LVDS25 | LVDS, V <sub>CCIO</sub> = 2.5 V | 400 | MHz | | MLVDS25 | MLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V | 150 | MHz | | BLVDS25 | BLVDS, Emulated, V <sub>CCIO</sub> = 2.5 V | 150 | MHz | | LVPECL33 | LVPECL, Emulated, V <sub>CCIO</sub> = 3.3 V | 150 | MHz | | SSTL18 (all supported classes) | SSTL_18 class I, II, V <sub>CCIO</sub> = 1.8 V | 400 | MHz | | SSTL15 (all supported classes) | SSTL_15 class I, II, V <sub>CCIO</sub> = 1.5 V | 400 | MHz | | SSTL135 (all supported classes) | SSTL_135 class I, II, V <sub>CCIO</sub> = 1.35 V | 400 | MHz | | HSUL12 (all supported classes) | HSUL12 class I, II, V <sub>CCIO</sub> = 1.2 V | 400 | MHz | | LVTTL33 | LVTTL, VCCIO = 3.3 V | 150 | MHz | | LVCMOS33 (For all drives) | LVCMOS, 3.3 V | 150 | MHz | | LVCMOS25 (For all drives) | LVCMOS, 2.5 V | 150 | MHz | | LVCMOS18 (For all drives) | LVCMOS, 1.8 V | 150 | MHz | | LVCMOS15 (For all drives) | LVCMOS, 1.5 V | 150 | MHz | | LVCMOS12 (For all drives) | LVCMOS, 1.2 V | 150 | MHz | # Notes: - 1. These maximum speeds are characterized but not tested on every device. - 2. Maximum I/O speed for differential output standards emulated with resistors depends on the layout. - 3. LVCMOS timing is measured with the load specified in Switching Test Conditions, Table 3.44 on page 90. - 4. All speeds are measured at fast slew. - 5. Actual system operation may vary depending on user logic implementation. - 6. Maximum data rate equals 2 times the clock rate when utilizing DDR. # 3.19. sysCLOCK PLL Timing Over recommended operating conditions. Table 3.23. sysCLOCK PLL Timing | Parameter | Descriptions | Conditions | Min | Max | Units | |--------------------------------|----------------------------------------------------------------------|----------------------------|-------|-------|------------| | f <sub>IN</sub> | Input Clock Frequency (CLKI, CLKFB) | _ | 8 | 400 | MHz | | f <sub>out</sub> | Output Clock Frequency (CLKOP, CLKOS) | _ | 3.125 | 400 | MHz | | f <sub>vco</sub> | PLL VCO Frequency | _ | 400 | 800 | MHz | | $f_{PFD}^3$ | Phase Detector Input Frequency | _ | 10 | 400 | MHz | | AC Characteris | stics | | | • | ' | | t <sub>DT</sub> | Output Clock Duty Cycle | _ | 45 | 55 | % | | t <sub>PH4</sub> | Output Phase Accuracy | _ | -5 | 5 | % | | | 2 | f <sub>OUT</sub> ≥ 100 MHz | _ | 100 | ps p-p | | | Output Clock Period Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.025 | UIPP | | . 1 | | f <sub>OUT</sub> ≥ 100 MHz | _ | 200 | ps p-p | | t <sub>OPJIT</sub> 1 | Output Clock Cycle-to-Cycle Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.050 | UIPP | | | | f <sub>PFD</sub> ≥ 100 MHz | _ | 200 | ps p-p | | | Output Clock Phase Jitter | f <sub>PFD</sub> < 100 MHz | _ | 0.011 | UIPP | | t <sub>SPO</sub> | Static Phase Offset | Divider ratio = integer | _ | 400 | ps p-p | | t <sub>W</sub> | Output Clock Pulse Width | At 90% or 10% | 0.9 | _ | ns | | t <sub>LOCK</sub> <sup>2</sup> | PLL Lock-in Time | _ | _ | 15 | ms | | t <sub>UNLOCK</sub> | PLL Unlock Time | _ | _ | 50 | ns | | | January Clark Deviced Litters | f <sub>PFD</sub> ≥ 20 MHz | _ | 1,000 | ps p-p | | t <sub>IPJIT</sub> | Input Clock Period Jitter | f <sub>PFD</sub> < 20 MHz | _ | 0.02 | UIPP | | t <sub>HI</sub> | Input Clock High Time | 90% to 90% | 0.5 | _ | ns | | t <sub>LO</sub> | Input Clock Low Time | 10% to 10% | 0.5 | _ | ns | | t <sub>RST</sub> | RST/ Pulse Width | _ | 1 | _ | ms | | t <sub>RSTREC</sub> | RST Recovery Time | _ | 1 | _ | ns | | t <sub>LOAD_REG</sub> | Min Pulse for CIB_LOAD_REG | _ | 10 | _ | ns | | t <sub>ROTATE-SETUP</sub> | Min time for CIB dynamic phase controls to be stable fore CIB_ROTATE | _ | 5 | _ | ns | | t <sub>ROTATE-WD</sub> | Min pulse width for CIB_ROTATE to maintain "0" or | _ | 4 | _ | VCO cycles | ## Notes: - 1. Jitter sample is taken over 10,000 samples for Periodic jitter, and 2,000 samples for Cycle-to-Cycle jitter of the primary PLL output with clean reference clock with no additional I/O toggling. - 2. Output clock is valid after $t_{\text{LOCK}}$ for PLL reset and dynamic delay adjustment. - 3. Period jitter and cycle-to-cycle jitter numbers are guaranteed for $f_{PFD} > 10$ MHz. For $f_{PFD} < 10$ MHz, the jitter numbers may not be met in certain conditions. # 3.25. PCI Express Electrical and Timing Characteristics # 3.25.1. PCIe (2.5 Gb/s) AC and DC Characteristics Over recommended operating conditions. # Table 3.30. PCIe (2.5 Gb/s) | Symbol | Description | <b>Test Conditions</b> | Min | Тур | Max | Unit | |----------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------|--------|------|--------------------|------| | Transmit <sup>1</sup> | | | | | | | | UI | Unit interval | _ | 399.88 | 400 | 400.12 | ps | | V <sub>TX-DIFF_P-P</sub> | Differential peak-to-peak output | _ | 0.8 | 1.0 | 1.2 | V | | V <sub>TX-DE-RATIO</sub> | De-emphasis differential output voltage ratio | _ | -3 | -3.5 | -4 | dB | | $V_{TX-CM-AC\_P}$ | RMS AC peak common-mode output voltage | _ | _ | _ | 20 | mV | | V <sub>TX-RCV-DETECT</sub> | Amount of voltage change allowed during receiver detection | _ | - | _ | 600 | mV | | V <sub>TX-CM-DC</sub> | Tx DC common mode voltage | _ | 0 | _ | V <sub>CCHTX</sub> | V | | I <sub>TX-SHORT</sub> | Output short circuit current | V <sub>TX-D+</sub> =0.0 V<br>V <sub>TX-D-</sub> =0.0 V | - | _ | 90 | mA | | Z <sub>TX-DIFF-DC</sub> | Differential output impedance | _ | 80 | 100 | 120 | Ω | | RL <sub>TX-DIFF</sub> | Differential return loss | _ | 10 | _ | _ | dB | | RL <sub>TX-CM</sub> | Common mode return loss | _ | 6.0 | _ | _ | dB | | T <sub>TX-RISE</sub> | Tx output rise time | 20% to 80% | 0.125 | _ | _ | UI | | T <sub>TX-FALL</sub> | Tx output fall time | 20% to 80% | 0.125 | _ | _ | UI | | L <sub>TX-SKEW</sub> | Lane-to-lane static output skew for all lanes in port/link | _ | _ | _ | 1.3 | ns | | T <sub>TX-EYE</sub> | Transmitter eye width | _ | 0.75 | _ | _ | UI | | T <sub>TX-EYE-MEDIAN-TO-MAX-</sub><br>JITTER | Maximum time between jitter median and maximum deviation from median | _ | _ | _ | 0.125 | UI | | Receive <sup>1, 2</sup> | | | | | | | | UI | Unit Interval | _ | 399.88 | 400 | 400.12 | ps | | V <sub>RX-DIFF_P-P</sub> | Differential peak-to-peak input voltage | _ | 0.343 | _ | 1.2 | V | | V <sub>RX-IDLE-DET-DIFF_P-P</sub> | Idle detect threshold voltage | _ | 65 | _ | 340 <sup>3</sup> | mV | | V <sub>RX-CM-AC_P</sub> | RMS AC peak common-mode input voltage | _ | _ | _ | 150 | mV | | Z <sub>RX-DIFF-DC</sub> | DC differential input impedance | _ | 80 | 100 | 120 | Ω | | Z <sub>RX-DC</sub> | DC input impedance | _ | 40 | 50 | 60 | Ω | | Z <sub>RX-HIGH-IMP-DC</sub> | Power-down DC input impedance | _ | 200K | _ | _ | Ω | | RL <sub>RX-DIFF</sub> | Differential return loss | _ | 10 | _ | _ | dB | | RL <sub>RX-CM</sub> | Common mode return loss | _ | 6.0 | _ | _ | dB | #### Notes: - Values are measured at 2.5 Gb/s. - 2. Measured with external AC-coupling on the receiver. - 3. Not in compliance with PCI Express 1.1 standard. # 3.25.2. PCIe (5 Gb/s) - Preliminary AC and DC Characteristics Over recommended operating conditions. Table 3.31. PCIe (5 Gb/s) | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |-----------------------------------|-------------------------------------------------------------|------------------------------|--------|-----|--------|------------| | Transmit <sup>1</sup> | | | | | | • | | UI | Unit Interval | _ | 199.94 | 200 | 200.06 | ps | | B <sub>WTX-PKG-PLL2</sub> | Tx PLL bandwidth corresponding to PKGTX-PLL2 | _ | 5 | _ | 16 | MHz | | P <sub>KGTX-PLL2</sub> | Tx PLL Peaking | _ | _ | _ | 1 | dB | | V <sub>TX-DIFF-PP</sub> | Differential p-p Tx voltage swing | _ | 0.8 | _ | 1.2 | V, p-p | | V <sub>TX-DIFF-PP-LOW</sub> | Low power differential p-p Tx voltage swing | _ | 0.4 | _ | 1.2 | V, p-p | | V <sub>TX-DE-RATIO-3.5dB</sub> | Tx de-emphasis level ratio at 3.5dB | _ | 3 | _ | 4 | dB | | V <sub>TX-DE-RATIO-6dB</sub> | Tx de-emphasis level ratio at 6dB | _ | 5.5 | _ | 6.5 | dB | | T <sub>MIN-PULSE</sub> | Instantaneous lone pulse width | _ | | _ | _ | UI | | T <sub>TX-RISE-FALL</sub> | Transmitter rise and fall time | _ | | _ | _ | UI | | T <sub>TX-EYE</sub> | Transmitter Eye, including all jitter sources | _ | 0.75 | _ | _ | UI | | T <sub>TX-DJ</sub> | Tx deterministic jitter > 1.5 MHz | _ | - | _ | 0.15 | UI | | T <sub>TX-RJ</sub> | Tx RMS jitter < 1.5 MHz | _ | _ | _ | 3 | ps,<br>RMS | | T <sub>RF-MISMATCH</sub> | Tx rise/fall time mismatch | _ | _ | _ | | UI | | R <sub>LTX-DIFF</sub> | Tx Differential Return Loss, including | 50 MHz < freq <<br>1.25 GHz | 10 | _ | _ | dB | | 'LIX-DIFF | package and silicon | 1.25 GHz < freq<br>< 2.5 GHz | 8 | _ | _ | dB | | R <sub>LTX-CM</sub> | Tx Common Mode Return Loss, including package and silicon | 50 MHz < freq <<br>2.5 GHz | 6 | _ | _ | dB | | Z <sub>TX-DIFF-DC</sub> | DC differential Impedance | _ | _ | _ | 120 | Ω | | V <sub>TX-CM-AC-PP</sub> | Tx AC peak common mode voltage, peak-peak | _ | _ | _ | | mV,<br>p-p | | I <sub>TX-SHORT</sub> | Transmitter short-circuit current | _ | _ | _ | 90 | mA | | V <sub>TX-DC-CM</sub> | Transmitter DC common-mode voltage | _ | 0 | _ | 1.2 | ٧ | | V <sub>TX-IDLE-DIFF-DC</sub> | Electrical Idle Output DC voltage | _ | 0 | _ | 5 | mV | | V <sub>TX-IDLE-DIFF-AC-p</sub> | Electrical Idle Differential Output peak voltage | _ | _ | _ | | mV | | V <sub>TX-RCV-DETECT</sub> | Voltage change allowed during<br>Receiver Detect | _ | _ | _ | 600 | mV | | T <sub>TX-IDLE-MIN</sub> | Min. time in Electrical Idle | _ | 20 | _ | _ | ns | | T <sub>TX-IDLE-SET-TO-IDLE</sub> | Max. time from El Order Set to valid<br>Electrical Idle | _ | _ | _ | 8 | ns | | T <sub>TX-IDLE-TO-DIFF-DATA</sub> | Max. time from Electrical Idle to valid differential output | _ | _ | _ | 8 | ns | | L <sub>TX-SKEW</sub> | Lane-to-lane output skew | _ | _ | _ | | ps | # 3.27. XAUI/CPRI LV E.30 Electrical and Timing Characteristics #### 3.27.1. AC and DC Characteristics Over recommended operating conditions. #### Table 3.33. Transmit | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|-----------------|-----|-----|------|------| | $T_{RF}$ | Differential rise/fall time | 20% to 80% | _ | 80 | 1 | ps | | Z <sub>TX_DIFF_DC</sub> | Differential impedance | _ | 80 | 100 | 120 | Ω | | J <sub>TX_DDJ</sub> <sup>2, 3</sup> | Output data deterministic jitter | _ | _ | - | 0.17 | UI | | J <sub>TX_TJ</sub> 1, 2, 3 | Total output data jitter | _ | _ | - | 0.35 | UI | #### Notes: - 1. Total jitter includes both deterministic jitter and random jitter. - 2. Jitter values are measured with each CML output AC coupled into a 50 $\Omega$ impedance (100 $\Omega$ differential impedance). - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. Over recommended operating conditions. Table 3.34. Receive and Jitter Tolerance | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |----------------------------|-----------------------------------------------|------------------------------|------|-----|------|------| | RL <sub>RX_DIFF</sub> | Differential return loss | From 100 MHz<br>to 3.125 GHz | 10 | _ | _ | dB | | RL <sub>RX_CM</sub> | Common mode return loss | From 100 MHz<br>to 3.125 GHz | 6 | _ | _ | dB | | Z <sub>RX_DIFF</sub> | Differential termination resistance | _ | 80 | 100 | 120 | Ω | | J <sub>RX_DJ</sub> 1, 2, 3 | Deterministic jitter tolerance (peak-to-peak) | _ | _ | _ | 0.37 | UI | | J <sub>RX_RJ</sub> 1, 2, 3 | Random jitter tolerance (peak-to-peak) | _ | _ | _ | 0.18 | UI | | J <sub>RX_SJ</sub> 1, 2, 3 | Sinusoidal jitter tolerance (peak-to-peak) | _ | _ | _ | 0.10 | UI | | J <sub>RX_TJ</sub> 1, 2, 3 | Total jitter tolerance (peak-to-peak) | _ | _ | _ | 0.65 | UI | | T <sub>RX_EYE</sub> | Receiver eye opening | _ | 0.35 | _ | _ | UI | #### Notes: - 1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. - 2. Jitter values are measured with each high-speed input AC coupled into a 50 $\Omega$ impedance. - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. # 3.28. CPRI LV E.24/SGMII(2.5Gbps) Electrical and Timing Characteristics # 3.28.1. AC and DC Characteristics Table 3.35. Transmit | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------|----------------------------------|-----------------|-----|-----|------|------| | T <sub>RF</sub> <sup>1</sup> | Differential rise/fall time | 20% to 80% | 1 | 80 | - | ps | | Z <sub>TX_DIFF_DC</sub> | Differential impedance | _ | 80 | 100 | 120 | Ω | | J <sub>TX_DDJ</sub> 3, 4 | Output data deterministic jitter | _ | - | _ | 0.17 | UI | | J <sub>TX_TJ</sub> <sup>2, 3, 4</sup> | Total output data jitter | _ | _ | _ | 0.35 | UI | #### Notes: - Rise and Fall times measured with board trace, connector and approximately 2.5 pf load. - Total jitter includes both deterministic jitter and random jitter. The random jitter is the total jitter minus the actual deterministic jitter. - 3. Jitter values are measured with each CML output AC coupled into a 50 $\Omega$ impedance (100 $\Omega$ differential impedance). - 4. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. #### Table 3.36. Receive and Jitter Tolerance | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------|-----------------------------------------------|-------------------------|------|-----|------|------| | RL <sub>RX_DIFF</sub> | Differential return loss | From 100 MHz to 2.5 GHz | 10 | _ | _ | dB | | RL <sub>RX_CM</sub> | Common mode return loss | From 100 MHz to 2.5 GHz | 6 | _ | _ | dB | | Z <sub>RX_DIFF</sub> | Differential termination resistance | _ | 80 | 100 | 120 | Ω | | J <sub>RX_DJ</sub> 2, 3, 4 | Deterministic jitter tolerance (peak-to-peak) | _ | _ | _ | 0.37 | UI | | J <sub>RX_RJ</sub> <sup>2, 3, 4</sup> | Random jitter tolerance (peak-to-peak) | _ | _ | _ | 0.18 | UI | | J <sub>RX_SJ</sub> <sup>2, 3, 4</sup> | Sinusoidal jitter tolerance (peak-to-peak) | _ | _ | _ | 0.10 | UI | | J <sub>RX_TJ</sub> 1, 2, 3, 4 | Total jitter tolerance (peak-to-peak) | _ | _ | _ | 0.65 | UI | | T <sub>RX_EYE</sub> | Receiver eye opening | _ | 0.35 | _ | _ | UI | #### Notes: - 1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. - 2. Jitter values are measured with each high-speed input AC coupled into a 50 $\Omega$ impedance. - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. - 4. Jitter tolerance, Differential Input Sensitivity and Receiver Eye Opening parameters are characterized when Full Rx Equalization is enabled. # 3.29. Gigabit Ethernet/SGMII(1.25Gbps)/CPRI LV E.12 Electrical and Timing Characteristics ## 3.29.1. AC and DC Characteristics ## Table 3.37. Transmit | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|-----------------|-----|-----|------|------| | T <sub>RF</sub> | Differential rise/fall time | 20% to 80% | 1 | 80 | _ | ps | | Z <sub>TX_DIFF_DC</sub> | Differential impedance | _ | 80 | 100 | 120 | Ω | | J <sub>TX_DDJ</sub> <sup>2, 3</sup> | Output data deterministic jitter | _ | _ | _ | 0.10 | UI | | J <sub>TX_TJ</sub> 1, 2, 3 | Total output data jitter | _ | _ | _ | 0.24 | UI | #### Notes: - Total jitter includes both deterministic jitter and random jitter. The random jitter is the total jitter minus the actual deterministic jitter. - 2. Jitter values are measured with each CML output AC coupled into a 50 $\Omega$ impedance (100 $\Omega$ differential impedance). - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. # **Table 3.38. Receive and Jitter Tolerance** | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |-------------------------------|-----------------------------------------------|--------------------------|------|-----|------|------| | RL <sub>RX_DIFF</sub> | Differential return loss | From 100 MHz to 1.25 GHz | 10 | _ | _ | dB | | RL <sub>RX_CM</sub> | Common mode return loss | From 100 MHz to 1.25 GHz | 6 | _ | _ | dB | | Z <sub>RX_DIFF</sub> | Differential termination resistance | _ | 80 | 100 | 120 | Ω | | J <sub>RX_DJ</sub> 1, 2, 3, 4 | Deterministic jitter tolerance (peak-to-peak) | _ | _ | _ | 0.34 | UI | | J <sub>RX_RJ</sub> 1, 2, 3, 4 | Random jitter tolerance (peak-to-peak) | _ | _ | _ | 0.26 | UI | | J <sub>RX_SJ</sub> 1, 2, 3, 4 | Sinusoidal jitter tolerance (peak-to-peak) | _ | _ | _ | 0.11 | UI | | J <sub>RX_TJ</sub> 1, 2, 3, 4 | Total jitter tolerance (peak-to-peak) | _ | _ | _ | 0.71 | UI | | T <sub>RX_EYE</sub> | Receiver eye opening | _ | 0.29 | _ | _ | UI | #### Notes: - 1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. - 2. Jitter values are measured with each high-speed input AC coupled into a 50 $\Omega$ impedance. - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. - 4. Jitter tolerance, Differential Input Sensitivity and Receiver Eye Opening parameters are characterized when Full Rx Equalization is enabled. © 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. <sup>\*</sup>The CFG pins are normally static (hardwired). Figure 3.20. Configuration from PROGRAMN Timing Figure 3.21. Wake-Up Timing # 5. Ordering Information # 5.1. ECP5/ECP5-5G Part Number Description | Part number | Grade | Package | Pins | Temp. | LUTs (K) | SERDES | |----------------------|-------|-----------------|------|------------|----------|--------| | LFE5UM5G-85F-8BG381C | -8 | Lead free caBGA | 381 | Commercial | 84 | Yes | | LFE5UM5G-85F-8BG554C | -8 | Lead free caBGA | 554 | Commercial | 84 | Yes | | LFE5UM5G-85F-8BG756C | -8 | Lead free caBGA | 756 | Commercial | 84 | Yes | # 5.2.2. Industrial | Part number | Grade | Package | Pins | Temp. | LUTs (K) | SERDES | |-------------------|-------|------------------|------|------------|----------|--------| | LFE5U-12F-6BG256I | -6 | Lead free caBGA | 256 | Industrial | 12 | No | | LFE5U-12F-7BG256I | -7 | Lead free caBGA | 256 | Industrial | 12 | No | | LFE5U-12F-8BG256I | -8 | Lead free caBGA | 256 | Industrial | 12 | No | | LFE5U-12F-6MG285I | -6 | Lead free csfBGA | 285 | Industrial | 12 | No | | LFE5U-12F-7MG285I | -7 | Lead free csfBGA | 285 | Industrial | 12 | No | | LFE5U-12F-8MG285I | -8 | Lead free csfBGA | 285 | Industrial | 12 | No | | LFE5U-12F-6BG381I | -6 | Lead free caBGA | 381 | Industrial | 12 | No | | LFE5U-12F-7BG381I | -7 | Lead free caBGA | 381 | Industrial | 12 | No | | LFE5U-12F-8BG381I | -8 | Lead free caBGA | 381 | Industrial | 12 | No | | LFE5U-25F-6BG256I | -6 | Lead free caBGA | 256 | Industrial | 24 | No | | LFE5U-25F-7BG256I | -7 | Lead free caBGA | 256 | Industrial | 24 | No | | LFE5U-25F-8BG256I | -8 | Lead free caBGA | 256 | Industrial | 24 | No | | LFE5U-25F-6MG285I | -6 | Lead free csfBGA | 285 | Industrial | 24 | No | | LFE5U-25F-7MG285I | -7 | Lead free csfBGA | 285 | Industrial | 24 | No | | LFE5U-25F-8MG285I | -8 | Lead free csfBGA | 285 | Industrial | 24 | No | | LFE5U-25F-6BG381I | -6 | Lead free caBGA | 381 | Industrial | 24 | No | | LFE5U-25F-7BG381I | -7 | Lead free caBGA | 381 | Industrial | 24 | No | | LFE5U-25F-8BG381I | -8 | Lead free caBGA | 381 | Industrial | 24 | No | | LFE5U-45F-6BG256I | -6 | Lead free caBGA | 256 | Industrial | 44 | No | | LFE5U-45F-7BG256I | -7 | Lead free caBGA | 256 | Industrial | 44 | No | | LFE5U-45F-8BG256I | -8 | Lead free caBGA | 256 | Industrial | 44 | No | | LFE5U-45F-6MG285I | -6 | Lead free csfBGA | 285 | Industrial | 44 | No | | LFE5U-45F-7MG285I | -7 | Lead free csfBGA | 285 | Industrial | 44 | No | | LFE5U-45F-8MG285I | -8 | Lead free csfBGA | 285 | Industrial | 44 | No | | LFE5U-45F-6BG381I | -6 | Lead free caBGA | 381 | Industrial | 44 | No | | LFE5U-45F-7BG381I | -7 | Lead free caBGA | 381 | Industrial | 44 | No | | LFE5U-45F-8BG381I | -8 | Lead free caBGA | 381 | Industrial | 44 | No | | LFE5U-45F-6BG554I | -6 | Lead free caBGA | 554 | Industrial | 44 | No | | LFE5U-45F-7BG554I | -7 | Lead free caBGA | 554 | Industrial | 44 | No | | LFE5U-45F-8BG554I | -8 | Lead free caBGA | 554 | Industrial | 44 | No | | LFE5U-85F-6MG285I | -6 | Lead free csfBGA | 285 | Industrial | 84 | No | | LFE5U-85F-7MG285I | -7 | Lead free csfBGA | 285 | Industrial | 84 | No | | LFE5U-85F-8MG285I | -8 | Lead free csfBGA | 285 | Industrial | 84 | No | | LFE5U-85F-6BG381I | -6 | Lead free caBGA | 381 | Industrial | 84 | No | | LFE5U-85F-7BG381I | -7 | Lead free caBGA | 381 | Industrial | 84 | No | | LFE5U-85F-8BG381I | -8 | Lead free caBGA | 381 | Industrial | 84 | No | | LFE5U-85F-6BG554I | -6 | Lead free caBGA | 554 | Industrial | 84 | No | | LFE5U-85F-7BG554I | -7 | Lead free caBGA | 554 | Industrial | 84 | No | | LFE5U-85F-8BG554I | -8 | Lead free caBGA | 554 | Industrial | 84 | No | # **Supplemental Information** # For Further Information A variety of technical notes for the ECP5/ECP5-5G family are available. - High-Speed PCB Design Considerations (TN1033) - Transmission of High-Speed Serial Signals Over Common Cable Media (TN1066) - PCB Layout Recommendations for BGA Packages (TN1074) - Minimizing System Interruption During Configuration Using TransFR Technology (TN1087) - Electrical Recommendations for Lattice SERDES (FPGA-TN-02077) - LatticeECP3, ECP-5 and ECP5-5G Soft Error Detection (SED)/Correction (SEC) Usage Guide (TN1184) - Using TraceID (TN1207) - Sub-LVDS Signaling Using Lattice Devices (TN1210) - Advanced Security Encryption Key Programming Guide for ECP5, ECP5-5G, LatticeECP3, and LatticeECP2/MS Devices (TN1215) - LatticeECP3, LatticeECP2/M, ECP5 and ECP5-5G Dual Boot and Multiple Boot Feature (TN1216) - ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260) - ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261) - ECP5 and ECP5-5G sysIO Usage Guide (TN1262) - ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263) - ECP5 and ECP5-5G Memory Usage Guide (TN1264) - ECP5 and ECP5-5G High-Speed I/O Interface (TN1265) - Power Consumption and Management for ECP5 and ECP5-5G Devices (TN1266) - ECP5 and ECP5-5G sysDSP Usage Guide (TN1267) - ECP5 and ECP5-5G Hardware Checklist (FPGA-TN-02038) - Solder Reflow Guide for Surface Mount Devices (FPGA-TN-02041) - ECP5 and ECP5-5G PCI Express Soft IP Ease of Use Guidelines (FPGA-TN-02045) - Programming External SPI Flash through JTAG for ECP5/ECP5-5G (FPGA-TN-02050) - Adding Scalable Power and Thermal Management to ECP5 Using L-ASC10 (AN6095) For further information on interface standards refer to the following websites: - JEDEC Standards (LVTTL, LVCMOS, SSTL): www.jedec.org - PCI: www.pcisig.com # (Continued) | Date | Version | Section | Change Summary | |-------------|---------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | August 2014 | 1.2 | All | Changed document status from Advance to Preliminary. | | | | General Description | Updated Features section. | | | | | Deleted Serial RapidIO protocol under Embedded SERDES. | | | | | Corrected data rate under Pre-Engineered Source Synchronous | | | | | Changed DD3. LPDDR3 to DDR2/3, LPDDR2/3. | | | | | Mentioned transmit de-emphasis "pre- and post-cursors". | | | | Architecture | Updated Overview section. | | | | | Revised description of PFU blocks. | | | | | <ul> <li>Specified SRAM cell settings in describing the control of<br/>SERDES/PCS duals.</li> </ul> | | | | | Updated SERDES and Physical Coding Sublayer section. | | | | | Changed PCI Express 2.0 to PCI Express Gen1 and Gen2. | | | | | Deleted Serial RapidIO protocol. | | | | | <ul> <li>Updated Table 2.13. LFE5UM/LFE5UM5G SERDES Standard<br/>Support.</li> </ul> | | | | | Updated On-Chip Oscillator section. | | | | | Deleted "130 MHz ±15% CMOS" oscillator. | | | | | Updated Table 2.16. Selectable Master Clock (MCLK) Frequencies during Configuration (Nominal) | | | | DC and Switching<br>Characteristics | Updated Absolute Maximum Ratings section. Added supply voltages | | | | Characteristics | V <sub>CCA</sub> and V <sub>CCAUXA</sub> . Updated sysI/O Recommended Operating Conditions section. Revised | | | | | HSULD12D VCCIO values and removed table note. | | | | | Updated sysI/O Single-Ended DC Electrical Characteristics section. Revised some values for SSTL15 _I, SSTL15 _II, SSTL135_I, SSTL15_II, and HSUL12. | | | | | Updated External Switching Characteristics section. Changed parameters to t <sub>SKEW_PR</sub> V <sub>CCA</sub> and t <sub>SKEW_EDGE</sub> and added LFE5-85 as device. | | | | | Updated ECP5 Family Timing Adders section. Added SSTL135_II buffer type data. Removed LVCMOS33_20mA, LVCMOS25_20mA, LVCMOS25_16mA, LVCMOS25D_16mA, and LVCMOS18_16mA buffer types. Changed buffer type to LVCMOS12_4mA and LVCMOS12_8mA. Updated Maximum I/O Buffer Speed section. Revised Max values. | | | | | Updated sysCLOCK PLL Timing section. Revised $t_{\text{DT}}$ Min and Max values. Revised $t_{\text{OPJIT}}$ Max value. Revised number of samples in table note 1. | | | | | Updated SERDES High-Speed Data Transmitter section. Updated Table 3.24. Serial Output Timing and Levels and Table 3.25. Channel Output Jitter. |