Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 21000 | | Number of Logic Elements/Cells | 84000 | | Total RAM Bits | 3833856 | | Number of I/O | 205 | | Number of Gates | - | | Voltage - Supply | 1.045V ~ 1.155V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 381-FBGA | | Supplier Device Package | 381-CABGA (17x17) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe5um-85f-8bg381i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **Copyright Notice** Copyright © 2014-2018 Lattice Semiconductor Corporation. All rights reserved. The contents of these materials contain proprietary and confidential information (including trade secrets, copyright, and other Intellectual Property interests) of Lattice Semiconductor Corporation and/or its affiliates. All rights are reserved. You are permitted to use this document and any information contained therein expressly and only for bona fide non-commercial evaluation of products and/or services from Lattice Semiconductor Corporation or its affiliates; and only in connection with your bona fide consideration of purchase or license of products or services from Lattice Semiconductor Corporation or its affiliates, and only in accordance with the terms and conditions stipulated. Contents, (in whole or in part) may not be reproduced, downloaded, disseminated, published, or transferred in any form or by any means, except with the prior written permission of Lattice Semiconductor Corporation and/or its affiliates. Copyright infringement is a violation of federal law subject to criminal and civil penalties. You have no right to copy, modify, create derivative works of, transfer, sublicense, publicly display, distribute or otherwise make these materials available, in whole or in part, to any third party. You are not permitted to reverse engineer, disassemble, or decompile any device or object code provided herewith. Lattice Semiconductor Corporation proprietary materials and/or data. #### Patents The subject matter described herein may contain one or more inventions claimed in patents or patents pending owned by Lattice Semiconductor Corporation and/or its affiliates. #### **Trademark Acknowledgment** Lattice Semiconductor Corporation®, the Lattice Semiconductor logo, Silicon Image®, the Silicon Image logo, Instaport®, the Instaport logo, InstaPrevue®, Simplay®, Simplay HD®, the Simplay HD logo, Simplay Labs™, the Simplay Labs logo, the SiBEAM Snap™, the SiBEAM Snap logo, UltraGig™, the UltraGig logo are trademarks or registered trademarks of Lattice Semiconductor Corporation in the United States and/or other countries. HDMI® and the HDMI logo with High-Definition Multimedia Interface are trademarks or registered trademarks of, and are used under license from, HDMI Licensing, LLC. in the United States or other countries. MHL® and the MHL logo with Mobile High-Definition Link are trademarks or registered trademarks of, and are used under license from, MHL, LLC. in the United States and/or other countries. WirelessHD logo, WiHD® and the WiHD logo are trademarks, registered trademarks or service marks of SiBeam, Inc. in the United States or other countries. HDMI Licensing, LLC; Simplay Labs, LLC; and SiBeam, Inc. are wholly owned subsidiaries of Lattice Semiconductor Corporation. All other trademarks and registered trademarks are the property of their respective owners in the United States or other countries. The absence of a trademark symbol does not constitute a waiver of Lattice Semiconductor's trademarks or other intellectual property rights with regard to a product name, logo or slogan. #### **Export Controlled Document** This document contains materials that are subject to the U.S. Export Administration Regulations and may also be subject to additional export control laws and regulations (collectively "Export Laws") and may be used only in compliance with such Export Laws. Unless otherwise authorized by an officer of Lattice Semiconductor Corporation in writing, this document and the information contained herein (a) may not be used in relation to nuclear, biological or chemical weapons, or missiles capable of delivering these weapons, and (b) may not be re-exported or otherwise transferred to a third party who is known or suspected to be involved in relation to nuclear, biological or chemical weapons, or missiles capable of delivering these weapons, or to any sanctioned persons or entities. #### **Further Information** To request other materials, documentation, and information, contact your local Lattice Semiconductor sales office or visit the Lattice Semiconductor web site at <a href="https://www.latticesemi.com">www.latticesemi.com</a>. #### **Disclaimers** These materials are provided on an "AS IS" basis. Lattice Semiconductor Corporation and its affiliates disclaim all representations and warranties (express, implied, statutory or otherwise), including but not limited to: (i) all implied warranties of merchantability, fitness for a particular purpose, and/or non-infringement of third party rights; (ii) all warranties arising out of course-of-dealing, usage, and/or trade; and (iii) all warranties that the information or results provided in, or that may be obtained from use of, the materials are accurate, reliable, complete, up-to-date, or produce specific outcomes. Lattice Semiconductor Corporation and its affiliates assume no liability or responsibility for any errors or omissions in these materials, makes no commitment or warranty to correct any such errors or omissions or update or keep current the information contained in these materials, and expressly disclaims all direct, indirect, special, incidental, consequential, reliance and punitive damages, including WITHOUT LIMITATION any loss of profits arising out of your access to, use or interpretation of, or actions taken or not taken based on the content of these materials. Lattice Semiconductor Corporation and its affiliates reserve the right, without notice, to periodically modify the information in these materials, and to add to, delete, and/or change any of this information. #### **Products and Services** The products and services described in these materials, and any other information, services, designs, know-how and/or products provided by Lattice Semiconductor Corporation and/or its affiliates are provided on "AS IS" basis, except to the extent that Lattice Semiconductor Corporation and/or its affiliates provides an applicable written limited warranty in its standard form license agreements, standard Terms and Conditions of Sale and Service or its other applicable standard form agreements, in which case such limited warranty shall apply and shall govern in lieu of all other warranties (express, statutory, or implied). EXCEPT FOR SUCH LIMITED WARRANTY, LATTICE SEMICONDUCTOR CORPORATION AND ITS AFFILIATES DISCLAIM ALL REPRESENTATIONS AND WARRANTIES (EXPRESS, IMPLIED, STATUTORY OR OTHERWISE), REGARDING THE INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS PROVIDED BY LATTICE SEMICONDUCTOR CORPORATION AND/OR ITS AFFILIATES, INCLUDING BUT NOT LIMITED TO, ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND/OR NON-INFRINGEMENT OF THIRD PARTY RIGHTS. YOU ACKNOWLEDGE AND AGREE THAT SUCH INFORMATION, SERVICES, DESIGNS, KNOW-HOW AND PRODUCTS HAVE NOT BEEN DESIGNED, TESTED, OR MANUFACTURED FOR USE OR RESALE IN SYSTEMS WHERE THE FAILURE, MALFUNCTION, OR ANY INACCURACY OF THESE ITEMS CARRIES A RISK OF DEATH OR SERIOUS BODILY INJURY, INCLUDING, BUT NOT LIMITED TO, USE IN NUCLEAR FACILITIES, AIRCRAFT NAVIGATION OR COMMUNICATION, EMERGENCY SYSTEMS, OR OTHER SYSTEMS WITH A SIMILAR DEGREE OF POTENTIAL HAZARD. NO PERSON IS AUTHORIZED TO MAKE ANY OTHER WARRANTY OR REPRESENTATION CONCERNING THE PERFORMANCE OF THE INFORMATION, PRODUCTS, KNOW-HOW, DESIGNS OR SERVICES OTHER THAN AS PROVIDED IN THESE TERMS AND CONDITIONS. ## **Tables** | Table 1.1. ECP5 and ECP5-5G Family Selection Guide | 11 | |---------------------------------------------------------------------------------------|----| | Table 2.1. Resources and Modes Available per Slice | 14 | | Table 2.2. Slice Signal Descriptions | | | Table 2.3. Number of Slices Required to Implement Distributed RAM | 17 | | Table 2.4. PLL Blocks Signal Descriptions | 19 | | Table 2.5. DDRDLL Ports List | 23 | | Table 2.6. sysMEM Block Configurations | 25 | | Table 2.7. Maximum Number of Elements in a Slice | 30 | | Table 2.8. Input Block Port Description | 33 | | Table 2.9. Output Block Port Description | 32 | | Table 2.10. Tristate Block Port Description | 35 | | Table 2.11. DQSBUF Port List Description | 37 | | Table 2.12. On-Chip Termination Options for Input Modes | 40 | | Table 2.13. LFE5UM/LFE5UM5G SERDES Standard Support | 42 | | Table 2.14. Available SERDES Duals per LFE5UM/LFE5UM5G Devices | | | Table 2.15. LFE5UM/LFE5UM5G Mixed Protocol Support | 44 | | Table 2.16. Selectable Master Clock (MCLK) Frequencies during Configuration (Nominal) | 46 | | Table 3.1. Absolute Maximum Ratings | | | Table 3.2. Recommended Operating Conditions | 47 | | Table 3.3. Power Supply Ramp Rates | 48 | | Table 3.4. Power-On-Reset Voltage Levels | | | Table 3.5. Hot Socketing Specifications | 48 | | Table 3.6. Hot Socketing Requirements | | | Table 3.7. DC Electrical Characteristics | 49 | | Table 3.8. ECP5/ECP5-5G Supply Current (Standby) | 50 | | Table 3.9. ECP5UM | | | Table 3.10. ECP5-5G | 52 | | Table 3.11. sysl/O Recommended Operating Conditions | 53 | | Table 3.12. Single-Ended DC Characteristics | | | Table 3.13. LVDS | | | Table 3.14. LVDS25E DC Conditions | 56 | | Table 3.15. BLVDS25 DC Conditions | 57 | | Table 3.16. LVPECL33 DC Conditions | | | Table 3.17. MLVDS25 DC Conditions | 59 | | Table 3.18. Input to SLVS | 60 | | Table 3.19. Pin-to-Pin Performance | 61 | | Table 3.20. Register-to-Register Performance | 62 | | Table 3.21. ECP5/ECP5-5G Maximum I/O Buffer Speed | 63 | | Table 3.22. ECP5/ECP5-5G External Switching Characteristics | | | Table 3.23. sysCLOCK PLL Timing | | | Table 3.24. Serial Output Timing and Levels | | | Table 3.25. Channel Output Jitter | 72 | | Table 3.26. SERDES/PCS Latency Breakdown | | | Table 3.27. Serial Input Data Specifications | | | Table 3.28. Receiver Total Jitter Tolerance Specification | 74 | | Table 3.29. External Reference Clock Specification (refclkp/refclkn) | | | Table 3.30. PCIe (2.5 Gb/s) | | | Table 3.31. PCIe (5 Gb/s) | | | Table 3.32. CPRI LV2 E.48 Electrical and Timing Characteristics | | | Table 3.33. Transmit | | | Table 3.34. Receive and Jitter Tolerance | | | Table 3.35. Transmit | | | | | # **Acronyms in This Document** A list of acronyms used in this document. | Acronym | Definition | |---------|-----------------------------------------------------| | ALU | Arithmetic Logic Unit | | BGA | Ball Grid Array | | CDR | Clock and Data Recovery | | CRC | Cycle Redundancy Code | | DCC | Dynamic Clock Control | | DCS | Dynamic Clock Select | | DDR | Double Data Rate | | DLL | Delay-Locked Loops | | DSP | Digital Signal Processing | | EBR | Embedded Block RAM | | ECLK | Edge Clock | | FFT | Fast Fourier Transforms | | FIFO | First In First Out | | FIR | Finite Impulse Response | | LVCMOS | Low-Voltage Complementary Metal Oxide Semiconductor | | LVDS | Low-Voltage Differential Signaling | | LVPECL | Low Voltage Positive Emitter Coupled Logic | | LVTTL | Low Voltage Transistor-Transistor Logic | | LUT | Look Up Table | | MLVDS | Multipoint Low-Voltage Differential Signaling | | PCI | Peripheral Component Interconnect | | PCS | Physical Coding Sublayer | | PCLK | Primary Clock | | PDPR | Pseudo Dual Port RAM | | PFU | Programmable Functional Unit | | PIC | Programmable I/O Cells | | PLL | Phase-Locked Loops | | POR | Power On Reset | | SCI | SERDES Client Interface | | SERDES | Serializer/Deserializer | | SEU | Single Event Upset | | SLVS | Scalable Low-Voltage Signaling | | SPI | Serial Peripheral Interface | | SPR | Single Port RAM | | SRAM | Static Random-Access Memory | | | | | TAP | Test Access Port | ## 2.3. Routing There are many resources provided in the ECP5/ECP5-5G devices to route signals individually or as busses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments. The ECP5/ECP5-5G family has an enhanced routing architecture that produces a compact design. The Diamond design software tool suites take the output of the synthesis tool and places and routes the design. ## 2.4. Clocking Structure ECP5/ECP5-5G clocking structure consists of clock synthesis blocks (sysCLOCK PLL); balanced clock tree networks (PCLK and ECLK trees); and efficient clock logic modules (CLOCK DIVIDER and Dynamic Clock Select (DCS), Dynamic Clock Control (DCC) and DLL). All of these functions are described below. #### 2.4.1. sysCLOCK PLL The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The devices in the ECP5/ECP5-5G family support two to four full-featured General Purpose PLLs. The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The architecture of the PLL is shown in Figure 2.5. A description of the PLL functionality follows. CLKI is the reference frequency input to the PLL and its source can come from two different external CLK inputs or from internal routing. A non-glitchless 2-to-1 input multiplexor is provided to dynamically select between two different external reference clock sources. The CLKI input feeds into the input Clock Divider block. CLKFB is the feedback signal to the PLL which can come from internal feedback path, routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output. The PLL has four clock outputs CLKOP, CLKOS, CLKOS2 and CLKOS3. Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the primary clock network. Only CLKOP and CLKOS outputs can go to the edge clock network. The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock. This phase shift can be either programmed during configuration or can be adjusted dynamically using the PHASESEL, PHASEDIR, PHASESTEP, and PHASELOADREG ports. The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. Figure 2.5. General Purpose PLL Diagram #### 2.8.6. **Memory Core Reset** The memory array in the EBR utilizes latches at the A and B output ports. These latches can be reset asynchronously or synchronously. RSTA and RSTB are local signals, which reset the output latches associated with Port A and Port B, respectively. The Global Reset (GSRN) signal can reset both ports. The output data latches and associated resets for both ports are as shown in Figure 2.12. Figure 2.12. Memory Core Reset For further information on the sysMEM EBR block, see the list of technical documentation in Supplemental Information section on page 102. ## 2.9. sysDSP™ Slice The ECP5/ECP5-5G family provides an enhanced sysDSP architecture, making it ideally suited for low-cost, high-performance Digital Signal Processing (DSP) applications. Typical functions used in these applications are Finite Impulse Response (FIR) filters, Fast Fourier Transforms (FFT) functions, Correlators, Reed-Solomon/Turbo/Convolution encoders and decoders. These complex signal processing functions use similar building blocks such as multiply-adders and multiply-accumulators. #### 2.9.1. sysDSP Slice Approach Compared to General DSP Conventional general-purpose DSP chips typically contain one to four (Multiply and Accumulate) MAC units with fixed data-width multipliers; this leads to limited parallelism and limited throughput. Their throughput is increased by higher clock speeds. In the ECP5/ECP5-5G device family, there are many DSP slices that can be used to support different data widths. This allows designers to use highly parallel implementations of DSP functions. Designers can optimize DSP performance vs. area by choosing appropriate levels of parallelism. Figure 2.13 compares the fully serial implementation to the mixed parallel and serial implementation. Figure 2.15. Detailed sysDSP Slice Diagram Figure 2.16. Group of Four Programmable I/O Cells on Left/Right Sides Figure 2.23. DQS Grouping on the Left and Right Edges #### 2.13.2. DLL Calibrated DQS Delay and Control Block (DQSBUF) To support DDR memory interfaces (DDR2/3, LPDDR2/3), the DQS strobe signal from the memory must be used to capture the data (DQ) in the PIC registers during memory reads. This signal is output from the DDR memory device aligned to data transitions and must be time shifted before it can be used to capture data in the PIC. This time shifted is achieved by using DQSDEL programmable delay line in the DQS Delay Block (DQS read circuit). The DQSDEL is implemented as a slave delay line and works in conjunction with a master DDRDLL. This block also includes slave delay line to generate delayed clocks used in the write side to generate DQ and DQS with correct phases within one DQS group. There is a third delay line inside this block used to provide write leveling feature for DDR write if needed. Each of the read and write side delays can be dynamically shifted using margin control signals that can be controlled by the core logic. FIFO Control Block shown in Figure 2.24 generates the Read and Write Pointers for the FIFO block inside the Input Register Block. These pointers are generated to control the DQS to ECLK domain crossing using the FIFO module. © 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Figure 2.24. DQS Control and Delay Block (DQSBUF) Table 2.11. DQSBUF Port List Description | Name | Туре | Description | |------------------------------|--------|------------------------------------------------------------------------------------------------| | DQS | Input | DDR memory DQS strobe | | READ[1:0] | Input | Read Input from DDR Controller | | READCLKSEL[1:0] | Input | Read pulse selection | | SCLK | Input | Slow System Clock | | ECLK | Input | High Speed Edge Clock (same frequency as DDR memory) | | DQSDEL | Input | 90° Delay Code from DDRDLL | | RDLOADN, RDMOVE, RDDIRECTION | Input | Dynamic Margin Control ports for Read delay | | WRLOADN, WRMOVE, WRDIRECTION | Input | Dynamic Margin Control ports for Write delay | | PAUSE | Input | Used by DDR Controller to Pause write side signals during DDRDLL Code update or Write Leveling | | DYNDELAY[7:0] | Input | Dynamic Write Leveling Delay Control | | DQSR90 | Output | 90° delay DQS used for Read | | DQSW270 | Output | 90° delay clock used for DQ Write | | DQSW | Output | Clock used for DQS Write | | RDPNTR[2:0] | Output | Read Pointer for IFIFO module | | WRPNTR[2:0] | Output | Write Pointer for IFIFO module | | DATAVALID | Output | Signal indicating start of valid data | | BURSTDET | Output | Burst Detect indicator | | RDFLAG | Output | Read Dynamic Margin Control output to indicate max value | | WRFLAG | Output | Write Dynamic Margin Control output to indicate max value | ## 2.14. sysI/O Buffer Each I/O is associated with a flexible buffer referred to as a sysI/O buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysI/O buffers allow users to implement the wide variety of standards that are found in today's systems including LVDS, HSUL, BLVDS, SSTL Class I and II, LVCMOS, LVTTL, LVPECL, and MIPI. #### 2.14.1. sysI/O Buffer Banks ECP5/ECP5-5G devices have seven sysI/O buffer banks, two banks per side at Top, Left and Right, plus one at the bottom left side. The bottom left side bank (Bank 8) is a shared I/O bank. The I/Os in that bank contains both dedicated and shared I/O for sysConfig function. When a shared pin is not used for configuration, it is available as a user I/O. For LFE5-85 devices, there is an additional I/O bank (Bank 4) that is not available in other device in the family. In ECP5/ECP5-5G devices, the Left and Right sides are tailored to support high performance interfaces, such as DDR2, DDR3, LPDDR2, LPDDR3 and other high speed source synchronous standards. The banks on the Left and Right sides of the devices feature LVDS input and output buffers, data-width gearing, and DQSBUF block to support DDR2/3 and LPDDR2/3 interfaces. The I/Os on the top and bottom banks do not have LVDS input and output buffer, and gearing logic, but can use LVCMOS to emulate most of differential output signaling. Each sysIO bank has its own I/O supply voltage ( $V_{CCIO}$ ). In addition, the banks on the Left and Right sides of the device, have voltage reference input (shared I/O pin), VREF1 per bank, which allow it to be completely independent of each other. The $V_{REF}$ voltage is used to set the threshold for the referenced input buffers, such as SSTL. Figure 2.25 shows the seven banks and their associated supplies. In ECP5/ECP5-5G devices, single-ended output buffers and ratioed input buffers (LVTTL, and LVCMOS) are powered using $V_{\text{CCIO}}$ . LVTTL, LVCMOS33, LVCMOS25 and LVCMOS12 can also be set as fixed threshold inputs independent of $V_{\text{CCIO}}$ . Figure 2.25. ECP5/ECP5-5G Device Family Banks © 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice #### 3.14.6. LVPECL33 The ECP5/ECP5-5G devices support the differential LVPECL standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3.3 is one possible solution for point-to-point signals. Figure 3.3. Differential LVPECL33 Over recommended operating conditions. Table 3.16. LVPECL33 DC Conditions | Parameter | Description | Typical | Unit | |-------------------|--------------------------------|---------|------| | V <sub>CCIO</sub> | Output Driver Supply (±5%) | 3.30 | V | | Z <sub>OUT</sub> | Driver Impedance | 10 | Ω | | Rs | Driver Series Resistor (±1%) | 93 | Ω | | R <sub>P</sub> | Driver Parallel Resistor (±1%) | 196 | Ω | | R <sub>T</sub> | Receiver Termination (±1%) | 100 | Ω | | V <sub>OH</sub> | Output High Voltage | 2.05 | V | | V <sub>OL</sub> | Output Low Voltage | 1.25 | V | | V <sub>OD</sub> | Output Differential Voltage | 0.80 | V | | V <sub>CM</sub> | Output Common Mode Voltage | 1.65 | V | | Z <sub>BACK</sub> | Back Impedance | 100.5 | Ω | | I <sub>DC</sub> | DC Output Current | 12.11 | mA | Note: For input buffer, see LVDS Table 3.13 on page 55. © 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. ## 3.14.7. MLVDS25 The ECP5/ECP5-5G devices support the differential MLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The MLVDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3.4 is one possible solution for MLVDS standard implementation. Resistor values in the figure are industry standard values for 1% resistors. Figure 3.4. MLVDS25 (Multipoint Low Voltage Differential Signaling) Table 3.17. MLVDS25 DC Conditions | Parameter | Description | Тур | Unit | | |-------------------|--------------------------------|---------|---------|------| | Parameter | Description | Zo=50 Ω | Zo=70 Ω | Onit | | V <sub>CCIO</sub> | Output Driver Supply (±5%) | 2.50 | 2.50 | V | | Z <sub>OUT</sub> | Driver Impedance | 10.00 | 10.00 | Ω | | R <sub>S</sub> | Driver Series Resistor (±1%) | 35.00 | 35.00 | Ω | | R <sub>TL</sub> | Driver Parallel Resistor (±1%) | 50.00 | 70.00 | Ω | | R <sub>TR</sub> | Receiver Termination (±1%) | 50.00 | 70.00 | Ω | | V <sub>OH</sub> | Output High Voltage | 1.52 | 1.60 | V | | V <sub>OL</sub> | Output Low Voltage | 0.98 | 0.90 | V | | V <sub>OD</sub> | Output Differential Voltage | 0.54 | 0.70 | V | | V <sub>CM</sub> | Output Common Mode Voltage | 1.25 | 1.25 | V | | I <sub>DC</sub> | DC Output Current | 21.74 | 20.00 | mA | Note: For input buffer, see LVDS Table 3.13 on page 55. **Table 3.22. ECP5/ECP5-5G External Switching Characteristics** (Continued) | | ECP5-5G External Switching Ch | | | -8 | | -7 | _ | -6 | | |--------------------------------------------------------|------------------------------------------|----------------|------------|----------|-----------|------------|------------|------------|------------------| | Parameter | Description | Device | | 1 | | | | 1 | Unit | | C | | | Min | Max | Min | Max | Min | Max | | | Generic DDR Outp | | | | | | | | | | | Generic DDRX1 Ou | tputs With Clock and Data Cente | red at Pin (GD | DRX1_TX | .SCLK.Ce | ntered) l | Jsing PCL | K Clock Ir | nput - Fig | | | $t_{\text{DVB\_GDDRX1\_centered}}$ | Data Output Valid before CLK Output | All Devices | -0.67 | _ | -0.67 | _ | -0.67 | _ | ns +<br>1/2 UI | | $t_{DVA\_GDDRX1\_centered}$ | Data Output Valid after CLK Output | All Devices | -0.67 | _ | -0.67 | _ | -0.67 | _ | ns +<br>1/2 UI | | $f_{DATA\_GDDRX1\_centered}$ | GDDRX1 Data Rate | All Devices | _ | 500 | _ | 500 | _ | 500 | Mb/s | | $f_{MAX\_GDDRX1\_centered}$ | GDDRX1 CLK Frequency (SCLK) | All Devices | _ | 250 | _ | 250 | _ | 250 | MHz | | Generic DDRX1 Ou | tputs With Clock and Data Aligne | ed at Pin (GDD | RX1_TX.9 | CLK.Alig | ned) Usir | g PCLK C | lock Inpu | t - Figure | 3.9 | | t <sub>DIB_GDDRX1_aligned</sub> | Data Output Invalid before<br>CLK Output | All Devices | -0.3 | _ | -0.3 | _ | -0.3 | _ | ns | | t <sub>DIA_GDDRX1_aligned</sub> | Data Output Invalid after CLK Output | All Devices | _ | 0.3 | _ | 0.3 | _ | 0.3 | ns | | f <sub>DATA_GDDRX1_aligned</sub> | GDDRX1 Data Rate | All Devices | _ | 500 | _ | 500 | _ | 500 | Mb/s | | f <sub>MAX_GDDRX1_aligned</sub> | GDDRX1 CLK Frequency (SCLK) | All Devices | _ | 250 | _ | 250 | _ | 250 | MHz | | Generic DDRX2 Ou | itputs With Clock and Data Cente | red at Pin (GD | DRX2_TX | .ECLK.Ce | ntered) l | Jsing PCL | K Clock II | nput, Left | and | | Right sides Only - | | | _ | | | | | | | | t <sub>DVB_GDDRX2_centered</sub> | Data Output Valid Before CLK<br>Output | All Devices | -<br>0.442 | _ | -0.56 | _ | -<br>0.676 | _ | ns +<br>1/2 UI | | $t_{DVA\_GDDRX2\_centered}$ | Data Output Valid After CLK<br>Output | All Devices | _ | 0.442 | _ | 0.56 | _ | 0.676 | ns +<br>1/2 UI | | $f_{DATA\_GDDRX2\_centered}$ | GDDRX2 Data Rate | All Devices | _ | 800 | _ | 700 | _ | 624 | Mb/s | | $f_{MAX\_GDDRX2\_centered}$ | GDDRX2 CLK Frequency (ECLK) | All Devices | _ | 400 | _ | 350 | _ | 312 | MHz | | Generic DDRX2 Ou | tputs With Clock and Data Aligne | ed at Pin (GDD | RX2_TX.I | CLK.Alig | ned) Usir | g PCLK C | lock Inpu | t, Left an | d Right | | sides Only - Figure | 3.9 | | | | | | , | , | | | t <sub>DIB_GDDRX2_aligned</sub> | Data Output Invalid before<br>CLK Output | All Devices | -0.16 | _ | -0.18 | _ | -0.2 | _ | ns | | $t_{DIA\_GDDRX2\_aligned}$ | Data Output Invalid after CLK<br>Output | All Devices | _ | 0.16 | _ | 0.18 | _ | 0.2 | ns | | $f_{DATA\_GDDRX2\_aligned}$ | GDDRX2 Data Rate | All Devices | _ | 800 | _ | 700 | _ | 624 | Mb/s | | $f_{MAX\_GDDRX2\_aligned}$ | GDDRX2 CLK Frequency (ECLK) | All Devices | _ | 400 | _ | 350 | _ | 312 | MHz | | Video DDRX71 Out | tputs With Clock and Data Aligne | d at Pin (GDDI | RX71_TX. | ECLK) Us | ing PLL C | ock Inpu | t, Left an | d Right si | des Only | | - Figure 3.12 | | | | | | | | | | | $t_{\text{DIB\_LVDS71\_i}}$ | Data Output Invalid before<br>CLK Output | All Devices | -0.16 | _ | -0.18 | _ | -0.2 | _ | ns +<br>(i) * UI | | t <sub>DIA_LVDS71_i</sub> | Data Output Invalid after CLK Output | All Devices | _ | 0.16 | _ | 0.18 | _ | 0.2 | ns +<br>(i) * UI | | f <sub>DATA_LVDS71</sub> | DDR71 Data Rate | All Devices | _ | 756 | _ | 620 | _ | 525 | Mb/s | | f <sub>MAX_LVDS71</sub> | DDR71 CLK Frequency (ECLK) | All Devices | _ | 378 | _ | 310 | _ | 262.5 | MHz | | Memory Interface | | | | | | | | | | | DDR2/DDR3/DDR3 | 3L/LPDDR2/LPDDR3 READ (DQ In | put Data are A | ligned to | DQS) | | | | | | | t <sub>DVBDQ DDR2</sub> | , , | | | | | | | | | | t <sub>DVBDQ_DDR3</sub> | Data Output Valid hafara DOC | | | | | | | | nc 1/2 | | t <sub>DVBDQ_DDR3L</sub> | Data Output Valid before DQS Input | All Devices | _ | -0.26 | _ | -<br>0.317 | _ | 0.374 | ns + 1/2<br>UI | | t <sub>DVBDQ_LPDDR2</sub> | mput | | | | | 0.517 | | 0.574 | 01 | | t <sub>DVBDQ_LPDDR3</sub> | | | | | | | | | | | t <sub>DVADQ_DDR2</sub> | | | | | | | | | | | t <sub>DVADQ_DDR3</sub> | Data Output Valid after DQS | A11.5 . | 0.25 | | 0.24= | | 0.3=: | | ns + 1/2 | | toward_ddr3L | Input | All Devices | 0.26 | _ | 0.317 | _ | 0.374 | _ | UI | | t <sub>DVADQ_LPDDR2</sub><br>t <sub>DVADQ_LPDDR3</sub> | | | | | | | | | | | PDVADQ_LPDDK3 | | | | | | | | l | | **Table 3.22. ECP5/ECP5-5G External Switching Characteristics** (Continued) Figure 3.9. Transmit TX.CLK.Aligned Waveforms #### Receiver - Shown for one LVDS Channel #### Transmitter - Shown for one LVDS Channel Figure 3.10. DDRX71 Video Timing Waveforms ## 3.20. SERDES High-Speed Data Transmitter #### Table 3.24. Serial Output Timing and Levels | Symbol | Description | Min | Тур | Max | Unit | |-------------------------|----------------------------------------------------------------------|------|------------------------|-----|---------| | V <sub>TX-DIFF-PP</sub> | Peak-Peak Differential voltage on selected amplitude <sup>1, 2</sup> | -25% | _ | 25% | mV, p-p | | V <sub>TX-CM-DC</sub> | Output common mode voltage | _ | V <sub>CCHTX</sub> / 2 | _ | mV, p-p | | T <sub>TX-R</sub> | Rise time (20% to 80%) | 50 | _ | _ | ps | | T <sub>TX-F</sub> | Fall time (80% to 20%) | 50 | _ | _ | ps | | T <sub>TX-CM-AC-P</sub> | RMS AC peak common-mode output voltage | _ | _ | 20 | mV | | 7 | Single ended output impedance for 50/75 $\Omega$ | -20% | 50/75 | 20% | Ω | | Z <sub>TX_SE</sub> | Single ended output impedance for 6K $\Omega$ | -25% | 6K | 25% | Ω | | RL <sub>TX_DIFF</sub> | Differential return loss (with package included) <sup>3</sup> | _ | _ | -10 | dB | | RL <sub>TX_COM</sub> | Common mode return loss (with package included) <sup>3</sup> | _ | _ | -6 | dB | #### Notes: - 1. Measured with 50 $\Omega$ Tx Driver impedance at $V_{CCHTX}\pm5\%$ . - 2. Refer to ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261) for settings of Tx amplitude. - 3. Return los = -10 dB (differential), -6 dB (common mode) for 100 MHz $\leq$ f <= 1.6 GHz with 50 $\Omega$ output impedance configuration. This includes degradation due to package effects. **Table 3.25. Channel Output Jitter** | Description | Frequency | Min | Тур | Max | Unit | |---------------|------------|-----|-----|------|---------| | Deterministic | 5 Gb/s | _ | _ | TBD | UI, p-p | | Random | 5 Gb/s | _ | _ | TBD | UI, p-p | | Total | 5 Gb/s | _ | _ | TBD | UI, p-p | | Deterministic | 3.125 Gb/s | _ | _ | 0.17 | UI, p-p | | Random | 3.125 Gb/s | _ | _ | 0.25 | UI, p-p | | Total | 3.125 Gb/s | _ | _ | 0.35 | UI, p-p | | Deterministic | 2.5 Gb/s | _ | _ | 0.17 | UI, p-p | | Random | 2.5 Gb/s | _ | _ | 0.20 | UI, p-p | | Total | 2.5 Gb/s | _ | _ | 0.35 | UI, p-p | | Deterministic | 1.25 Gb/s | _ | _ | 0.10 | UI, p-p | | Random | 1.25 Gb/s | _ | _ | 0.22 | UI, p-p | | Total | 1.25 Gb/s | _ | _ | 0.24 | UI, p-p | #### Notes: - 1. Values are measured with PRBS 2<sup>7</sup>-1, all channels operating, FPGA logic active, I/Os around SERDES pins quiet, reference clock @ 10X mode. - 2. For ECP5-5G family devices only. ## 3.22. SERDES High-Speed Data Receiver Table 3.27. Serial Input Data Specifications | Symbol | Description | Min | Тур | Max | Unit | |-------------------------|-----------------------------------------------------------------|------|-----------|------------------------------------|---------| | V <sub>RX-DIFF-S</sub> | Differential input sensitivity | 150 | _ | 1760 | mV, p-p | | V <sub>RX-IN</sub> | Input levels | 0 | _ | V <sub>CCA</sub> +0.5 <sup>2</sup> | V | | V <sub>RX-CM-DCCM</sub> | Input common mode range (internal DC coupled mode) | 0.6 | _ | V <sub>CCA</sub> | V | | V <sub>RX-CM-ACCM</sub> | Input common mode range (internal AC coupled mode) <sup>2</sup> | 0.1 | _ | V <sub>CCA</sub> +0.2 | V | | T <sub>RX-RELOCK</sub> | SCDR re-lock time <sup>1</sup> | _ | 1000 | _ | Bits | | Z <sub>RX-TERM</sub> | Input termination 50/75 Ω /High Z | -20% | 50/75/5 K | +20% | Ω | | RL <sub>RX-RL</sub> | Return loss (without package) | _ | _ | -10 | dB | #### Notes: - 1. This is the typical number of bit times to re-lock to a new phase or frequency within ±300 ppm, assuming 8b10b encoded data. - 2. Up to 1.655 for ECP5, and 1.76 for ECP5-5G. ## 3.23. Input Data Jitter Tolerance A receiver's ability to tolerate incoming signal jitter is very dependent on jitter type. High speed serial interface standards have recognized the dependency on jitter type and have specifications to indicate tolerance levels for different jitter types as they relate to specific protocols. Sinusoidal jitter is considered to be a worst case jitter type. **Table 3.28. Receiver Total Jitter Tolerance Specification** | Description | Frequency | Condition | Min | Тур | Max | Unit | |---------------|------------|-------------------------|-----|-----|------|---------| | Deterministic | | 400 mV differential eye | _ | _ | TBD | UI, p-p | | Random | 5 Gb/s | 400 mV differential eye | _ | _ | TBD | UI, p-p | | Total | | 400 mV differential eye | _ | _ | TBD | UI, p-p | | Deterministic | | 400 mV differential eye | _ | _ | 0.37 | UI, p-p | | Random | 3.125 Gb/s | 400 mV differential eye | _ | _ | 0.18 | UI, p-p | | Total | | 400 mV differential eye | _ | _ | 0.65 | UI, p-p | | Deterministic | | 400 mV differential eye | _ | _ | 0.37 | UI, p-p | | Random | 2.5 Gb/s | 400 mV differential eye | _ | _ | 0.18 | UI, p-p | | Total | | 400 mV differential eye | _ | _ | 0.65 | UI, p-p | | Deterministic | | 400 mV differential eye | _ | _ | 0.37 | UI, p-p | | Random | 1.25 Gb/s | 400 mV differential eye | _ | _ | 0.18 | UI, p-p | | Total | | 400 mV differential eye | _ | _ | 0.65 | UI, p-p | #### Notes: - Jitter tolerance measurements are done with protocol compliance tests: 3.125 Gb/s XAUI Standard, 2.5 Gb/s PCIe Standard, 1.25 Gb/s - SGMII Standard. - 2. For ECP5-5G family devices only. #### Table 3.36. Receive and Jitter Tolerance | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------|-----------------------------------------------|-------------------------|------|-----|------|------| | RL <sub>RX_DIFF</sub> | Differential return loss | From 100 MHz to 2.5 GHz | 10 | _ | _ | dB | | RL <sub>RX_CM</sub> | Common mode return loss | From 100 MHz to 2.5 GHz | 6 | _ | _ | dB | | Z <sub>RX_DIFF</sub> | Differential termination resistance | _ | 80 | 100 | 120 | Ω | | J <sub>RX_DJ</sub> <sup>2, 3, 4</sup> | Deterministic jitter tolerance (peak-to-peak) | _ | _ | _ | 0.37 | UI | | J <sub>RX_RJ</sub> <sup>2, 3, 4</sup> | Random jitter tolerance (peak-to-peak) | _ | _ | _ | 0.18 | UI | | J <sub>RX_SJ</sub> <sup>2, 3, 4</sup> | Sinusoidal jitter tolerance (peak-to-peak) | _ | _ | _ | 0.10 | UI | | J <sub>RX_TJ</sub> 1, 2, 3, 4 | Total jitter tolerance (peak-to-peak) | _ | _ | _ | 0.65 | UI | | T <sub>RX_EYE</sub> | Receiver eye opening | _ | 0.35 | _ | _ | UI | #### Notes: - 1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. - 2. Jitter values are measured with each high-speed input AC coupled into a 50 $\Omega$ impedance. - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. - 4. Jitter tolerance, Differential Input Sensitivity and Receiver Eye Opening parameters are characterized when Full Rx Equalization is enabled. # 3.29. Gigabit Ethernet/SGMII(1.25Gbps)/CPRI LV E.12 Electrical and Timing Characteristics #### 3.29.1. AC and DC Characteristics #### Table 3.37. Transmit | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|-----------------|-----|-----|------|------| | T <sub>RF</sub> | Differential rise/fall time | 20% to 80% | _ | 80 | _ | ps | | Z <sub>TX_DIFF_DC</sub> | Differential impedance | _ | 80 | 100 | 120 | Ω | | J <sub>TX_DDJ</sub> <sup>2, 3</sup> | Output data deterministic jitter | _ | _ | _ | 0.10 | UI | | J <sub>TX_TJ</sub> 1, 2, 3 | Total output data jitter | _ | _ | _ | 0.24 | UI | #### Notes: - Total jitter includes both deterministic jitter and random jitter. The random jitter is the total jitter minus the actual deterministic jitter. - 2. Jitter values are measured with each CML output AC coupled into a 50 $\Omega$ impedance (100 $\Omega$ differential impedance). - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. #### **Table 3.38. Receive and Jitter Tolerance** | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |-------------------------------|-----------------------------------------------|--------------------------|------|-----|------|------| | RL <sub>RX_DIFF</sub> | Differential return loss | From 100 MHz to 1.25 GHz | 10 | _ | _ | dB | | RL <sub>RX_CM</sub> | Common mode return loss | From 100 MHz to 1.25 GHz | 6 | _ | _ | dB | | Z <sub>RX_DIFF</sub> | Differential termination resistance | _ | 80 | 100 | 120 | Ω | | J <sub>RX_DJ</sub> 1, 2, 3, 4 | Deterministic jitter tolerance (peak-to-peak) | _ | _ | _ | 0.34 | UI | | J <sub>RX_RJ</sub> 1, 2, 3, 4 | Random jitter tolerance (peak-to-peak) | _ | _ | _ | 0.26 | UI | | J <sub>RX_SJ</sub> 1, 2, 3, 4 | Sinusoidal jitter tolerance (peak-to-peak) | _ | _ | _ | 0.11 | UI | | J <sub>RX_TJ</sub> 1, 2, 3, 4 | Total jitter tolerance (peak-to-peak) | _ | _ | _ | 0.71 | UI | | T <sub>RX_EYE</sub> | Receiver eye opening | _ | 0.29 | _ | _ | UI | #### Notes: - 1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. - 2. Jitter values are measured with each high-speed input AC coupled into a 50 $\Omega$ impedance. - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. - 4. Jitter tolerance, Differential Input Sensitivity and Receiver Eye Opening parameters are characterized when Full Rx Equalization is enabled. ## 3.31. sysCONFIG Port Timing Specifications Over recommended operating conditions. Table 3.42. ECP5/ECP5-5G sysCONFIG Port Timing Specifications | Symbol | Parameter | | Min | Max | Unit | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----|-----|------| | POR, Confi | iguration Initialization, and Wakeup | ' | I | I | 1 | | t <sub>ICFG</sub> | Time from the Application of V <sub>CC</sub> , V <sub>CCAUX</sub> or V <sub>CCIO8</sub> (whichever is the last) to the rising edge of INITN | _ | _ | 33 | ms | | t <sub>VMC</sub> | Time from t <sub>ICFG</sub> to the valid Master CCLK | _ | _ | 5 | us | | t <sub>CZ</sub> | CCLK from Active to High-Z | _ | _ | 300 | ns | | Master CC | LK | ' | , | , | , | | f <sub>MCLK</sub> | Frequency | All selected frequencies | -20 | 20 | % | | t <sub>MCLK-DC</sub> | Duty Cycle | All selected frequencies | 40 | 60 | % | | All Configu | uration Modes | | | | | | t <sub>PRGM</sub> | PROGRAMN LOW pulse accepted | _ | 110 | _ | ns | | t <sub>PRGMRJ</sub> | PROGRAMN LOW pulse rejected | _ | _ | 50 | ns | | t <sub>INITL</sub> | INITN LOW time | _ | _ | 55 | ns | | t <sub>DPPINT</sub> | PROGRAMN LOW to INITN LOW | _ | _ | 70 | ns | | t <sub>DPPDONE</sub> | PROGRAMN LOW to DONE LOW | _ | _ | 80 | ns | | t <sub>IODISS</sub> | PROGRAMN LOW to I/O Disabled | _ | _ | 150 | ns | | Slave SPI | | ' | , | , | , | | f <sub>CCLK</sub> | CCLK input clock frequency | _ | _ | 60 | MHz | | t <sub>CCLKH</sub> | CCLK input clock pulsewidth HIGH | _ | 6 | _ | ns | | t <sub>CCLKL</sub> | CCLK input clock pulsewidth LOW | _ | 6 | _ | ns | | t <sub>STSU</sub> | CCLK setup time | _ | 1 | _ | ns | | t <sub>STH</sub> | CCLK hold time | _ | 1 | _ | ns | | t <sub>STCO</sub> | CCLK falling edge to valid output | _ | _ | 10 | ns | | t <sub>STOZ</sub> | CCLK falling edge to valid disable | _ | _ | 10 | ns | | t <sub>STOV</sub> | CCLK falling edge to valid enable | _ | _ | 10 | ns | | t <sub>scs</sub> | Chip Select HIGH time | _ | 25 | _ | ns | | t <sub>scss</sub> | Chip Select setup time | _ | 3 | _ | ns | | t <sub>SCSH</sub> | Chip Select hold time | _ | 3 | _ | ns | | Master SP | i | , | ı | , | | | f <sub>CCLK</sub> | Max selected CCLK output frequency | _ | _ | 62 | MHz | | t <sub>CCLKH</sub> | CCLK output clock pulse width HIGH | _ | 3.5 | _ | ns | | t <sub>CCLKL</sub> | CCLK output clock pulse width LOW | _ | 3.5 | _ | ns | | t <sub>stsu</sub> | CCLK setup time | _ | 5 | _ | ns | | t <sub>STH</sub> | CCLK hold time | _ | 1 | _ | ns | | t <sub>CSSPI</sub> | INITN HIGH to Chip Select LOW | _ | 100 | 200 | ns | | t <sub>CFGX</sub> | INITN HIGH to first CCLK edge | _ | _ | 150 | ns | | Slave Seria | _ | 1 | 1 | 1 | 1 | | f <sub>CCLK</sub> | CCLK input clock frequency | _ | _ | 66 | MHz | | t <sub>SSCH</sub> | CCLK input clock pulse width HIGH | _ | 5 | _ | ns | | t <sub>SSCL</sub> | CCLK input clock pulse width LOW | _ | 5 | _ | ns | | t <sub>SUSCDI</sub> | CCLK setup time | _ | 0.5 | _ | ns | | t <sub>HSCDI</sub> | CCLK hold time | _ | 1.5 | _ | ns | <sup>\*</sup>The CFG pins are normally static (hardwired). Figure 3.20. Configuration from PROGRAMN Timing Figure 3.21. Wake-Up Timing ## 4. Pinout Information ## 4.1. Signal Descriptions | 4.1. Signal Descriptions | | Description. | |---------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal Name | I/O | Description | | General Purpose | | 16.534 11 11 16.64 17 16.44 17 18.44 | | P[L/R] [Group Number]_[A/B/C/D] | 1/0 | [L/R] indicates the L (Left), or R (Right) edge of the device. [Group Number] indicates the PIO [A/B/C/D] group. [A/B/C/D] indicates the PIO within the PIC to which the pad is connected. Some of these user-programmable pins are shared with special function pins. These pins, when not used as special purpose pins, can be programmed as I/Os for user logic. During configuration the user-programmable I/Os are tristated with an internal pull-down resistor enabled. If any pin is not used (or not bonded to a package pin), it is tristated and default to have pull-down enabled after configuration. PIO A and B are grouped as a pair, and PIO C and D are group as a pair. Each pair supports true LVDS differential input buffer. Only PIO A and B pair supports true LVDS differential output buffer. Each A/B and C/D pair supports programmable on/off differential input termination of 100 Ω. | | P[T/B][Group Number]_[A/B] | 1/0 | [T/B] indicates the T (top) or B (bottom) edge of the device. [Group Number] indicates the PIO [A/B] group. [A/B] indicates the PIO within the PIC to which the pad is connected. Some of these user-programmable pins are shared with sysConfig pins. These pins, when not used as configuration pins, can be programmed as I/Os for user logic. During configuration, the pins not used in configuration are tristated with an internal pull-down resistor enabled. If any pin is not used (or not bonded to a package pin), it is tristated and default to have pull-down enabled after configuration. PIOs on top and bottom do not support differential input signaling or true LVDS output signaling, but it can support emulated differential output buffer. PIO A/B forms a pair of emulated differential output buffer. | | GSRN | ı | Global RESET signal (active low). Any I/O pin can be GSRN. | | NC NC | | No connect. | | RESERVED | _ | This pin is reserved and should not be connected to anything on the board. | | GND | _ | Ground. Dedicated pins. | | V <sub>cc</sub> | _ | Power supply pins for core logic. Dedicated pins. V <sub>CC</sub> = 1.1 V (ECP5), 1.2 V (ECP5UM5G) | | Vccaux | - | Auxiliary power supply pin. This dedicated pin powers all the differential and referenced input buffers. $V_{\text{CCAUX}} = 2.5 \text{ V}$ . | | V <sub>CCIOx</sub> | _ | Dedicated power supply pins for I/O bank x. V <sub>CCIO8</sub> is used for configuration and JTAG. | | VREF1_x | _ | Reference supply pins for I/O bank x. Pre-determined shared pin in each bank are assigned as VREF1 input. When not used, they may be used as I/O pins. | | PLL, DLL and Clock Functions | | | | [LOC][_GPLL[T, C]_IN | I | General Purpose PLL (GPLL) input pads: [LOC] = ULC, LLC, URC and LRC, T = true and C = complement. These pins are shared I/O pins. When not configured as GPLL input pads, they can be used as general purpose I/O pins. | | GR_PCLK[Bank][num] | I | General Routing Signals in Banks 0, 1, 2, 3, 4, 6 and 7. There are two in each bank ([num] = 0, 1). Refer to ECP5 sysClock PLL/DLL Design and Usage Guide (TN1263). These pins are shared I/O pins. When not configured as GR pins, they can be used as general purpose I/O pins. | | PCLK[T/C][Bank]_[num] | I/O | General Purpose Primary CLK pads: [T/C] = True/Complement, [Bank] = (0, 1, 2, 3, 6 and 7). There are two in each bank ([num] = 0, 1). These are shared I/O pins. When not configured as PCLK pins, they can be used as general purpose I/O pins. |