Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 21000 | | Number of Logic Elements/Cells | 84000 | | Total RAM Bits | 3833856 | | Number of I/O | 259 | | Number of Gates | - | | Voltage - Supply | 1.045V ~ 1.155V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 554-FBGA | | Supplier Device Package | 554-CABGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lfe5um5g-85f-8bg554c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Figures** | Figure 2.1. Simplified Block Diagram, LFE5UM/LFE5UM5G-85 Device (Top Level) | | |--------------------------------------------------------------------------------|----| | Figure 2.2. PFU Diagram | 14 | | Figure 2.3. Slice Diagram | 15 | | Figure 2.4. Connectivity Supporting LUT5, LUT6, LUT7, and LUT8 | 16 | | Figure 2.5. General Purpose PLL Diagram | 18 | | Figure 2.6. LFE5UM/LFE5UM5G-85 Clocking | 20 | | Figure 2.7. DCS Waveforms | 21 | | Figure 2.8. Edge Clock Sources per Bank | 22 | | Figure 2.9. ECP5/ECP5-5G Clock Divider Sources | 22 | | Figure 2.10. DDRDLL Functional Diagram | 23 | | Figure 2.11. ECP5/ECP5-5G DLL Top Level View (For LFE-45 and LFE-85) | 24 | | Figure 2.12. Memory Core Reset | 26 | | Figure 2.13. Comparison of General DSP and ECP5/ECP5-5G Approaches | 27 | | Figure 2.14. Simplified sysDSP Slice Block Diagram | 28 | | Figure 2.15. Detailed sysDSP Slice Diagram | 29 | | Figure 2.16. Group of Four Programmable I/O Cells on Left/Right Sides | 31 | | Figure 2.17. Input Register Block for PIO on Top Side of the Device | 32 | | Figure 2.18. Input Register Block for PIO on Left and Right Side of the Device | 32 | | Figure 2.19. Output Register Block on Top Side | 33 | | Figure 2.20. Output Register Block on Left and Right Sides | 34 | | Figure 2.21. Tristate Register Block on Top Side | 34 | | Figure 2.22. Tristate Register Block on Left and Right Sides | 35 | | Figure 2.23. DQS Grouping on the Left and Right Edges | 36 | | Figure 2.24. DQS Control and Delay Block (DQSBUF) | 37 | | Figure 2.25. ECP5/ECP5-5G Device Family Banks | 38 | | Figure 2.26. On-Chip Termination | 40 | | Figure 2.27. SERDES/PCS Duals (LFE5UM/LFE5UM5G-85) | 42 | | Figure 2.28. Simplified Channel Block Diagram for SERDES/PCS Block | 43 | | Figure 3.1. LVDS25E Output Termination Example | 56 | | Figure 3.2. BLVDS25 Multi-point Output Example | 57 | | Figure 3.3. Differential LVPECL33 | 58 | | Figure 3.4. MLVDS25 (Multipoint Low Voltage Differential Signaling) | 59 | | Figure 3.5. SLVS Interface | 60 | | Figure 3.6. Receiver RX.CLK.Centered Waveforms | 68 | | Figure 3.7. Receiver RX.CLK.Aligned and DDR Memory Input Waveforms | 68 | | Figure 3.8. Transmit TX.CLK.Centered and DDR Memory Output Waveforms | 68 | | Figure 3.9. Transmit TX.CLK.Aligned Waveforms | 69 | | Figure 3.10. DDRX71 Video Timing Waveforms | | | Figure 3.11. Receiver DDRX71_RX Waveforms | 70 | | Figure 3.12. Transmitter DDRX71_TX Waveforms | 70 | | Figure 3.13. Transmitter and Receiver Latency Block Diagram | 73 | | Figure 3.14. SERDES External Reference Clock Waveforms | 75 | | Figure 3.15. sysCONFIG Parallel Port Read Cycle | 84 | | Figure 3.16. sysCONFIG Parallel Port Write Cycle | 85 | | Figure 3.17. sysCONFIG Slave Serial Port Timing | | | Figure 3.18. Power-On-Reset (POR) Timing | | | Figure 3.19. sysCONFIG Port Timing | | | Figure 3.20. Configuration from PROGRAMN Timing | | | Figure 3.21. Wake-Up Timing | | | Figure 3.22. Master SPI Configuration Waveforms | 88 | | Figure 3.23. JTAG Port Timing Waveforms | | | Figure 3.24. Output Test Load, LVTTL and LVCMOS Standards | 89 | # **Acronyms in This Document** A list of acronyms used in this document. | Acronym | Definition | |---------|-----------------------------------------------------| | ALU | Arithmetic Logic Unit | | BGA | Ball Grid Array | | CDR | Clock and Data Recovery | | CRC | Cycle Redundancy Code | | DCC | Dynamic Clock Control | | DCS | Dynamic Clock Select | | DDR | Double Data Rate | | DLL | Delay-Locked Loops | | DSP | Digital Signal Processing | | EBR | Embedded Block RAM | | ECLK | Edge Clock | | FFT | Fast Fourier Transforms | | FIFO | First In First Out | | FIR | Finite Impulse Response | | LVCMOS | Low-Voltage Complementary Metal Oxide Semiconductor | | LVDS | Low-Voltage Differential Signaling | | LVPECL | Low Voltage Positive Emitter Coupled Logic | | LVTTL | Low Voltage Transistor-Transistor Logic | | LUT | Look Up Table | | MLVDS | Multipoint Low-Voltage Differential Signaling | | PCI | Peripheral Component Interconnect | | PCS | Physical Coding Sublayer | | PCLK | Primary Clock | | PDPR | Pseudo Dual Port RAM | | PFU | Programmable Functional Unit | | PIC | Programmable I/O Cells | | PLL | Phase-Locked Loops | | POR | Power On Reset | | SCI | SERDES Client Interface | | SERDES | Serializer/Deserializer | | SEU | Single Event Upset | | SLVS | Scalable Low-Voltage Signaling | | SPI | Serial Peripheral Interface | | SPR | Single Port RAM | | SRAM | Static Random-Access Memory | | | | | TAP | Test Access Port | ### 1. General Description The ECP5/ECP5-5G family of FPGA devices is optimized to deliver high performance features such as an enhanced DSP architecture, high speed SERDES (Serializer/Deserializer), and high speed source synchronous interfaces, in an economical FPGA fabric. This combination is achieved through advances in device architecture and the use of 40 nm technology making the devices suitable for high-volume, high-speed, and low-cost applications. The ECP5/ECP5-5G device family covers look-up-table (LUT) capacity to 84K logic elements and supports up to 365 user I/Os. The ECP5/ECP5-5G device family also offers up to 156 18 x 18 multipliers and a wide range of parallel I/O standards. The ECP5/ECP5-5G FPGA fabric is optimized high performance with low power and low cost in mind. The ECP5/ ECP5-5G devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distributed and embedded memory, Phase-Locked Loops (PLLs), Delay-Locked Loops (DLLs), pre-engineered source synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption and dual-boot capabilities. The pre-engineered source synchronous logic implemented in the ECP5/ECP5-5G device family supports a broad range of interface standards including DDR2/3, LPDDR2/3, XGMII, and 7:1 LVDS. The ECP5/ECP5-5G device family also features high speed SERDES with dedicated Physical Coding Sublayer (PCS) functions. High jitter tolerance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular data protocols including PCI Express, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit De-emphasis with pre- and post-cursors, and Receive Equalization settings make the SERDES suitable for transmission and reception over various forms of media. The ECP5/ECP5-5G devices also provide flexible, reliable and secure configuration options, such as dual-boot capability, bit-stream encryption, and TransFR field upgrade features. ECP5-5G family devices have made some enhancement in the SERDES compared to ECP5UM devices. These enhancements increase the performance of the SERDES to up to 5 Gb/s data rate. The ECP5-5G family devices are pin-to-pin compatible with the ECP5UM devices. These allows a migration path for users to port designs from ECP5UM to ECP5-5G devices to get higher performance. The Lattice Diamond™ design software allows large complex designs to be efficiently implemented using the ECP5/ECP5-5G FPGA family. Synthesis library support for ECP5/ECP5-5G devices is available for popular logic synthesis tools. The Diamond tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the ECP5/ECP5-5G device. The tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) modules for the ECP5/ECP5-5G family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity. #### 1.1. Features - Higher Logic Density for Increased System Integration - 12K to 84K LUTs - 197 to 365 user programmable I/Os - Embedded SERDES - 270 Mb/s, up to 3.2 Gb/s, SERDES interface (ECP5) - 270 Mb/s, up to 5.0 Gb/s, SERDES interface (ECP5-5G) - Supports eDP in RDR (1.62 Gb/s) and HDR (2.7 Gb/s) - Up to four channels per device: PCI Express, Ethernet (1GbE, SGMII, XAUI), and CPRI - sysDSP™ - Fully cascadable slice architecture - 12 to 160 slices for high performance multiply and accumulate - Powerful 54-bit ALU operations - Time Division Multiplexing MAC Sharing - Rounding and truncation - Each slice supports - Half 36 x 36, two 18 x 18 or four 9 x 9 multipliers - Advanced 18 x 36 MAC and 18 x 18 Multiply-Multiply-Accumulate (MMAC) operations - Flexible Memory Resources - Up to 3.744 Mb sysMEM™ Embedded Block RAM (EBR) - 194K to 669K bits distributed RAM - sysCLOCK Analog PLLs and DLLs Figure 2.6. LFE5UM/LFE5UM5G-85 Clocking ### 2.5.1. Primary Clocks The ECP5/ECP5-5G device family provides low-skew, high fan-out clock distribution to all synchronous elements in the FPGA fabric through the Primary Clock Network. The primary clock network is divided into four clocking quadrants: Top Left (TL), Bottom Left (BL), Top Right (TR), and Bottom Right (BR). Each of these quadrants has 16 clocks that can be distributed to the fabric in the quadrant. The Lattice Diamond software can automatically route each clock to one of the four quadrants up to a maximum of 16 clocks per quadrant. The user can change how the clocks are routed by specifying a preference in the Lattice Diamond software to locate the clock to specific. The ECP5/ECP5-5G device provides the user with a maximum of 64 unique clock input sources that can be routed to the primary Clock network. Primary clock sources are: - Dedicated clock input pins - PLL outputs - CLKDIV outputs - Internal FPGA fabric entries (with minimum general routing) - SERDES/PCS/PCSDIV clocks - OSC clock These sources are routed to one of four clock switches called a Mid Mux. The outputs of the Mid MUX are routed to the center of the FPGA where another clock switch, called the Center MUX, is used to route the primary clock sources to primary clock distribution to the ECP5/ECP5-5G fabric. These routing muxes are shown in Figure 2.6. Since there is a maximum of 60 unique clock input sources to the clocking quadrants, there are potentially 64 unique clock domains that can be used in the ECP5/ECP5-5G Device. For more information about the primary clock tree and connections, refer to ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263). #### 2.5.1.1. Dynamic Clock Control The Dynamic Clock Control (DCC), Quadrant Clock enable/disable feature allows internal logic control of the quadrant primary clock network. When a clock network is disabled, the clock signal is static and not toggle. All the logic fed by that clock will not toggle, reducing the overall power consumption of the device. The disable function will not create glitch and increase the clock latency to the primary clock network. This DCC controls the clock sources from the Primary CLOCK MIDMUX before they are fed to the Primary Center MUXs that drive the quadrant clock network. For more information about the DCC, refer to ECP5 and ECP5-5G sysClock PLL/DLL Design and Usage Guide (TN1263). Figure 2.11. ECP5/ECP5-5G DLL Top Level View (For LFE-45 and LFE-85) ### 2.8. sysMEM Memory ECP5/ECP5-5G devices contain a number of sysMEM Embedded Block RAM (EBR). The EBR consists of an 18 Kb RAM with memory core, dedicated input registers and output registers with separate clock and clock enable. Each EBR includes functionality to support true dual-port, pseudo dual-port, single-port RAM, ROM and FIFO buffers (via external PFUs). ### 2.8.1. sysMEM Memory Block The sysMEM block can implement single port, dual port or pseudo dual port memories. Each block can be used in a variety of depths and widths as listed in Table 2.6 on page 25. FIFOs can be implemented in sysMEM EBR blocks by implementing support logic with PFUs. The EBR block facilitates parity checking by supporting an optional parity bit for each data byte. EBR blocks provide byte-enable support for configurations with 18-bit and 36-bit data widths. For more information, refer to ECP5 and ECP5-5G Memory Usage Guide (TN1264). \*For 7:1 LVDS interface only. It is required to use PIO pair pins PIOA/B. Figure 2.20. Output Register Block on Left and Right Sides **Table 2.9. Output Block Port Description** | · · · · · · · · · · · · · · · · · · · | | | | | |---------------------------------------|--------|---------------------------------------------------------------------|--|--| | Name | Туре | Description | | | | Q | Output | High Speed Data Output | | | | D | Input | Data from core to output SDR register | | | | D[1:0]/D[3:0]/ D[6:0] | Input | Low Speed Data from device core to output DDR register | | | | RST | Input | Reset to the Output Block | | | | SCLK | Input | Slow Speed System Clock | | | | ECLK | Input | High Speed Edge Clock | | | | DQSW | Input | Clock from DQS control Block used to generate DDR memory DQS output | | | | DQSW270 | Input | Clock from DQS control Block used to generate DDR memory DQ output | | | ### 2.12. Tristate Register Block The tristate register block registers tristate control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output. In DDR operation used mainly for DDR memory interface can be implemented on the left and right sides of the device. Here two inputs feed the tristate registers clocked by both ECLK and SCLK. Figure 2.21 and Figure 2.22 show the Tristate Register Block functions on the device. For detailed description of the tristate register block modes and usage, refer to ECP5 and ECP5-5G High-Speed I/O Interface (TN1265). Figure 2.21. Tristate Register Block on Top Side © 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. ### 2.14. sysI/O Buffer Each I/O is associated with a flexible buffer referred to as a sysI/O buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysI/O buffers allow users to implement the wide variety of standards that are found in today's systems including LVDS, HSUL, BLVDS, SSTL Class I and II, LVCMOS, LVTTL, LVPECL, and MIPI. ### 2.14.1. sysI/O Buffer Banks ECP5/ECP5-5G devices have seven sysI/O buffer banks, two banks per side at Top, Left and Right, plus one at the bottom left side. The bottom left side bank (Bank 8) is a shared I/O bank. The I/Os in that bank contains both dedicated and shared I/O for sysConfig function. When a shared pin is not used for configuration, it is available as a user I/O. For LFE5-85 devices, there is an additional I/O bank (Bank 4) that is not available in other device in the family. In ECP5/ECP5-5G devices, the Left and Right sides are tailored to support high performance interfaces, such as DDR2, DDR3, LPDDR2, LPDDR3 and other high speed source synchronous standards. The banks on the Left and Right sides of the devices feature LVDS input and output buffers, data-width gearing, and DQSBUF block to support DDR2/3 and LPDDR2/3 interfaces. The I/Os on the top and bottom banks do not have LVDS input and output buffer, and gearing logic, but can use LVCMOS to emulate most of differential output signaling. Each sysIO bank has its own I/O supply voltage ( $V_{CCIO}$ ). In addition, the banks on the Left and Right sides of the device, have voltage reference input (shared I/O pin), VREF1 per bank, which allow it to be completely independent of each other. The $V_{REF}$ voltage is used to set the threshold for the referenced input buffers, such as SSTL. Figure 2.25 shows the seven banks and their associated supplies. In ECP5/ECP5-5G devices, single-ended output buffers and ratioed input buffers (LVTTL, and LVCMOS) are powered using $V_{\text{CCIO}}$ . LVTTL, LVCMOS33, LVCMOS25 and LVCMOS12 can also be set as fixed threshold inputs independent of $V_{\text{CCIO}}$ . Figure 2.25. ECP5/ECP5-5G Device Family Banks © 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice ### 2.14.4. On-Chip Programmable Termination The ECP5/ECP5-5G devices support a variety of programmable on-chip terminations options, including: - Dynamically switchable Single-Ended Termination with programmable resistor values of 50 $\Omega$ , 75 $\Omega$ , or 150 $\Omega$ . - Common mode termination of 100 $\Omega$ for differential inputs. Figure 2.26. On-Chip Termination See Table 2.12 for termination options for input modes. Table 2.12. On-Chip Termination Options for Input Modes | IO_TYPE | Terminate to V <sub>CCIO</sub> /2* | Differential Termination Resistor* | |-----------------|------------------------------------|------------------------------------| | LVDS25 | _ | 100 | | BLVDS25 | _ | 100 | | MLVDS | _ | 100 | | LVPECL33 | _ | 100 | | subLVDS | _ | 100 | | SLVS | _ | 100 | | HSUL12 | 50, 75, 150 | _ | | HSUL12D | _ | 100 | | SSTL135_I / II | 50, 75, 150 | _ | | SSTL135D_I / II | _ | 100 | | SSTL15_I / II | 50, 75, 150 | _ | | SSTL15D_I / II | _ | 100 | | SSTL18_I / II | 50, 75, 150 | _ | | SSTL18D_I / II | _ | 100 | #### \*Notes: TERMINATE to $V_{\text{CCIO}}/2$ (Single-Ended) and DIFFRENTIAL TERMINATION RESISTOR when turned on can only have one setting per bank. Only left and right banks have this feature. Use of TERMINATE to $V_{\text{CCIO}}/2$ and DIFFRENTIAL TERMINATION RESISTOR are mutually exclusive in an I/O bank. On-chip termination tolerance $\pm 20\%$ . Refer to ECP5 and ECP5-5G sysIO Usage Guide (TN1262) for on-chip termination usage and value ranges. ### 2.14.5. Hot Socketing ECP5/ECP5-5G devices have been carefully designed to ensure predictable behavior during power-up and power-down. During power-up and power-down sequences, the I/Os remain in tristate until the power supply voltage is high enough to ensure reliable operation. In addition, leakage into I/O pins is controlled within specified limits. See the Hot Socketing Specifications section on page 48. © 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. #### 2.15.3. SERDES Client Interface Bus The SERDES Client Interface (SCI) is an IP interface that allows the user to change the configuration thru this interface. This is useful when the user needs to fine-tune some settings, such as input and output buffer that need to be optimized based on the channel characteristics. It is a simple register configuration interface that allows SERDES/PCS configuration without power cycling the device. The Diamond design tools support all modes of the PCS. Most modes are dedicated to applications associated with a specific industry standard data protocol. Other more general purpose modes allow users to define their own operation. With these tools, the user can define the mode for each dual in a design. Popular standards such as 10 Gb Ethernet, x4 PCI Express and 4x Serial RapidIO can be implemented using IP (available through Lattice), with two duals (Four SERDES channels and PCS) and some additional logic from the core. The LFE5UM/LFE5UM5G devices support a wide range of protocols. Within the same dual, the LFE5UM/ LFE5UM5G devices support mixed protocols with semi-independent clocking as long as the required clock frequencies are integer x1, x2, or x11 multiples of each other. Table 2.15 lists the allowable combination of primary and secondary protocol combinations. ### 2.16. Flexible Dual SERDES Architecture The LFE5UM/LFE5UM5G SERDES architecture is a dual channel-based architecture. For most SERDES settings and standards, the whole dual (consisting of two SERDES channels) is treated as a unit. This helps in silicon area savings, better utilization, higher granularity on clock/SERDES channel and overall lower cost. However, for some specific standards, the LFE5UM/LFE5UM5G dual-channel architecture provides flexibility; more than one standard can be supported within the same dual. Table 2.15 lists the standards that can be mixed and matched within the same dual. In general, the SERDES standards whose nominal data rates are either the same or a defined subset of each other, can be supported within the same dual. The two Protocol columns of the table define the different combinations of protocols that can be implemented together within a Dual. | Protocol | | Protocol | |-----------------|------|-------------------| | PCI Express 1.1 | with | SGMII | | PCI Express 1.1 | with | Gigabit Ethernet | | CPRI-3 | with | CPRI-2 and CPRI-1 | | 3G-SDI | with | HD-SDI and SD-SDI | There are some restrictions to be aware of when using spread spectrum clocking. When a dual shares a PCI Express x1 channel with a non-PCI Express channel, ensure that the reference clock for the dual is compatible with all protocols within the dual. For example, a PCI Express spread spectrum reference clock is not compatible with most Gigabit Ethernet applications because of tight CTC ppm requirements. While the LFE5UM/LFE5UM5G architecture will allow the mixing of a PCI Express channel and a Gigabit Ethernet, or SGMII channel within the same dual, using a PCI Express spread spectrum clocking as the transmit reference clock will cause a violation of the Gigabit Ethernet, and SGMII transmit jitter specifications. For further information on SERDES, refer to ECP5 and ECP5-5G SERDES/PCS Usage Guide (TN1261). ### 2.17. IEEE 1149.1-Compliant Boundary Scan Testability All ECP5/ECP5-5G devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant Test Access Port (TAP). This allows functional testing of the circuit board on which the device is mounted through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port uses VCCIO8 for power supply. For more information, refer to ECP5 and ECP5-5G sysCONFIG Usage Guide (TN1260). 44 ### 3.10. Supply Current (Standby) Over recommended operating conditions. Table 3.8. ECP5/ECP5-5G Supply Current (Standby) | Symbol | Parameter | Device | Typical | Unit | |--------------------|--------------------------------------|---------------------------------------------------|---------|------| | | | LFE5U-12F/ LFE5U-25F/ LFE5UM-25F | 77 | mA | | | | LFE5UM5G-25F | 77 | mA | | | Cons Bourse Consult Consult | LFE5U-45F/ LFE5UM-45F | 116 | mA | | I <sub>CC</sub> | Core Power Supply Current | LFE5UM5G-45F | 116 | mA | | | | LFE5U-85F/ LFE5UM-85F | 212 | mA | | | | LFE5UM5G-85F | 212 | mA | | | | LFE5U-12F/ LFE5U-25F/ LFE5UM-25F/<br>LFE5UM5G-25F | 16 | mA | | I <sub>CCAUX</sub> | Auxiliary Power Supply Current | LFE5U-45F/ LFE5UM-45F/ LFE5UM5G-45F | 17 | mA | | | | LFE5U-85F/ LFE5UM-85F/ LFE5UM5G-85F | 26 | mA | | | Bank Power Supply Current (Per Bank) | LFE5U-12F/ LFE5U-25F/ LFE5UM-25F/<br>LFE5UM5G-25F | 0.5 | mA | | I <sub>CCIO</sub> | | LFE5U-45F/ LFE5UM-45F/ LFE5UM5G-45F | 0.5 | mA | | | | LFE5U-85F/ LFE5UM-85F/ LFE5UM5G-85F | 0.5 | mA | | | | LFE5UM-25F | 11 | mA | | | SERDES Power Supply Current (Per | LFE5UM5G-25F | 12 | mA | | | | LFE5UM-45F | 9.5 | mA | | I <sub>CCA</sub> | Dual) | LFE5UM5G-45F | 11 | mA | | | | LFE5UM-85F | 9.5 | mA | | | | LFE5UM5G-85F | 11 | mA | #### Notes: - For further information on supply current, see the list of technical documentation in Supplemental Information section on page 102. - Assumes all outputs are tristated, all inputs are configured as LVCMOS and held at the V<sub>CCIO</sub> or GND. - Frequency 0 Hz. - Pattern represents a "blank" configuration data file. - T<sub>J</sub> = 85 °C, power supplies at nominal voltage. - To determine the ECP5/ECP5-5G peak start-up current, use the Power Calculator tool in the Lattice Diamond Design Software. ### 3.12. sysI/O Recommended Operating Conditions Table 3.11. sysI/O Recommended Operating Conditions | Standard | | V <sub>CCIO</sub> | | | V <sub>REF</sub> (V) | | |------------------------------------------------------|-------|-------------------|-------|-------|----------------------|-------| | Standard | Min | Тур | Max | Min | Тур | Max | | LVCMOS33 <sup>1</sup> | 3.135 | 3.3 | 3.465 | _ | _ | _ | | LVCMOS33D <sup>3</sup> Output | 3.135 | 3.3 | 3.465 | _ | _ | _ | | LVCMOS25 <sup>1</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | LVCMOS18 | 1.71 | 1.8 | 1.89 | _ | _ | _ | | LVCMOS15 | 1.425 | 1.5 | 1.575 | _ | _ | _ | | LVCMOS12 <sup>1</sup> | 1.14 | 1.2 | 1.26 | _ | _ | _ | | LVTTL33 <sup>1</sup> | 3.135 | 3.3 | 3.465 | _ | _ | _ | | SSTL15_I, _II <sup>2</sup> | 1.43 | 1.5 | 1.57 | 0.68 | 0.75 | 0.9 | | SSTL18_I, _II <sup>2</sup> | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | | SSTL135_I, _II <sup>2</sup> | 1.28 | 1.35 | 1.42 | 0.6 | 0.675 | 0.75 | | HSUL12 <sup>2</sup> | 1.14 | 1.2 | 1.26 | 0.588 | 0.6 | 0.612 | | MIPI D-PHY LP Input <sup>3, 5</sup> | 1.425 | 1.5 | 1.575 | _ | _ | _ | | LVDS25 <sup>1, 3</sup> Output | 2.375 | 2.5 | 2.625 | _ | _ | _ | | subLVS <sup>3</sup> (Input only) | _ | _ | _ | _ | _ | _ | | SLVS <sup>3</sup> (Input only) | _ | _ | _ | _ | _ | _ | | LVDS25E <sup>3</sup> Output | 2.375 | 2.5 | 2.625 | _ | _ | _ | | MLVDS <sup>3</sup> Output | 2.375 | 2.5 | 2.625 | _ | _ | _ | | LVPECL33 <sup>1, 3</sup> Output | 3.135 | 3.3 | 3.465 | _ | _ | _ | | BLVDS25 <sup>1, 3</sup> Output | 2.375 | 2.5 | 2.625 | _ | _ | _ | | HSULD12D <sup>2, 3</sup> | 1.14 | 1.2 | 1.26 | _ | _ | | | SSTL135D_I, II <sup>2,3</sup> | 1.28 | 1.35 | 1.42 | _ | _ | _ | | SSTL15D_I, II <sup>2, 3</sup> | 1.43 | 1.5 | 1.57 | _ | _ | _ | | SSTL18D_I <sup>1, 2, 3</sup> , II <sup>1, 2, 3</sup> | 1.71 | 1.8 | 1.89 | _ | _ | _ | ### Notes: - 1. For input voltage compatibility, refer to ECP5 and ECP5-5G sysIO Usage Guide (TN1262). - 2. $V_{REF}$ is required when using Differential SSTL and HSUL to interface to DDR/LPDDR memories. - 3. These differential inputs use LVDS input comparator, which uses V<sub>CCAUX</sub> power - 4. All differential inputs and LVDS25 output are supported in the Left and Right banks only. Refer to ECP5 and ECP5-5G sysIO Usage Guide (TN1262) for details. - 5. MIPI D-PHY LP input can be implemented by powering VCCIO to 1.5V, and select MIPI LP primitive to meet MIPI Alliance spec on $V_{IH}$ and $V_{IL}$ . It can also be implemented as LVCMOS12 with VCCIO at 1.2V, which would meet $V_{IH}/V_{IL}$ spec on LVCOM12. ### 3.14.7. MLVDS25 The ECP5/ECP5-5G devices support the differential MLVDS standard. This standard is emulated using complementary LVCMOS outputs in conjunction with a parallel resistor across the driver outputs. The MLVDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3.4 is one possible solution for MLVDS standard implementation. Resistor values in the figure are industry standard values for 1% resistors. Figure 3.4. MLVDS25 (Multipoint Low Voltage Differential Signaling) Table 3.17. MLVDS25 DC Conditions | Parameter | Description | Тур | Unit | | |-------------------|--------------------------------|---------|---------|------| | Parameter | | Zo=50 Ω | Ζο=70 Ω | Onit | | V <sub>CCIO</sub> | Output Driver Supply (±5%) | 2.50 | 2.50 | V | | Z <sub>OUT</sub> | Driver Impedance | 10.00 | 10.00 | Ω | | R <sub>S</sub> | Driver Series Resistor (±1%) | 35.00 | 35.00 | Ω | | R <sub>TL</sub> | Driver Parallel Resistor (±1%) | 50.00 | 70.00 | Ω | | R <sub>TR</sub> | Receiver Termination (±1%) | 50.00 | 70.00 | Ω | | V <sub>OH</sub> | Output High Voltage | 1.52 | 1.60 | V | | V <sub>OL</sub> | Output Low Voltage | 0.98 | 0.90 | V | | V <sub>OD</sub> | Output Differential Voltage | 0.54 | 0.70 | V | | V <sub>CM</sub> | Output Common Mode Voltage | 1.25 | 1.25 | V | | I <sub>DC</sub> | DC Output Current | 21.74 | 20.00 | mA | Note: For input buffer, see LVDS Table 3.13 on page 55. #### 3.14.8. SLVS Scalable Low-Voltage Signaling (SLVS) is based on a point-to-point signaling method defined in the JEDEC JESD8-13 (SLVS-400) standard. This standard evolved from the traditional LVDS standard and relies on the advantage of its use of smaller voltage swings and a lower common-mode voltage. The 200 mV (400 mV p-p) SLVS swing contributes to a reduction in power. The ECP5/ECP5-5G devices can receive differential input up to 800 Mb/s with its LVDS input buffer. This LVDS input buffer is used to meet the SLVS input standard specified by the JEDEC standard. The SLVS output parameters are compared to ECP5/ECP5-5G LVDS input parameters, as listed in Table 3.18. Table 3.18. Input to SLVS | Parameter | ECP5/ECP5-5G LVDS Input | SLVS Output | Unit | |----------------------------|-------------------------|-------------|------| | Vcm (min) | 50 | 150 | mV | | Vcm (max) | 2350 | 250 | mV | | Differential Voltage (min) | 100 | 140 | mV | | Differential Voltage (max) | _ | 270 | mV | ECP5/ECP5-5G does not support SLVS output. However, SLVS output can be created using ECP5/ECP5-5G LVDS outputs by level shift to meet the low Vcm/Vod levels required by SLVS. Figure 3.5 shows how the LVDS output can be shifted external to meet SLVS levels. Figure 3.5. SLVS Interface ### 3.19. sysCLOCK PLL Timing Over recommended operating conditions. Table 3.23. sysCLOCK PLL Timing | Parameter | Descriptions | Conditions | Min | Max | Units | |--------------------------------|----------------------------------------------------------------------|----------------------------|-------|-------|------------| | f <sub>IN</sub> | Input Clock Frequency (CLKI, CLKFB) | _ | 8 | 400 | MHz | | f <sub>out</sub> | Output Clock Frequency (CLKOP, CLKOS) | _ | 3.125 | 400 | MHz | | f <sub>vco</sub> | PLL VCO Frequency | _ | 400 | 800 | MHz | | $f_{PFD}^3$ | Phase Detector Input Frequency | _ | 10 | 400 | MHz | | AC Characteris | stics | | | • | ' | | t <sub>DT</sub> | Output Clock Duty Cycle | _ | 45 | 55 | % | | t <sub>PH4</sub> | Output Phase Accuracy | _ | -5 | 5 | % | | | 2 | f <sub>OUT</sub> ≥ 100 MHz | _ | 100 | ps p-p | | | Output Clock Period Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.025 | UIPP | | . 1 | | f <sub>OUT</sub> ≥ 100 MHz | _ | 200 | ps p-p | | t <sub>OPJIT</sub> 1 | Output Clock Cycle-to-Cycle Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.050 | UIPP | | | Output Clock Phase Jitter | f <sub>PFD</sub> ≥ 100 MHz | _ | 200 | ps p-p | | | | f <sub>PFD</sub> < 100 MHz | _ | 0.011 | UIPP | | t <sub>SPO</sub> | Static Phase Offset | Divider ratio = integer | _ | 400 | ps p-p | | t <sub>W</sub> | Output Clock Pulse Width | At 90% or 10% | 0.9 | _ | ns | | t <sub>LOCK</sub> <sup>2</sup> | PLL Lock-in Time | _ | _ | 15 | ms | | t <sub>UNLOCK</sub> | PLL Unlock Time | _ | _ | 50 | ns | | | January Clark Deviced Litters | f <sub>PFD</sub> ≥ 20 MHz | _ | 1,000 | ps p-p | | t <sub>IPJIT</sub> | Input Clock Period Jitter | f <sub>PFD</sub> < 20 MHz | _ | 0.02 | UIPP | | t <sub>HI</sub> | Input Clock High Time | 90% to 90% | 0.5 | _ | ns | | t <sub>LO</sub> | Input Clock Low Time | 10% to 10% | 0.5 | _ | ns | | t <sub>RST</sub> | RST/ Pulse Width | _ | 1 | _ | ms | | t <sub>RSTREC</sub> | RST Recovery Time | _ | 1 | _ | ns | | t <sub>LOAD_REG</sub> | Min Pulse for CIB_LOAD_REG | _ | 10 | _ | ns | | t <sub>ROTATE-SETUP</sub> | Min time for CIB dynamic phase controls to be stable fore CIB_ROTATE | _ | 5 | _ | ns | | t <sub>ROTATE-WD</sub> | Min pulse width for CIB_ROTATE to maintain "0" or | _ | 4 | _ | VCO cycles | ### Notes: - 1. Jitter sample is taken over 10,000 samples for Periodic jitter, and 2,000 samples for Cycle-to-Cycle jitter of the primary PLL output with clean reference clock with no additional I/O toggling. - 2. Output clock is valid after $t_{\text{LOCK}}$ for PLL reset and dynamic delay adjustment. - 3. Period jitter and cycle-to-cycle jitter numbers are guaranteed for $f_{PFD} > 10$ MHz. For $f_{PFD} < 10$ MHz, the jitter numbers may not be met in certain conditions. ### 3.25.2. PCIe (5 Gb/s) - Preliminary AC and DC Characteristics Over recommended operating conditions. Table 3.31. PCIe (5 Gb/s) | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |-----------------------------------|-------------------------------------------------------------|------------------------------|--------|-----|--------|------------| | Transmit <sup>1</sup> | | | | | | • | | UI | Unit Interval | _ | 199.94 | 200 | 200.06 | ps | | B <sub>WTX-PKG-PLL2</sub> | Tx PLL bandwidth corresponding to PKGTX-PLL2 | _ | 5 | _ | 16 | MHz | | P <sub>KGTX-PLL2</sub> | Tx PLL Peaking | _ | _ | _ | 1 | dB | | V <sub>TX-DIFF-PP</sub> | Differential p-p Tx voltage swing | _ | 0.8 | _ | 1.2 | V, p-p | | V <sub>TX-DIFF-PP-LOW</sub> | Low power differential p-p Tx voltage swing | _ | 0.4 | _ | 1.2 | V, p-p | | V <sub>TX-DE-RATIO-3.5dB</sub> | Tx de-emphasis level ratio at 3.5dB | _ | 3 | _ | 4 | dB | | V <sub>TX-DE-RATIO-6dB</sub> | Tx de-emphasis level ratio at 6dB | _ | 5.5 | _ | 6.5 | dB | | T <sub>MIN-PULSE</sub> | Instantaneous lone pulse width | _ | | _ | _ | UI | | T <sub>TX-RISE-FALL</sub> | Transmitter rise and fall time | _ | | _ | _ | UI | | T <sub>TX-EYE</sub> | Transmitter Eye, including all jitter sources | _ | 0.75 | _ | _ | UI | | T <sub>TX-DJ</sub> | Tx deterministic jitter > 1.5 MHz | _ | - | _ | 0.15 | UI | | T <sub>TX-RJ</sub> | Tx RMS jitter < 1.5 MHz | _ | _ | _ | 3 | ps,<br>RMS | | T <sub>RF-MISMATCH</sub> | Tx rise/fall time mismatch | _ | _ | _ | | UI | | R <sub>LTX-DIFF</sub> | Tx Differential Return Loss, including | 50 MHz < freq <<br>1.25 GHz | 10 | _ | _ | dB | | 'LIX-DIFF | package and silicon | 1.25 GHz < freq<br>< 2.5 GHz | 8 | _ | _ | dB | | R <sub>LTX-CM</sub> | Tx Common Mode Return Loss, including package and silicon | 50 MHz < freq <<br>2.5 GHz | 6 | _ | _ | dB | | $Z_{TX-DIFF-DC}$ | DC differential Impedance | _ | _ | _ | 120 | Ω | | V <sub>TX-CM-AC-PP</sub> | Tx AC peak common mode voltage, peak-peak | _ | _ | _ | | mV,<br>p-p | | I <sub>TX-SHORT</sub> | Transmitter short-circuit current | _ | _ | _ | 90 | mA | | V <sub>TX-DC-CM</sub> | Transmitter DC common-mode voltage | _ | 0 | _ | 1.2 | ٧ | | V <sub>TX-IDLE-DIFF-DC</sub> | Electrical Idle Output DC voltage | _ | 0 | _ | 5 | mV | | V <sub>TX-IDLE-DIFF-AC-p</sub> | Electrical Idle Differential Output peak voltage | _ | _ | _ | | mV | | V <sub>TX-RCV-DETECT</sub> | Voltage change allowed during<br>Receiver Detect | _ | _ | _ | 600 | mV | | T <sub>TX-IDLE-MIN</sub> | Min. time in Electrical Idle | _ | 20 | _ | _ | ns | | T <sub>TX-IDLE-SET-TO-IDLE</sub> | Max. time from El Order Set to valid<br>Electrical Idle | _ | _ | _ | 8 | ns | | T <sub>TX-IDLE-TO-DIFF-DATA</sub> | Max. time from Electrical Idle to valid differential output | _ | _ | _ | 8 | ns | | L <sub>TX-SKEW</sub> | Lane-to-lane output skew | _ | _ | _ | | ps | ### 3.27. XAUI/CPRI LV E.30 Electrical and Timing Characteristics #### 3.27.1. AC and DC Characteristics Over recommended operating conditions. #### Table 3.33. Transmit | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |-------------------------------------|----------------------------------|-----------------|-----|-----|------|------| | $T_{RF}$ | Differential rise/fall time | 20% to 80% | _ | 80 | 1 | ps | | Z <sub>TX_DIFF_DC</sub> | Differential impedance | _ | 80 | 100 | 120 | Ω | | J <sub>TX_DDJ</sub> <sup>2, 3</sup> | Output data deterministic jitter | _ | | - | 0.17 | UI | | J <sub>TX_TJ</sub> 1, 2, 3 | Total output data jitter | _ | _ | - | 0.35 | UI | #### Notes: - 1. Total jitter includes both deterministic jitter and random jitter. - 2. Jitter values are measured with each CML output AC coupled into a 50 $\Omega$ impedance (100 $\Omega$ differential impedance). - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. Over recommended operating conditions. Table 3.34. Receive and Jitter Tolerance | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |----------------------------|-----------------------------------------------|------------------------------|------|-----|------|------| | RL <sub>RX_DIFF</sub> | Differential return loss | From 100 MHz<br>to 3.125 GHz | 10 | _ | _ | dB | | RL <sub>RX_CM</sub> | Common mode return loss | From 100 MHz<br>to 3.125 GHz | 6 | _ | _ | dB | | Z <sub>RX_DIFF</sub> | Differential termination resistance | _ | 80 | 100 | 120 | Ω | | J <sub>RX_DJ</sub> 1, 2, 3 | Deterministic jitter tolerance (peak-to-peak) | _ | _ | _ | 0.37 | UI | | J <sub>RX_RJ</sub> 1, 2, 3 | Random jitter tolerance (peak-to-peak) | _ | _ | _ | 0.18 | UI | | J <sub>RX_SJ</sub> 1, 2, 3 | Sinusoidal jitter tolerance (peak-to-peak) | _ | _ | _ | 0.10 | UI | | J <sub>RX_TJ</sub> 1, 2, 3 | Total jitter tolerance (peak-to-peak) | _ | _ | _ | 0.65 | UI | | T <sub>RX_EYE</sub> | Receiver eye opening | _ | 0.35 | _ | _ | UI | #### Notes: - 1. Total jitter includes deterministic jitter, random jitter and sinusoidal jitter. - 2. Jitter values are measured with each high-speed input AC coupled into a 50 $\Omega$ impedance. - 3. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. ### 3.28. CPRI LV E.24/SGMII(2.5Gbps) Electrical and Timing Characteristics ### 3.28.1. AC and DC Characteristics Table 3.35. Transmit | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------|----------------------------------|-----------------|-----|-----|------|------| | T <sub>RF</sub> <sup>1</sup> | Differential rise/fall time | 20% to 80% | 1 | 80 | - | ps | | Z <sub>TX_DIFF_DC</sub> | Differential impedance | _ | 80 | 100 | 120 | Ω | | J <sub>TX_DDJ</sub> 3, 4 | Output data deterministic jitter | _ | - | _ | 0.17 | UI | | J <sub>TX_TJ</sub> <sup>2, 3, 4</sup> | Total output data jitter | _ | _ | _ | 0.35 | UI | #### Notes: - Rise and Fall times measured with board trace, connector and approximately 2.5 pf load. - Total jitter includes both deterministic jitter and random jitter. The random jitter is the total jitter minus the actual deterministic jitter. - 3. Jitter values are measured with each CML output AC coupled into a 50 $\Omega$ impedance (100 $\Omega$ differential impedance). - 4. Jitter and skew are specified between differential crossings of the 50% threshold of the reference signal. # 3.30. SMPTE SD/HD-SDI/3G-SDI (Serial Digital Interface) Electrical and Timing Characteristics #### 3.30.1. AC and DC Characteristics #### Table 3.39. Transmit | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |--------------------------------------|---------------------------------|-----------------------|-----|-----|------|------| | BR <sub>SDO</sub> | Serial data rate | _ | 270 | _ | 2975 | Mb/s | | T <sub>JALIGNMENT</sub> <sup>2</sup> | Serial output jitter, alignment | 270 Mb/s <sup>6</sup> | _ | - | 0.2 | UI | | T <sub>JALIGNMENT</sub> <sup>2</sup> | Serial output jitter, alignment | 1485 Mb/s | _ | _ | 0.2 | UI | | T <sub>JALIGNMENT</sub> 1, 2 | Serial output jitter, alignment | 2970 Mb/s | _ | _ | 0.3 | UI | | T <sub>JTIMING</sub> | Serial output jitter, timing | 270 Mb/s <sup>6</sup> | _ | - | 0.2 | UI | | T <sub>JTIMING</sub> | Serial output jitter, timing | 1485 Mb/s | _ | _ | 1 | UI | | T <sub>JTIMING</sub> | Serial output jitter, timing | 2970 Mb/s | _ | _ | 2 | UI | #### Notes: - Timing jitter is measured in accordance with SMPTE serial data transmission standards. - 2. Jitter is defined in accordance with SMPTE RP1 184-1996 as: jitter at an equipment output in the absence of input jitter. - 3. All Tx jitter are measured at the output of an industry standard cable driver, with the Lattice SERDES device configured to 50 Ω output impedance connecting to the external cable driver with differential signaling. - 4. The cable driver drives: RL=75 $\Omega$ , AC-coupled at 270, 1485, or 2970 Mb/s. - 5. All LFE5UM/LFE5UM5G devices are compliant with all SMPTE compliance tests, except 3G-SDI Level-A pathological compliance pattern test. - 6. 270 Mb/s is supported with Rate Divider only. #### Table 3.40. Receive | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |-------------------|------------------------|-----------------|-----|-----|------|------| | BR <sub>SDI</sub> | Serial input data rate | _ | 270 | _ | 2970 | Mb/s | #### Table 3.41. Reference Clock | Symbol | Description | Test Conditions | Min | Тур | Max | Unit | |-------------------|------------------------------|-----------------|-----|-----|-------|------| | F <sub>VCLK</sub> | Video output clock frequency | 1 | 54 | - | 148.5 | MHz | | DC <sub>V</sub> | Duty cycle, video clock | _ | 45 | 50 | 55 | % | **Note**: SD-SDI (270 Mb/s) is supported with Rate Divider only. For Single Rate: Reference Clock = 54 MHz and Rate Divider = /2. For Tri-Rate: Reference Clock = 148.5 MHz and Rate Divider = /11. © 2014-2018 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Figure 3.22. Master SPI Configuration Waveforms ### 3.32. JTAG Port Timing Specifications Over recommended operating conditions. **Table 3.43. JTAG Port Timing Specifications** | Symbol | Parameter | Min | Max | Units | |----------------------|--------------------------------------------------------------------|-----|-----|-------| | f <sub>MAX</sub> | TCK clock frequency | | 25 | MHz | | t <sub>BTCPH</sub> | TCK [BSCAN] clock pulse width high | 20 | _ | ns | | t <sub>BTCPL</sub> | TCK [BSCAN] clock pulse width low | 20 | _ | ns | | t <sub>BTS</sub> | TCK [BSCAN] setup time | 10 | _ | ns | | t <sub>BTH</sub> | TCK [BSCAN] hold time | 8 | _ | ns | | t <sub>BTRF</sub> | TCK [BSCAN] rise/fall time | | _ | mV/ns | | t <sub>BTCO</sub> | TAP controller falling edge of clock to valid output | | 10 | ns | | t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable | | 10 | ns | | t <sub>BTCOEN</sub> | TAP controller falling edge of clock to valid enable | | 10 | ns | | t <sub>BTCRS</sub> | BSCAN test capture register setup time | 8 | _ | ns | | t <sub>BTCRH</sub> | BSCAN test capture register hold time | 25 | _ | ns | | t <sub>BUTCO</sub> | BSCAN test update register, falling edge of clock to valid output | | 25 | ns | | t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | | 25 | ns | | t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable | _ | 25 | ns | ## 4. Pinout Information ### 4.1. Signal Descriptions | 4.1. Signal Descriptions | | Description. | |---------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal Name | I/O | Description | | General Purpose | I | [ [ [ ] [ ] [ ] [ ] [ ] [ ] [ ] [ ] [ ] | | P[L/R] [Group Number]_[A/B/C/D] | 1/0 | [L/R] indicates the L (Left), or R (Right) edge of the device. [Group Number] indicates the PIO [A/B/C/D] group. [A/B/C/D] indicates the PIO within the PIC to which the pad is connected. Some of these user-programmable pins are shared with special function pins. These pins, when not used as special purpose pins, can be programmed as I/Os for user logic. During configuration the user-programmable I/Os are tristated with an internal pull-down resistor enabled. If any pin is not used (or not bonded to a package pin), it is tristated and default to have pull-down enabled after configuration. PIO A and B are grouped as a pair, and PIO C and D are group as a pair. Each pair supports true LVDS differential input buffer. Only PIO A and B pair supports true LVDS differential output buffer. Each A/B and C/D pair supports programmable on/off differential input termination of 100 Ω. | | P[T/B][Group Number]_[A/B] | 1/0 | [T/B] indicates the T (top) or B (bottom) edge of the device. [Group Number] indicates the PIO [A/B] group. [A/B] indicates the PIO within the PIC to which the pad is connected. Some of these user-programmable pins are shared with sysConfig pins. These pins, when not used as configuration pins, can be programmed as I/Os for user logic. During configuration, the pins not used in configuration are tristated with an internal pull-down resistor enabled. If any pin is not used (or not bonded to a package pin), it is tristated and default to have pull-down enabled after configuration. PIOs on top and bottom do not support differential input signaling or true LVDS output signaling, but it can support emulated differential output buffer. PIO A/B forms a pair of emulated differential output buffer. | | GSRN | ı | Global RESET signal (active low). Any I/O pin can be GSRN. | | NC NC | _ | No connect. | | RESERVED | _ | This pin is reserved and should not be connected to anything on the board. | | GND | _ | Ground. Dedicated pins. | | V <sub>cc</sub> | _ | Power supply pins for core logic. Dedicated pins. V <sub>CC</sub> = 1.1 V (ECP5), 1.2 V (ECP5UM5G) | | Vccaux | _ | Auxiliary power supply pin. This dedicated pin powers all the differential and referenced input buffers. $V_{\text{CCAUX}} = 2.5 \text{ V}$ . | | V <sub>CCIOx</sub> | _ | Dedicated power supply pins for I/O bank x. V <sub>CCIO8</sub> is used for configuration and JTAG. | | VREF1_x | _ | Reference supply pins for I/O bank x. Pre-determined shared pin in each bank are assigned as VREF1 input. When not used, they may be used as I/O pins. | | PLL, DLL and Clock Functions | | | | [LOC][_GPLL[T, C]_IN | I | General Purpose PLL (GPLL) input pads: [LOC] = ULC, LLC, URC and LRC, T = true and C = complement. These pins are shared I/O pins. When not configured as GPLL input pads, they can be used as general purpose I/O pins. | | GR_PCLK[Bank][num] | I | General Routing Signals in Banks 0, 1, 2, 3, 4, 6 and 7. There are two in each bank ([num] = 0, 1). Refer to ECP5 sysClock PLL/DLL Design and Usage Guide (TN1263). These pins are shared I/O pins. When not configured as GR pins, they can be used as general purpose I/O pins. | | PCLK[T/C][Bank]_[num] | I/O | General Purpose Primary CLK pads: [T/C] = True/Complement, [Bank] = (0, 1, 2, 3, 6 and 7). There are two in each bank ([num] = 0, 1). These are shared I/O pins. When not configured as PCLK pins, they can be used as general purpose I/O pins. | ### 5. Ordering Information ### 5.1. ECP5/ECP5-5G Part Number Description