# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | 56800EX                                                               |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 100MHz                                                                |
| Connectivity               | CANbus, I <sup>2</sup> C, LINbus, SCI, SPI                            |
| Peripherals                | Brown-out Detect/Reset, DMA, LVD, POR, PWM, WDT                       |
| Number of I/O              | 86                                                                    |
| Program Memory Size        | 256KB (256K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 2K x 8                                                                |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                             |
| Data Converters            | A/D 16x12b, 16x16b; D/A 1x12b                                         |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 100-LQFP                                                              |
| Supplier Device Package    | 100-LQFP (14x14)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc56f84789vll |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1 | Over  | view                                              | 4  |
|---|-------|---------------------------------------------------|----|
|   | 1.1   | MC56F844x/5x/7x Product Family                    | 4  |
|   | 1.2   | 56800EX 32-bit Digital Signal Controller Core     | 5  |
|   | 1.3   | Operation Parameters                              | 6  |
|   | 1.4   | On-Chip Memory and Memory Protection              | 6  |
|   | 1.5   | Interrupt Controller                              | 7  |
|   | 1.6   | Peripheral highlights                             | 7  |
|   | 1.7   | Block Diagrams                                    | 13 |
| 2 | Sign  | al groups                                         | 16 |
| 3 | Orde  | aring parts                                       | 16 |
|   | 3.1   | Determining valid orderable parts                 | 16 |
| 4 | Part  | identification                                    | 16 |
|   | 4.1   | Description                                       | 17 |
|   | 4.2   | Format                                            | 17 |
|   | 4.3   | Fields                                            | 17 |
|   | 4.4   | Example                                           | 17 |
| 5 | Tern  | ninology and guidelines                           | 18 |
|   | 5.1   | Definition: Operating requirement                 | 18 |
|   | 5.2   | Definition: Operating behavior                    | 18 |
|   | 5.3   | Definition: Attribute                             | 19 |
|   | 5.4   | Definition: Rating                                | 19 |
|   | 5.5   | Result of exceeding a rating                      | 19 |
|   | 5.6   | Relationship between ratings and operating        |    |
|   |       | requirements                                      | 20 |
|   | 5.7   | Guidelines for ratings and operating requirements | 20 |
|   | 5.8   | Definition: Typical value                         | 21 |
|   | 5.9   | Typical value conditions                          | 22 |
| 6 | Ratir | ngs                                               | 22 |

|    | 6.1   | Thermal handling ratings22                   |
|----|-------|----------------------------------------------|
|    | 6.2   | Moisture handling ratings22                  |
|    | 6.3   | ESD handling ratings22                       |
|    | 6.4   | Voltage and current operating ratings23      |
| 7  | Gene  | eral24                                       |
|    | 7.1   | General Characteristics24                    |
|    | 7.2   | AC Electrical Characteristics25              |
|    | 7.3   | Nonswitching electrical specifications26     |
|    | 7.4   | Switching specifications31                   |
|    | 7.5   | Thermal specifications32                     |
| 8  | Perip | heral operating requirements and behaviors34 |
|    | 8.1   | Core modules                                 |
|    | 8.2   | System modules35                             |
|    | 8.3   | Clock modules                                |
|    | 8.4   | Memories and memory interfaces               |
|    | 8.5   | Analog41                                     |
|    | 8.6   | PWMs and timers50                            |
|    | 8.7   | Communication interfaces51                   |
| 9  | Desię | gn Considerations57                          |
|    | 9.1   | Thermal Design Considerations57              |
|    | 9.2   | Electrical Design Considerations             |
| 10 | Obta  | ining package dimensions60                   |
| 11 | Pinou | ut60                                         |
|    | 11.1  | Signal Multiplexing and Pin Assignments60    |
|    | 11.2  | Pinout diagrams63                            |
| 12 | Prod  | uct Documentation67                          |
| 13 | Revis | sion History67                               |

# **1** Overview

# 1.1 MC56F844x/5x/7x Product Family

The following table highlights major features, including features that differ among members of the family. Features not listed are shared by all members of the family.

| Part MC56F84                                           |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |
|--------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Number                                                 | 789                | 786                | 769                | 766                | 763                | 553                | 550                | 543                | 540                | 587                | 585                | 567                | 565                | 462                | 452                | 451                | 442                | 441                |
| Core freq.<br>(MHz)                                    | 100                | 100                | 100                | 100                | 100                | 80                 | 80                 | 80                 | 80                 | 80                 | 80                 | 80                 | 80                 | 60                 | 60                 | 60                 | 60                 | 60                 |
| Flash<br>memory<br>(KB)                                | 256                | 256                | 128                | 128                | 128                | 96                 | 96                 | 64                 | 64                 | 256                | 256                | 128                | 128                | 128                | 96                 | 96                 | 64                 | 64                 |
| FlevNVM/<br>FlexRAM<br>(KB)                            | 32/2               | 32/2               | 32/2               | 32/2               | 32/2               | 32/2               | 32/2               | 32/2               | 32/2               | 32/2               | 32/2               | 32/2               | 32/2               | 32/2               | 32/2               | 32/2               | 32/2               | 32/2               |
| Total flash<br>memory<br>(KB) <sup>1</sup>             | 288                | 288                | 160                | 160                | 160                | 128                | 128                | 96                 | 96                 | 288                | 288                | 160                | 160                | 160                | 128                | 128                | 96                 | 96                 |
| RAM (KB)                                               | 32                 | 32                 | 24                 | 24                 | 24                 | 16                 | 16                 | 8                  | 8                  | 32                 | 32                 | 24                 | 24                 | 24                 | 16                 | 16                 | 8                  | 8                  |
| Memory<br>resource<br>protection                       | Yes                |
| External<br>Watchdog                                   | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  | 1                  |
| 12-bit<br>Cyclic ADC<br>channels                       | 2x8<br>(300<br>ns) | 2x8<br>(300<br>ns) | 2x8<br>(300<br>ns) | 2x8<br>(300<br>ns) | 2x8<br>(300<br>ns) | 2x8<br>(300<br>ns) | 2x5<br>(300<br>ns) | 2x8<br>(300<br>ns) | 2x5<br>(300<br>ns) | 2x8<br>(600<br>ns) | 2x8<br>(600<br>ns) | 2x8<br>(600<br>ns) | 2x8<br>(600<br>ns) | 2x8<br>(600<br>ns) | 2x8<br>(600<br>ns) | 2x5<br>(600<br>ns) | 2x8<br>(600<br>ns) | 2x5<br>(600<br>ns) |
| 16-bit SAR<br>ADC (with<br>Temp<br>Sensor)<br>channels | 1x<br>16           | 1x<br>10           | 1x<br>16           | 1x<br>10           | 1x8                | 1x8                | 0                  | 1x8                | 0                  | 1x<br>16           | 1x<br>10           | 1x<br>16           | 1x<br>10           | 0                  | 1x8                | 0                  | 1x8                | 0                  |
| PWMA<br>with input<br>capture:                         |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |
| High-<br>resolution<br>channels                        | 1x8                | 1x8                | 1x8                | 1x8                | 1x8                | 1x8                | 1x6                | 1x8                | 1x6                | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |
| Standard<br>channels                                   | 4                  | 1                  | 4                  | 1                  | 1                  | 1                  | 0                  | 1                  | 0                  | 2x<br>12           | 1x<br>12,<br>1x9   | 2x<br>12           | 1x<br>12,<br>1x9   | 1x9                | 1x9                | 1x6                | 1x9                | 1x6                |

Table continues on the next page ...

- Support for simultaneous and software triggering conversions
- Support for multi-triggering mode with a programmable number of conversions on each trigger
- Each ADC has ability to scan and store up to 8 conversion results
- Current injection protection

## 1.6.3 Inter-Module Crossbar and AND-OR-INVERT logic

- Provides generalized connections between and among on-chip peripherals: ADCs, 12-bit DAC, Comparators, Quad Timers, eFlexPWMs, PDBs, EWM, Quadrature Decoder, and select I/O pins
- User-defined input/output pins for all modules connected to crossbar
- DMA request and interrupt generation from crossbar
- Write-once protection for all registers
- AND-OR-INVERT function that provides a universal Boolean function generator using a four-term sum-of-products expression, with each product term containing true or complement values of the four selected inputs (A, B, C, D).

### 1.6.4 Comparator

- Full rail-to-rail comparison range
- Support for high speed mode and low speed mode
- Selectable input source includes external pins and internal DACs
- Programmable output polarity
- 6-bit programmable DAC as voltage reference per comparator
- Three programmable hysteresis levels
- Selectable interrupt on rising edge, falling edge, or toggle of comparator output

# 1.6.5 12-bit Digital-to-Analog Converter

- 12-bit resolution
- Powerdown mode
- Automatic mode allows the DAC to automatically generate pre-programmed output waveforms including square, triangle, and sawtooth waveforms for applications such as slope compensation
- Programmable period, update rate, and range
- Output can be routed to an internal comparator, ADC, or optionally off chip

- Option to transpose input data or output data (CRC result) bitwise or bytewise,<sup>1</sup> which is required for certain CRC standards
- Option for inversion of final CRC result

# 1.6.16 General Purpose I/O (GPIO)

- 5 V tolerance
- Individual control of peripheral mode or GPIO mode for each pin
- Programmable push-pull or open drain output
- Configurable pullup or pulldown on all input pins
- All pins except JTAG and RESETB pins default to be GPIO inputs
- 2 mA / 9 mA source/sink capability
- Controllable output slew rate

# 1.7 Block Diagrams

The 56800EX core is based on a modified dual Harvard-style architecture consisting of three execution units operating in parallel, allowing as many as six operations per instruction cycle. The MCU-style programming model and optimized instruction set allow straightforward generation of efficient, compact DSP and control code. The instruction set is also highly efficient for C compilers to enable rapid development of optimized control applications.

The device's basic architecture appears in Figure 1 and Figure 2. Figure 1 illustrates how the 56800EX system buses communicate with internal memories and the IPBus interface and the internal connections among each unit of the 56800EX core. Figure 2 shows the peripherals and control blocks connected to the IPBus bridge. See the specific device's Reference Manual for details.

<sup>1.</sup> A bytewise transposition is not possible when accessing the CRC data register via 8-bit accesses. In this case, user software must perform the bytewise transposition.

**Clock sources** 



Figure 1. 56800EX Basic Block Diagram



Figure 2. System Diagram

# 4.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

# 4.2 Format

Part numbers for this device have the following format: Q 56F8 4 C F P T PP N

# 4.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description                                                             | Values                                                                                                      |
|-------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| Q     | Qualification status                                                    | <ul> <li>MC = Fully qualified, general market flow</li> <li>PC = Prequalification</li> </ul>                |
| 56F8  | DSC family with flash memory and DSP56800/<br>DSP56800E/DSP56800EX core | • 56F8                                                                                                      |
| 4     | DSC subfamily                                                           | • 4                                                                                                         |
| С     | Maximum CPU frequency (MHz)                                             | <ul> <li>4 = 60 MHz</li> <li>5 = 80 MHz</li> <li>7 = 100 MHz</li> </ul>                                     |
| F     | Primary program flash memory size                                       | <ul> <li>4 = 64 KB</li> <li>5 = 96 KB</li> <li>6 = 128 KB</li> <li>8 = 256 KB</li> </ul>                    |
| P     | Pin count                                                               | <ul> <li>0 and 1 = 48</li> <li>2 and 3 = 64</li> <li>4, 5, and 6 = 80</li> <li>7, 8, and 9 = 100</li> </ul> |
| Т     | Temperature range (°C)                                                  | • V = -40 to 105                                                                                            |
| PP    | Package identifier                                                      | <ul> <li>LF = 48LQFP</li> <li>LH = 64LQFP</li> <li>LK = 80LQFP</li> <li>LL = 100LQFP</li> </ul>             |
| Ν     | Packaging type                                                          | <ul> <li>R = Tape and reel</li> <li>(Blank) = Trays</li> </ul>                                              |

Terminology and guidelines

# 5.5 Result of exceeding a rating



# 5.6 Relationship between ratings and operating requirements



# 5.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

# 5.8 Definition: Typical value

A *typical value* is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

# 5.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol | Description                                    | Min. | Тур. | Max. | Unit |
|--------|------------------------------------------------|------|------|------|------|
|        | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

### 5.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



# 6.3 ESD handling ratings

Although damage from electrostatic discharge (ESD) is much less common on these devices than on early CMOS circuits, use normal handling precautions to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage.

All ESD testing is in conformity with AEC-Q100 Stress Test Qualification. During the device qualification ESD stresses were performed for the human body model (HBM), the machine model (MM), and the charge device model (CDM).

All latch-up testing is in conformity with AEC-Q100 Stress Test Qualification.

A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

| Characteristic <sup>1</sup>                      | Min   | Max   | Unit |
|--------------------------------------------------|-------|-------|------|
| ESD for Human Body Model (HBM)                   | -2000 | +2000 | V    |
| ESD for Machine Model (MM)                       | -200  | +200  | V    |
| ESD for Charge Device Model (CDM)                | -500  | +500  | V    |
| Latch-up current at TA= 85°C (I <sub>LAT</sub> ) | -100  | +100  | mA   |

Table 3. ESD/Latch-up Protection

1. Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted.

# 6.4 Voltage and current operating ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 4 may affect device reliability or cause permanent damage to the device.

|                                                        | -                  |                    |      | -   |      |
|--------------------------------------------------------|--------------------|--------------------|------|-----|------|
| Characteristic                                         | Symbol             | Notes <sup>1</sup> | Min  | Max | Unit |
| Supply Voltage Range                                   | V <sub>DD</sub>    |                    | -0.3 | 4.0 | V    |
| Analog Supply Voltage Range                            | V <sub>DDA</sub>   |                    | -0.3 | 4.0 | V    |
| ADC High Voltage Reference                             | V <sub>REFHx</sub> |                    | -0.3 | 4.0 | V    |
| Voltage difference V <sub>DD</sub> to V <sub>DDA</sub> | ΔV <sub>DD</sub>   |                    | -0.3 | 0.3 | V    |
| Voltage difference V <sub>SS</sub> to V <sub>SSA</sub> | $\Delta V_{SS}$    |                    | -0.3 | 0.3 | V    |

Table continues on the next page...

General

| Characteristic                                                               | Symbol                       | Notes <sup>1</sup> | Min  | Max   | Unit |
|------------------------------------------------------------------------------|------------------------------|--------------------|------|-------|------|
| Digital Input Voltage Range                                                  | V <sub>IN</sub>              | Pin Group 1        | -0.3 | 5.5   | V    |
| RESET Input Voltage Range                                                    | V <sub>IN_RESET</sub>        | Pin Group 2        | -0.3 | 4.0   | V    |
| Oscillator Input Voltage Range                                               | V <sub>OSC</sub>             | Pin Group 4        | -0.4 | 4.0   | V    |
| Analog Input Voltage Range                                                   | V <sub>INA</sub>             | Pin Group 3        | -0.3 | 4.0   | V    |
| Input clamp current, per pin $(V_{IN} < V_{SS} - 0.3 V)^{2, 3}$              | V <sub>IC</sub>              |                    | _    | -5.0  | mA   |
| Output clamp current, per pin <sup>4</sup>                                   | V <sub>OC</sub>              |                    | _    | ±20.0 | mA   |
| Contiguous pin DC injection current—regional limit sum of 16 contiguous pins | I <sub>ICont</sub>           |                    | -25  | 25    | mA   |
| Output Voltage Range (normal push-pull mode)                                 | V <sub>OUT</sub>             | Pin Group 1, 2     | -0.3 | 4.0   | V    |
| Output Voltage Range (open drain mode)                                       | V <sub>OUTOD</sub>           | Pin Group 1        | -0.3 | 5.5   | V    |
| RESET Output Voltage Range                                                   | V <sub>OUTOD_RE</sub><br>Set | Pin Group 2        | -0.3 | 4.0   | V    |
| DAC Output Voltage Range                                                     | V <sub>OUT_DAC</sub>         | Pin Group 5        | -0.3 | 4.0   | V    |
| Ambient Temperature Industrial                                               | T <sub>A</sub>               |                    | -40  | 105   | °C   |
| Storage Temperature Range (Extended Industrial)                              | T <sub>STG</sub>             |                    | -55  | 150   | °C   |
|                                                                              |                              |                    |      |       |      |

#### Table 4. Absolute Maximum Ratings ( $V_{SS} = 0 V$ , $V_{SSA} = 0 V$ ) (continued)

#### 1. Default Mode

- Pin Group 1: GPIO, TDI, TDO, TMS, TCK
- Pin Group 2: RESET
- Pin Group 3: ADC and Comparator Analog Inputs
- Pin Group 4: XTAL, EXTAL
- Pin Group 5: DAC analog output
- 2. Continuous clamp current
- 3. All 5 volt tolerant digital I/O pins are internally clamped to VSS through a ESD protection diode. There is no diode connection to VDD. If VIN greater than VDIO\_MIN (=VSS-0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed then a current limiting resistor is required.
- 4. I/O is configured as push-pull mode.

# 7 General

# 7.1 General Characteristics

The device is fabricated in high-density, low-power CMOS with 5 V-tolerant TTLcompatible digital inputs, except for the RESET pin which is 3.3 V only. The term "5 Vtolerant" refers to the capability of an I/O pin, built on a 3.3 V-compatible process technology, to withstand a voltage up to 5.5 V without damaging the device.

5 V-tolerant I/O is desirable because many systems have a mixture of devices designed for 3.3 V and 5 V power supplies. In such systems, a bus may carry both 3.3 V- and 5 V- compatible I/O voltage levels (a standard 3.3 V I/O is designed to receive a maximum

voltage of 3.3 V  $\pm$  10% during normal operation without causing damage). This 5 V– tolerant capability therefore offers the power savings of 3.3 V I/O levels combined with the ability to receive 5 V levels without damage.

Absolute maximum ratings in Table 4 are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond these ratings may affect device reliability or cause permanent damage to the device.

Unless otherwise stated, all specifications within this chapter apply over the temperature range of -40°C to 105°C ambient temperature over the following supply ranges: VSS = VSSA = 0 V, VDD = VDDA = 3.0 V to 3.6 V, CL  $\leq$  50 pF, f<sub>OP</sub> = 100 MHz.

### CAUTION

This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum-rated voltages to this highimpedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level.

# 7.2 AC Electrical Characteristics

Tests are conducted using the input levels specified in Table 7. Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured between the 10% and 90% points, as shown in Figure 3.



The midpoint is  $V_{IL} + (V_{IH} - V_{IL})/2$ .

### Figure 3. Input Signal Measurement References

Figure 4 shows the definitions of the following signal states:

- Active state, when a bus or signal is driven, and enters a low impedance state
- Tri-stated, when a bus or signal is placed in a high impedance state
- Data Valid state, when a signal level has reached  $V_{OL}$  or  $V_{OH}$
- Data Invalid state, when a signal level is in transition between  $V_{OL}$  and  $V_{OH}$

| Table 12. | Switching | Timing ( | (continued) |
|-----------|-----------|----------|-------------|
|-----------|-----------|----------|-------------|

| Symbol | Description                                                                                       | Min | Max  | Unit | Notes |
|--------|---------------------------------------------------------------------------------------------------|-----|------|------|-------|
|        | Port rise and fall time (low drive strength). Slew disabled . 2.7 $\leq V_{\text{DD}} \leq 3.6 V$ | 8.2 | 17.8 | ns   | 4     |
|        | Port rise and fall time (low drive strength). Slew enabled . 2.7 $\leq V_{DD} \leq 3.6V$          | 3.2 | 9.2  | ns   | 4     |

1. Applies to a pin only when it is configured as GPIO and configured to cause an interrupt by appropriately programming GPIOn\_IPOLR and GPIOn\_IENR.

2. The greater synchronous and asynchronous timing must be met.

3. 75 pF load

4. 15 pF load

# 7.5 Thermal specifications

### 7.5.1 Thermal operating requirements

#### Table 13. Thermal operating requirements

| Symbol         | Description                               | Min. | Max. | Unit |
|----------------|-------------------------------------------|------|------|------|
| TJ             | Die junction temperature                  | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature (extended industrial) | -40  | 105  | °C   |

### 7.5.2 Thermal attributes

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To account for  $P_{I/O}$  in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  is very small.

See Thermal Design Considerations for more detail on thermal design considerations.

| Board type           | Symbol           | Description                                                                 | 64 LQFP | 80 LQFP | 100 LQFP | Unit | Notes |
|----------------------|------------------|-----------------------------------------------------------------------------|---------|---------|----------|------|-------|
| Single-layer<br>(1s) | R <sub>θJA</sub> | Thermal<br>resistance,<br>junction to<br>ambient<br>(natural<br>convection) | 64      | 55      | 62       | °C/W | 1, 2  |

Table continues on the next page ...

| Board type           | Symbol            | Description                                                                                                              | 64 LQFP | 80 LQFP | 100 LQFP | Unit | Notes |
|----------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------|---------|---------|----------|------|-------|
| Four-layer<br>(2s2p) | R <sub>0JA</sub>  | Thermal<br>resistance,<br>junction to<br>ambient<br>(natural<br>convection)                                              | 46      | 40      | 49       | °C/W | 1, 3  |
| Single-layer<br>(1s) | R <sub>θJMA</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200<br>ft./min. air<br>speed)                                          | 52      | 44      | 52       | °C/W | 1,3   |
| Four-layer<br>(2s2p) | R <sub>ejma</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200<br>ft./min. air<br>speed)                                          | 39      | 34      | 43       | °C/W | 1,3   |
| _                    | R <sub>θJB</sub>  | Thermal<br>resistance,<br>junction to<br>board                                                                           | 28      | 24      | 35       | °C/W | 4     |
| _                    | R <sub>θJC</sub>  | Thermal<br>resistance,<br>junction to<br>case                                                                            | 15      | 12      | 17       | °C/W | 5     |
|                      | Ψ <sub>JT</sub>   | Thermal<br>characterizati<br>on parameter,<br>junction to<br>package top<br>outside<br>center<br>(natural<br>convection) | 3       | 3       | 3        | °C/W | 6     |

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air) with the single layer board horizontal. For the LQFP, the board meets the JESD51-3 specification.
- 3. Determined according to JEDEC Standard JESD51-6, *Integrated Circuits Thermal Test Method Environmental Conditions Forced Convection (Moving Air)* with the board horizontal.
- 4. Determined according to JEDEC Standard JESD51-8, *Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board*. Board temperature is measured on the top surface of the board near the package.
- 5. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 6. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).

# 8.3.4 Relaxation Oscillator Timing

 Table 20.
 Relaxation Oscillator Electrical Specifications

| Characteristic                                                                  | Symbol | Min          | Тур     | Max          | Unit |
|---------------------------------------------------------------------------------|--------|--------------|---------|--------------|------|
| 8 MHz Output Frequency <sup>1</sup>                                             |        |              |         |              |      |
| RUN Mode<br>• 0°C to 105°C<br>• -40°C to 105°C                                  |        | 7.84<br>7.76 | 8       | 8.16<br>8.24 | MHz  |
| Standby Mode (IRC trimmed @ 8 MHz)<br>• -40°C to 105°C                          |        | 266.8        | 402     | 554.3        | kHz  |
| 8 MHz Frequency Variation                                                       |        |              |         |              |      |
| RUN Mode                                                                        |        |              |         |              |      |
| Due to temperature<br>• 0°C to 105°C                                            |        |              | +/- 1.5 | +/-2         | %    |
| <ul> <li>-40°C to 105°C</li> </ul>                                              |        |              | +/- 1.5 | +/-3         |      |
| 32 kHz Output Frequency <sup>2</sup>                                            |        |              |         |              |      |
| RUN Mode<br>• -40°C to 105°C                                                    |        |              |         |              |      |
|                                                                                 |        | 30.1         | 32      | 33.9         | kHz  |
| 32 kHz Output Frequency Variation                                               |        |              |         |              |      |
| RUN Mode                                                                        |        |              |         |              |      |
| Due to temperature<br>• -40°C to 105°C                                          |        |              | +/-2.5  | +/-4         | %    |
| Stabilization Time                                                              | tstab  |              |         |              |      |
| <ul> <li>8 MHz output<sup>3</sup></li> <li>32 kHz output<sup>4</sup></li> </ul> |        |              | 0.12    | 0.4          | μs   |
|                                                                                 |        |              | 14.4    | 16.2         |      |
| Output Duty Cycle                                                               |        | 48           | 50      | 52           | %    |

1. Frequency after application of 8 MHz trim

2. Frequency after application of 32 kHz trim

3. Standby to run mode transition

4. Power down to run mode transition

# 8.6.2 Quad Timer Timing

Parameters listed are guaranteed by design.

| Characteristic               | Symbol            | Min <sup>1</sup> | Max | Unit | See Figure |
|------------------------------|-------------------|------------------|-----|------|------------|
| Timer input period           | P <sub>IN</sub>   | 2T + 6           | —   | ns   | Figure 14  |
| Timer input high/low period  | P <sub>INHL</sub> | 1T + 3           | _   | ns   | Figure 14  |
| Timer output period          | P <sub>OUT</sub>  | 20               | _   | ns   | Figure 14  |
| Timer output high/low period | POUTHL            | 10               | _   | ns   | Figure 14  |

Table 31. Timer Timing

1. T = clock cycle. For 100 MHz operation, T = 10 ns.



Figure 14. Timer Timing

# 8.7 Communication interfaces

### 8.7.1 Queued Serial Peripheral Interface (SPI) Timing

Parameters listed are guaranteed by design.

| Characteristic | Symbol         | Min | Max | Unit | See Figure |
|----------------|----------------|-----|-----|------|------------|
| Cycle time     | t <sub>C</sub> |     |     |      | Figure 15  |
| Master         |                | 35  | _   | ns   | Figure 16  |
| Slave          |                | 35  | _   | ns   | Figure 17  |
|                |                |     |     |      | Figure 18  |

Table continues on the next page...

| Characteristic | Symbol         | Min | Max | Unit | See Figure |
|----------------|----------------|-----|-----|------|------------|
| Rise time      | t <sub>R</sub> |     |     |      | Figure 15  |
| Master         |                | —   | 1   | ns   | Figure 16  |
| Slave          |                | —   | 1   | ns   | Figure 17  |
|                |                |     |     |      | Figure 18  |
| Fall time      | t <sub>F</sub> |     |     |      | Figure 15  |
| Master         |                | —   | 1   | ns   | Figure 16  |
| Slave          |                | —   | 1   | ns   | Figure 17  |
|                |                |     |     |      | Figure 18  |

 Table 32.
 SPI Timing (continued)





| Characteristic                                                       | Symbol                | Standard Mode |         | Fast                               | Unit    |    |
|----------------------------------------------------------------------|-----------------------|---------------|---------|------------------------------------|---------|----|
|                                                                      |                       | Minimum       | Maximum | Minimum                            | Maximum |    |
| Fall time of SDA and SCL signals                                     | t <sub>f</sub>        | —             | 300     | 20 +0.1C <sub>b</sub> <sup>5</sup> | 300     | ns |
| Set-up time for STOP condition                                       | t <sub>SU</sub> ; STO | 4             |         | 0.6                                |         | μs |
| Bus free time between STOP and<br>START condition                    | t <sub>BUF</sub>      | 4.7           | _       | 1.3                                | _       | μs |
| Pulse width of spikes that must be<br>suppressed by the input filter | t <sub>SP</sub>       | N/A           | N/A     | 0                                  | 50      | ns |

Table 35. I<sup>2</sup>C Timing (continued)

- 1. The master mode I<sup>2</sup>C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves acknowledge this address byte, a negative hold time can result, depending on the edge rates of the SDA and SCL lines.
- The maximum tHD; DAT must be met only if the device does not stretch the LOW period (tLOW) of the SCL signal.
- 3. Input signal Slew = 10ns and Output Load = 50pf
- 4. Set-up time in slave-transmitter mode is 1 IPBus clock period, if the TX FIFO is empty.
- 5. A Fast mode I<sup>2</sup>C bus device can be used in a Standard mode I2C bus system, but the requirement t<sub>SU; DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU; DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard mode I<sup>2</sup>C bus specification) before the SCL line is released.
- 6.  $C_b$  = total capacitance of the one bus line in pF.



Figure 22. Timing Definition for Fast and Standard Mode Devices on the I<sup>2</sup>C Bus

### 9 Design Considerations

### 9.1 Thermal Design Considerations

An estimation of the chip junction temperature, TJ, can be obtained from the equation:

 $T_J = T_A + (R_{\Theta JA} \times P_D)$ 

Where,

 $T_A$  = Ambient temperature for the package (°C)

 $R_{\Theta JA}$  = Junction-to-ambient thermal resistance (°C/W)

 $P_D$  = Power dissipation in the package (W)

Pinout

# 11.2 Pinout diagrams

The following diagrams show pinouts for the packages. For each pin, the diagrams show the default function. However, many signals may be multiplexed onto a single pin.



Figure 23. 100-pin LQFP

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

 $\label{eq:rescale} Freescale TM and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.$ 

© 2011–2012 Freescale Semiconductor, Inc.



Document Number: MC56F847XX Rev. 3, 08/2012