



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                             |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | 8052                                                                 |
| Core Size                  | 8-Bit                                                                |
| Speed                      | 12.58MHz                                                             |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                    |
| Peripherals                | PSM, Temp Sensor, WDT                                                |
| Number of I/O              | 34                                                                   |
| Program Memory Size        | 8KB (8K x 8)                                                         |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | 640 x 8                                                              |
| RAM Size                   | 256 x 8                                                              |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                          |
| Data Converters            | A/D 7x16b; D/A 1x12b                                                 |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 56-WFQFN Exposed Pad, CSP                                            |
| Supplier Device Package    | 56-LFCSP (8x8)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/analog-devices/aduc816bcpz-reel |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# ADuC816-SPECIFICATIONS<sup>1</sup>

| Parameter                                                                          | ADuC816BS                  | Unit                         | Test Conditions/Comments                                                                                                                                          |
|------------------------------------------------------------------------------------|----------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LOGIC OUTPUTS (Not Including XTAL2) <sup>2</sup><br>Vol., Output High Voltage      | 2.4                        | V min                        | $V_{DD} = 5 V$ , $I_{SOURCE} = 80 \mu A$                                                                                                                          |
| V <sub>OL</sub> , Output Low Voltage <sup>12</sup>                                 | 2.4<br>0.4<br>0.4<br>0.4   | V min<br>V max<br>V max<br>V | $V_{DD} = 3 V, I_{SOURCE} = 20 \mu A$<br>$I_{SINK} = 8 mA, SCLOCK, SDATA/MOSI$<br>$I_{SINK} = 10 mA, P1.0 and P1.1$<br>$I_{SDNK} = 1 6 mA, All Other Outputs max$ |
| Floating State Leakage Current<br>Floating State Output Capacitance                | ±10<br>5                   | μA max<br>pF typ             |                                                                                                                                                                   |
| POWER SUPPLY MONITOR (PSM)                                                         |                            |                              |                                                                                                                                                                   |
| AV <sub>DD</sub> Trip Point Selection Range                                        | 2.63<br>4.63               | V min<br>V max               | Four Trip Points Selectable in This Range<br>Programmed via TPA1–0 in PSMCON                                                                                      |
| $AV_{DD}$ Fower Supply Trip Point Accuracy<br>$DV_{DD}$ Trip Point Selection Range | ± 5.5<br>2.63<br>4.63      | V min<br>V max               | Four Trip Points Selectable in This Range<br>Programmed via TPD1–0 in PSMCON                                                                                      |
| DV <sub>DD</sub> Power Supply Trip Point Accuracy                                  | ±3.5                       | % max                        |                                                                                                                                                                   |
| WATCHDOG TIMER (WDT)                                                               |                            |                              |                                                                                                                                                                   |
| Timeout Period                                                                     | 0<br>2000                  | ms min<br>ms max             | Nine Timeout Periods in This Range<br>Programmed via PRE3–0 in WDCON                                                                                              |
| MCU CORE CLOCK RATE<br>MCU Clock Rate <sup>2</sup>                                 | 98.3                       | kHz min                      | Clock Rate Generated via On-Chip PLL<br>Programmable via CD2–0 Bits in<br>PLLCON SFR                                                                              |
|                                                                                    | 12.58                      | MHz max                      |                                                                                                                                                                   |
| START-UP TIME                                                                      |                            |                              |                                                                                                                                                                   |
| At Power-On                                                                        | 300                        | ms typ                       |                                                                                                                                                                   |
| From Idle Mode                                                                     | 1                          | ms typ                       |                                                                                                                                                                   |
| From Power-Down Mode                                                               |                            |                              |                                                                                                                                                                   |
| Oscillator Running                                                                 |                            |                              | $OSC_PD$ Bit = 0 in PLLCON SFR                                                                                                                                    |
| Wake Up with INTO Interrupt                                                        | 1                          | ms typ                       |                                                                                                                                                                   |
| Wake Up with SPI/I <sup>2</sup> C Interrupt                                        |                            | ms typ                       |                                                                                                                                                                   |
| Wake Up with TIC Interrupt                                                         |                            | ms typ                       |                                                                                                                                                                   |
| Wake Up with External RESE I                                                       | 5.4                        | ms typ                       | OSC DD Bit = 1 in DLL CON SED                                                                                                                                     |
| Wake Up with External RESET                                                        | 0.0                        | sec two                      | USC_FD BIT - T III FLLCON SFR                                                                                                                                     |
| After External RESET in Normal Mode                                                | 3.3                        | me typ                       |                                                                                                                                                                   |
| After WDT Reset in Normal Mode                                                     | 3.3                        | ms typ                       | Controlled via WDCON SFR                                                                                                                                          |
| FLASH/EE MEMORY RELIABILITY CHA                                                    | RACTERISTICS <sup>13</sup> |                              |                                                                                                                                                                   |
| Endurance <sup>14</sup>                                                            | 100,000                    | Cycles min                   |                                                                                                                                                                   |
| Data Retention <sup>15</sup>                                                       | 100                        | Years min                    |                                                                                                                                                                   |
| POWER REQUIREMENTS                                                                 |                            |                              | $\rm DV_{\rm DD}$ and $\rm AV_{\rm DD}$ Can Be Set Independently                                                                                                  |
| Power Supply Voltage                                                               |                            |                              |                                                                                                                                                                   |
| AV <sub>DD</sub> , 3 V Nominal Operation                                           | 2.7                        | V min<br>V max               |                                                                                                                                                                   |
| AV <sub>DD</sub> , 5 V Nominal Operation                                           | 4.75                       | V min<br>V max               |                                                                                                                                                                   |
| DV <sub>DD</sub> , 3 V Nominal Operation                                           | 2.7                        | V min<br>V max               |                                                                                                                                                                   |
| $DV_{DD}$ , 5 V Nominal Operation                                                  | 4.75<br>5.25               | V min<br>V max               |                                                                                                                                                                   |

| Parameter                                               | ADuC816BS | Unit    | Test Conditions/Comments                                          |
|---------------------------------------------------------|-----------|---------|-------------------------------------------------------------------|
| POWER REQUIREMENTS (continued)                          |           |         |                                                                   |
| Power Supply Currents Normal Mode <sup>16, 17</sup>     |           |         |                                                                   |
| DV <sub>DD</sub> Current                                | 4         | mA max  | $DV_{DD} = 4.75 V$ to 5.25 V, Core CLK = 1.57 MHz                 |
| 22                                                      | 2.1       | mA max  | $DV_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ , Core CLK = 1.57 MHz |
| AV <sub>DD</sub> Current                                | 170       | µA max  | $AV_{DD} = 5.25 \text{ V}, \text{ Core CLK} = 1.57 \text{ MHz}$   |
| $DV_{DD}$ Current                                       | 15        | mA max  | $DV_{DD} = 4.75 \text{ V}$ to 5.25 V, Core CLK = 12.58 MHz        |
|                                                         | 8         | mA max  | $DV_{DD} = 2.7 \text{ V}$ to 3.6 V, Core CLK = 12.58 MHz          |
| AV <sub>DD</sub> Current                                | 170       | µA max  | $AV_{DD} = 5.25 \text{ V}, \text{ Core CLK} = 12.58 \text{ MHz}$  |
| Power Supply Currents Idle Mode <sup>16, 17</sup>       |           | •       |                                                                   |
| DV <sub>DD</sub> Current                                | 1.2       | mA max  | $DV_{DD} = 4.75 V$ to 5.25 V, Core CLK = 1.57 MHz                 |
| 22                                                      | 750       | μA typ  | $DV_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ , Core CLK = 1.57 MHz |
| AV <sub>DD</sub> Current                                | 140       | uA typ  | Measured @ $AV_{DD} = 5.25 V$ , Core CLK = 1.57 MHz               |
| $DV_{DD}$ Current                                       | 2         | mA typ  | $DV_{DD} = 4.75 \text{ V}$ to 5.25 V, Core CLK = 12.58 MHz        |
| 22                                                      | 1         | mA typ  | $DV_{DD} = 2.7 \text{ V}$ to 3.6 V, Core CLK = 12.58 MHz          |
| AV <sub>DD</sub> Current                                | 140       | μA typ  | Measured at $AV_{DD} = 5.25$ V, Core CLK = 12.58 MHz              |
| Power Supply Currents Power-Down Mode <sup>16, 17</sup> |           | • • • • | Core CLK = 1.57 MHz or 12.58 MHz                                  |
| DV <sub>DD</sub> Current                                | 50        | μA max  | $DV_{DD}$ = 4.75 V to 5.25 V, Osc. On, TIC On                     |
|                                                         | 20        | µA max  | $DV_{DD} = 2.7 V$ to 3.6 V, Osc. On, TIC On                       |
| AV <sub>DD</sub> Current                                | 1         | µA max  | Measured at $AV_{DD}$ = 5.25 V, Osc. On or Osc. Off               |
| DV <sub>DD</sub> Current                                | 20        | μA max  | $DV_{DD} = 4.75 V$ to 5.25 V, Osc. Off                            |
|                                                         | 5         | μA typ  | $DV_{DD} = 2.7 V$ to 3.6 V, Osc. Off                              |
| Typical Additional Power Supply Currents                |           |         | Core CLK = 1.57 MHz, $AV_{DD} = DV_{DD} = 5 V$                    |
| $(AI_{DD} \text{ and } DI_{DD})$                        |           |         |                                                                   |
| PSM Peripheral                                          | 50        | μA typ  |                                                                   |
| Primary ADC                                             | 1         | mA typ  |                                                                   |
| Auxiliary ADC                                           | 500       | μA typ  |                                                                   |
| DAC                                                     | 150       | μA typ  |                                                                   |
| Dual Current Sources                                    | 400       | μA typ  |                                                                   |

NOTES

<sup>1</sup>Temperature Range –40°C to +85°C.

<sup>2</sup>These numbers are not production tested but are guaranteed by Design and/or Characterization data on production release.

<sup>3</sup>The primary ADC is factory-calibrated at  $25^{\circ}$ C with AV<sub>DD</sub> = DV<sub>DD</sub> = 5 V yielding this full-scale error. If user power supply or temperature conditions are significantly different from these, an Internal Full-Scale Calibration will restore this error to this level.

<sup>4</sup>Gain Error Drift is a span drift. To calculate Full-Scale Error Drift, add the Offset Error Drift to the Gain Error Drift times the full-scale input.

 $^{5}$ The auxiliary ADC is factory-calibrated at 25 °C with AV<sub>DD</sub> = DV<sub>DD</sub> = 5 V yielding this full-scale error of -2.5 LSB. A system zero-scale and full-scale calibration will remove this error altogether.

<sup>6</sup>DAC linearity and AC Specifications are calculated using:

reduced code range of 48 to 4095, 0 to  $V_{\text{REF}}$ 

reduced code range of 48 to 3995, 0 to  $V_{\rm DD}.$ 

<sup>7</sup>Gain Error is a measure of the span error of the DAC.

 $^{8}$ In general terms, the bipolar input voltage range to the primary ADC is given by Range<sub>ADC</sub> =  $\pm (V_{REF} 2^{RN})/125$ , where:

 $V_{REF} = REFIN(+)$  to REFIN(-) voltage and  $V_{REF} = 1.25$  V when internal ADC  $V_{REF}$  is selected.

RN = decimal equivalent of RN2, RN1, RN0, e.g.,  $V_{REF}$  = 2.5 V and RN2, RN1, RN0 = 1, 1, 0 the Range<sub>ADC</sub> = ±1.28 V.

In unipolar mode the effective range is 0 V to 1.28 V in our example.

<sup>9</sup>1.25 V is used as the reference voltage to the ADC when internal V<sub>REF</sub> is selected via XREF0 and XREF1 bits in ADC0CON and ADC1CON respectively.

<sup>10</sup>In bipolar mode, the Auxiliary ADC can only be driven to a minimum of  $A_{GND}$  – 30 mV as indicated by the Auxiliary ADC absolute AIN voltage limits. The bipolar range is still –V<sub>REF</sub> to +V<sub>REF</sub>; however, the negative voltage is limited to –30 mV.

<sup>11</sup>Pins configured in I<sup>2</sup>C-compatible mode or SPI mode, pins configured as digital inputs during this test.

<sup>12</sup>Pins configured in I<sup>2</sup>C-compatible mode only.

<sup>13</sup>Flash/EE Memory Reliability Characteristics apply to both the Flash/EE program memory and Flash/EE data memory.

<sup>14</sup>Endurance is qualified to 100 Kcycles as per JEDEC Std. 22 method A117 and measured at -40 °C, +25 °C and +85 °C, typical endurance at 25 °C is 700 Kcycles. <sup>15</sup>Retention lifetime equivalent at junction temperature (T<sub>J</sub>) = 55 °C as per JEDEC Std. 22, Method A117. Retention lifetime based on an activation energy of 0.6eV will derate with junction temperature as shown in Figure 27 in the Flash/EE Memory description section of this data sheet.

<sup>16</sup>Power Supply current consumption is measured in Normal, Idle, and Power-Down Modes under the following conditions:

Normal Mode: Reset = 0.4 V, Digital I/O pins = open circuit, Core Clk changed via CD bits in PLLCON, Core Executing internal software loop. Idle Mode: Reset = 0.4 V, Digital I/O pins = open circuit, Core Clk changed via CD bits in PLLCON, PCON.0 = 1, Core Execution suspended in idle mode.

Power-Down Mode: Reset = 0.4 V, All P0 pins and P1.2–P1.7 pins = 0.4 V, All other digital I/O pins are open circuit, Core Clk changed via CD bits in PLLCON, PCON.1 = 1, Core Execution suspended in power-down mode, OSC turned ON or OFF via OSC\_PD bit (PLLCON.7) in PLLCON SFR.

<sup>17</sup>DV<sub>DD</sub> power supply current will typically increase by 3 mA (3 V operation) and 10 mA (5 V operation) during a Flash/EE memory program or erase cycle.

Specifications subject to change without notice

# **TIMING SPECIFICATIONS**<sup>1, 2, 3</sup> ( $AV_{DD} = 2.7$ V to 3.6 V or 4.75 V to 5.25 V, $DV_{DD} = 2.7$ V to 3.6 V or 4.75 V to 5.25 V; all specifications T<sub>MIN</sub> to T<sub>MAX</sub> unless otherwise noted.)

|                     |                                           | 32.768 kH | Iz Externa | l Crystal |      |        |
|---------------------|-------------------------------------------|-----------|------------|-----------|------|--------|
| Parameter           |                                           | Min       | Тур        | Max       | Unit | Figure |
| CLOCK INP           | UT (External Clock Driven XTAL1)          |           |            |           |      |        |
| t <sub>CK</sub>     | XTAL1 Period                              |           | 30.52      |           | μs   | 1      |
| t <sub>CKL</sub>    | XTAL1 Width Low                           |           | 15.16      |           | μs   | 1      |
| t <sub>CKH</sub>    | XTAL1 Width High                          |           | 15.16      |           | μs   | 1      |
| t <sub>CKR</sub>    | XTAL1 Rise Time                           |           | 20         |           | ns   | 1      |
| t <sub>CKF</sub>    | XTAL1 Fall Time                           |           | 20         |           | ns   | 1      |
| 1/t <sub>CORE</sub> | ADuC816 Core Clock Frequency <sup>4</sup> | 0.098     |            | 12.58     | MHz  |        |
| t <sub>CORE</sub>   | ADuC816 Core Clock Period <sup>5</sup>    |           | 0.636      |           | μs   |        |
| t <sub>CYC</sub>    | ADuC816 Machine Cycle Time <sup>6</sup>   | 0.95      | 7.6        | 122.45    | μs   |        |

NOTES

 $^{1}AC$  inputs during testing are driven at  $DV_{DD} - 0.5 V$  for a Logic 1, and 0.45 V for a Logic 0. Timing measurements are made at  $V_{IH}$  min for a Logic 1, and  $V_{IL}$  max for a Logic 0 as shown in Figure 2.

 $^{2}$ For timing purposes, a port pin is no longer floating when a 100 mV change from load voltage occurs. A port pin begins to float when a 100 mV change from the loaded  $V_{OH}/V_{OL}$  level occurs as shown in Figure 2.

 ${}^{3}C_{LOAD}$  for Port0, ALE, PSEN outputs = 100 pF;  $C_{LOAD}$  for all other outputs = 80 pF unless otherwise noted.

<sup>4</sup>ADuC816 internal PLL locks onto a multiple (384 times) the external crystal frequency of 32.768 kHz to provide a Stable 12.583 MHz internal clock for the system. The core can operate at this frequency or at a binary submultiple called Core\_Clk, selected via the PLLCON SFR.

<sup>5</sup>This number is measured at the default Core\_Clk operating frequency of 1.57 MHz.

<sup>6</sup>ADuC816 Machine Cycle Time is nominally defined as 12/Core\_CLK.

Specifications subject to change without notice.



Figure 1. XTAL1 Input



Figure 2. Timing Waveform Characteristics

| Paramete             | r                                  | Min | Max | Unit | Figure |
|----------------------|------------------------------------|-----|-----|------|--------|
| I <sup>2</sup> C-COM | PATIBLE INTERFACE TIMING           |     |     |      |        |
| t <sub>L</sub>       | SCLOCK Low Pulsewidth              | 4.7 |     | μs   | 7      |
| t <sub>H</sub>       | SCLOCK High Pulsewidth             | 4.0 |     | μs   | 7      |
| t <sub>SHD</sub>     | Start Condition Hold Time          | 0.6 |     | μs   | 7      |
| t <sub>DSU</sub>     | Data Setup Time                    | 100 |     | μs   | 7      |
| t <sub>DHD</sub>     | Data Hold Time                     |     | 0.9 | μs   | 7      |
| t <sub>RSU</sub>     | Setup Time for Repeated Start      | 0.6 |     | μs   | 7      |
| t <sub>PSU</sub>     | Stop Condition Setup Time          | 0.6 |     | μs   | 7      |
| t <sub>BUF</sub>     | Bus Free Time between a STOP       | 1.3 |     | μs   | 7      |
|                      | Condition and a START Condition    |     |     |      |        |
| t <sub>R</sub>       | Rise Time of Both SCLOCK and SDATA |     | 300 | ns   | 7      |
| t <sub>F</sub>       | Fall Time of Both SCLOCK and SDATA |     | 300 | ns   | 7      |
| t <sub>SUP</sub> *   | Pulsewidth of Spike Suppressed     |     | 50  | ns   | 7      |

\*Input filtering on both the SCLOCK and SDATA inputs suppresses noise spikes less than 50 ns.



Figure 7. I<sup>2</sup>C-Compatible Interface Timing

| Parameter        | r                                        | Min | Тур | Max | Unit | Figure |
|------------------|------------------------------------------|-----|-----|-----|------|--------|
| SPI MAST         | TER MODE TIMING (CPHA = 1)               |     |     |     |      |        |
| t <sub>SL</sub>  | SCLOCK Low Pulsewidth*                   |     | 630 |     | ns   | 8      |
| t <sub>SH</sub>  | SCLOCK High Pulsewidth*                  |     | 630 |     | ns   | 8      |
| t <sub>DAV</sub> | Data Output Valid after SCLOCK Edge      |     |     | 50  | ns   | 8      |
| t <sub>DSU</sub> | Data Input Setup Time before SCLOCK Edge | 100 |     |     | ns   | 8      |
| t <sub>DHD</sub> | Data Input Hold Time after SCLOCK Edge   | 100 |     |     | ns   | 8      |
| t <sub>DF</sub>  | Data Output Fall Time                    |     | 10  | 25  | ns   | 8      |
| t <sub>DR</sub>  | Data Output Rise Time                    |     | 10  | 25  | ns   | 8      |
| t <sub>SR</sub>  | SCLOCK Rise Time                         |     | 10  | 25  | ns   | 8      |
| t <sub>SF</sub>  | SCLOCK Fall Time                         |     | 10  | 25  | ns   | 8      |

\*Characterized under the following conditions: a. Core clock divider bits CD2, CD1, and CD0 bits in PLLCON SFR set to 0, 1, and 1 respectively, i.e., core clock frequency = 1.57 MHz and b. SPI bit-rate selection bits SPR1 and SPR0 bits in SPICON SFR set to 0 and 0 respectively.



Figure 8. SPI Master Mode Timing (CPHA = 1)

| Parameter         | r                                        | Min | Тур | Max | Unit | Figure |
|-------------------|------------------------------------------|-----|-----|-----|------|--------|
| SPI MAST          | ER MODE TIMING (CPHA = 0)                |     |     |     |      |        |
| t <sub>SL</sub>   | SCLOCK Low Pulsewidth*                   |     | 630 |     | ns   | 9      |
| t <sub>SH</sub>   | SCLOCK High Pulsewidth*                  |     | 630 |     | ns   | 9      |
| t <sub>DAV</sub>  | Data Output Valid after SCLOCK Edge      |     |     | 50  | ns   | 9      |
| t <sub>DOSU</sub> | Data Output Setup before SCLOCK Edge     |     |     | 150 | ns   | 9      |
| t <sub>DSU</sub>  | Data Input Setup Time before SCLOCK Edge | 100 |     |     | ns   | 9      |
| t <sub>DHD</sub>  | Data Input Hold Time after SCLOCK Edge   | 100 |     |     | ns   | 9      |
| t <sub>DF</sub>   | Data Output Fall Time                    |     | 10  | 25  | ns   | 9      |
| t <sub>DR</sub>   | Data Output Rise Time                    |     | 10  | 25  | ns   | 9      |
| t <sub>SR</sub>   | SCLOCK Rise Time                         |     | 10  | 25  | ns   | 9      |
| t <sub>SF</sub>   | SCLOCK Fall Time                         |     | 10  | 25  | ns   | 9      |

\*Characterized under the following conditions: a. Core clock divider bits CD2, CD1 and CD0 bits in PLLCON SFR set to 0, 1, and 1 respectively, i.e., core clock frequency = 1.57 MHz and b. SPI bit-rate selection bits SPR1 and SPR0 bits in SPICON SFR set to 0 and 0 respectively.



Figure 9. SPI Master Mode Timing (CPHA = 0)

| Pin No.        | Pin No.        |                                    |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------|----------------|------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MQFP           | CSP            | Mnemonic                           | Type <sup>1</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 20, 34, 48     | 22, 36, 51,    | DV <sub>DD</sub>                   | S                 | Digital Supply, 3 V or 5 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 21, 35, 47     | 23, 37, 38, 50 | DGND                               | S                 | Digital Ground. Ground reference point for the digital circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 26             |                | SCLOCK                             | I/O               | Serial Interface Clock for either the I2C or SPI Interface. As an input, this pin is a Schmitt-triggered input, and a weak internal pull-up is present on this pin unless it is outputting logic low. This pin can also be directly controlled in software as a digital output pin.                                                                                                                                                                                                                                                                                                                                                                           |
| 27             |                | MOSI/SDATA                         | I/O               | Serial Data I/O for the I <sup>2</sup> C Interface or Master Output/Slave Input for the SPI Interface. A weak internal pull-up is present on this pin unless it is outputting logic low. This pin can also be directly controlled in software as a digital output pin.                                                                                                                                                                                                                                                                                                                                                                                        |
| 28–31<br>36–39 | 30-33<br>39-42 | P2.0-P2.7<br>(A8-A15)<br>(A16-A23) | I/O               | Port 2 is a bidirectional port with internal pull-up resistors. Port 2 pins that have 1s written to them are pulled high by the internal pull-up resistors, and in that state can be used as inputs. As inputs, Port 2 pins being pulled externally low will source current because of the internal pull-up resistors. Port 2 emits the high order address bytes during fetches from external program memory and middle and high order address bytes during accesses to the 24-bit external data memory space.                                                                                                                                                |
| 32             | 34             | XTAL1                              | 1                 | Input to the Crystal Oscillator Inverter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 33             | 35             | XTAL2                              | 0                 | Output from the Crystal Oscillator Inverter. (See the ADuC816 Hardware Design Considerations section for description.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 40             | 43             | ĒĀ                                 | I/O               | External Access Enable, Logic Input. When held high, this input enables the device to fetch code from internal program memory locations 0000h to F7FFh.When held low, this input enables the device to fetch all instructions from external program memory. To determine the mode of code execution, i.e., internal or external, the EA pin is sampled at the end of an external RESET assertion or as part of a device power cycle. EA may also be used as an external emulation I/O pin, and therefore the voltage level at this pin must not be changed during normal mode operation as it may cause an emulation interrupt that will halt code execution. |
| 41             | 44             | PSEN                               | 0                 | Program Store Enable, Logic Output. This output is a control signal that enables the external program memory to the bus during external fetch operations. It is active every six oscillator periods except during external data memory accesses. This pin remains high during internal program execution. PSEN can also be used to enable Serial Download mode when pulled low through a resistor at the end of an external RESET assertion or as part of a device power cycle.                                                                                                                                                                               |
| 42             | 45             | ALE                                | 0                 | Address Latch Enable, Logic Output. This output is used to latch the low byte (and page byte for 24-bit data address space accesses) of the address to external memory during external code or data memory access cycles. It is activated every six oscillator periods except during an external data memory access. It can be disabled by setting the PCON.4 bit in the PCON SFR.                                                                                                                                                                                                                                                                            |
| 43–46<br>49–52 | 46–49<br>52–55 | P0.0–P0.7<br>(AD0–AD3)             | 1/0               | These pins are part of Port 0, which is an 8-bit, open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and in that state can be used (AD4–AD7)as high impedance inputs. An external pull-up resistor will be required on P0 outputs to force a valid logic high level externally. Port 0 is also the multiplexed low order address and data bus during accesses to external program or data memory. In this application, it uses strong internal pull-ups when emitting 1s.                                                                                                                                                     |

 $^{1}$  I = Input, O = Output, S = Supply.

#### MEMORY ORGANIZATION

As with all 8051-compatible devices, the ADuC816 has separate address spaces for Program and Data memory as shown in Figure 13 and Figure 14.

If the user applies power or resets the device while the  $\overline{\text{EA}}$  pin is pulled low, the part will execute code from the external program space, otherwise the part defaults to code execution from its internal 8 Kbyte Flash/EE program memory. This internal code space can be downloaded via the UART serial port while the device is in-circuit.



Figure 13. Program Memory Map

The data memory address space consists of internal and external memory space. The internal memory space is divided into four physically separate and distinct blocks, namely the lower 128 bytes of RAM, the upper 128 bytes of RAM, the 128 bytes of special function register (SFR) area, and a 640-byte Flash/EE Data memory. While the upper 128 bytes of RAM, and the SFR area share the same address locations, they are accessed through different address modes.

The lower 128 bytes of data memory can be accessed through direct or indirect addressing, the upper 128 bytes of RAM can be accessed through indirect addressing, and the SFR area is accessed through direct addressing.

Also, as shown in Figure 13, the additional 640 Bytes of Flash/EE Data Memory are available to the user and can be accessed indirectly via a group of control registers mapped into the Special Function Register (SFR) area. Access to the Flash/EE Data Memory is discussed in detail later as part of the Flash/EE Memory section in this data sheet.

The external data memory area can be expanded up to 16 MBytes. This is an enhancement of the 64 KByte external data memory space available on standard 8051-compatible cores.

The external data memory is discussed in more detail in the ADuC816 Hardware Design Considerations section.



Figure 14. Data Memory Map

The lower 128 bytes of internal data memory are mapped as shown in Figure 15. The lowest 32 bytes are grouped into four banks of eight registers addressed as R0 through R7. The next 16 bytes (128 bits), locations 20Hex through 2FHex above the register banks, form a block of directly addressable bit locations at bit addresses 00H through 7FH. The stack can be located anywhere in the internal memory address space, and the stack depth can be expanded up to 256 bytes.



Figure 15. Lower 128 Bytes of Internal Data Memory

#### SPECIAL FUNCTION REGISTERS

All registers except the program counter and the four generalpurpose register banks, reside in the SFR area. The SFR registers include control, configuration, and data registers that provide an interface between the CPU and all on-chip peripherals. Figure 17 shows a full SFR memory map and SFR contents on RESET; NOT USED indicates unoccupied SFR locations. Unoccupied locations in the SFR address space are not implemented; i.e., no register exists at this location. If an unoccupied location is read, an unspecified value is returned. SFR locations reserved for future use are shaded (RESERVED) and should not be accessed by user software.

| ISPI<br>FFH 0 | WCOL          | SPE<br>FDH 0  | SPIM<br>FCH 0   | CPOL           | CPHA<br>FAH 1  | SPR1           | SPR0<br>F8H 0 | BITS | >      | SPICON            | RESERVED           | RESERVED           | DACL               | DACH              | DACCON            | RESERVED          | RESERVED          |
|---------------|---------------|---------------|-----------------|----------------|----------------|----------------|---------------|------|--------|-------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|
| F7H 0         | F6H 0         | F5H 0         | F4H 0           | F3H 0          | F2H 0          | F1H 0          | FOH 0         | BITS | $\geq$ | B                 | RESERVED           | RESERVED           | NOT USED           | RESERVED          | RESERVED          | RESERVED          | SPIDAT            |
| MDO<br>EFH 0  | MDE<br>EEH 0  | MCO<br>EDH 0  | MDI<br>ECH 0    | I2CM<br>EBH 0  | I2CRS<br>EAH 0 | 12CTX<br>E9H 0 | 12CI<br>E8H 0 | BITS |        | 12CCON<br>E8H 00H | RESERVED           | GN0M*<br>EAH 55H   | GN0H*<br>EBH 53H   | GN1L*<br>ECH 9AH  | GN1H*<br>EDH 59H  | RESERVED          | RESERVED          |
| E7H 0         | E6H 0         | E5H 0         | E4H 0           | ) E3H 0        | E2H 0          | E1H 0          | E0H 0         | BITS | >      | ACC<br>E0H 00H    | RESERVED           | OF0M*<br>E2H 00H   | OF0H*<br>E3H 80H   | OF1L*<br>E4H 00H  | OF1H*<br>E5H 80H  | RESERVED          | RESERVED          |
| RDY0<br>DFH 0 | RDY1<br>DEH 0 | CAL<br>DDH 0  | NOXREF<br>DCH 0 | ERR0<br>DBH 0  | ERR1<br>DAH 0  | D9H 0          | D8H 0         | BITS | $\geq$ | ADCSTAT           | RESERVED           | ADCOM<br>DAH 00H   | ADC0H<br>DBH 00H   | ADC1L<br>DCH 00H  | ADC1H<br>DDH 00H  | RESERVED          | PSMCON<br>DFH DEH |
| СҮ<br>D7H 0   | AC<br>D6H 0   | F0<br>D5H 0   | RSI<br>D4H 0    | RS0<br>D3H 0   | OV<br>D2H 0    | FI<br>D1H 0    | P<br>DOH 0    | BITS | >      | PSW<br>DOH 00H    | ADCMODE<br>D1H 00H | ADC0CON<br>D2H 07H | ADC1CON<br>D3H 00H | SF<br>D4H 45H     | ICON<br>D5H 00H   | RESERVED          | PLLCON<br>D7H 03H |
| TF2<br>CFH 0  | EXF2<br>CEH 0 | RCLK<br>CDH 0 | TCLK<br>CCH 0   | EXEN2<br>CBH 0 | TR2<br>CAH 0   | СNT2<br>С9Н 0  | CAP2<br>C8H 0 | BITS | $\geq$ | Т2CON<br>С8Н 00Н  | RESERVED           | RCAP2L<br>CAH 00H  | RCAP2H<br>СВН 00Н  | TL2<br>CCH 00H    | ТН2<br>СDH 00H    | RESERVED          | RESERVED          |
| PRE3<br>C7H 0 | PRE2<br>C6H 0 | PRE1<br>C5H 0 | PRE0<br>C4H 1   | WDIR<br>C3H 0  | WDS<br>C2H 0   | WDE<br>C1H 0   | WDWR<br>C0H 0 | BITS | $\geq$ | WDCON<br>C0H 10H  | RESERVED           | CHIPID<br>C2H 16H  | RESERVED           | RESERVED          | RESERVED          | EADRL<br>C6H 00H  | RESERVED          |
| BFH 0         | PADC<br>BEH 0 | PT2<br>BDH 0  | PS<br>BCH 0     | PT1<br>BBH 0   | PX1<br>BAH     | РТ0<br>В9Н 0   | PX0<br>B8H 0  | BITS | $\geq$ | IР<br>            | ECON<br>B9H 00H    | RESERVED           | RESERVED           | EDATA1<br>BCH 00H | EDATA2<br>BDH 00H | EDATA3<br>BEH 00H | EDATA4<br>BFH 00H |
| RD<br>B7H 1   | WR<br>B6H 1   | T1<br>B5H 1   | T0<br>B4H 1     | INT1<br>B3H 1  | INTO<br>B2H 1  | TXD<br>B1H 1   | RXD<br>B0H 1  | BITS | $\geq$ | P3<br>BOH FFH     | NOT USED           | NOT USED           | NOT USED           | NOT USED          | RESERVED          | RESERVED          | NOT USED          |
| EA<br>AFH 0   | EADC<br>AEH 0 | ET2<br>ADH 0  | ES<br>ACH 0     | ET1<br>ABH 0   | EX1<br>AAH 0   | ET0<br>A9H 0   | EX0<br>A8H 0  | BITS | $\geq$ | IE<br>            | IEIP2<br>A9H A0H   | RESERVED           | RESERVED           | RESERVED          | RESERVED          | RESERVED          | RESERVED          |
| A7H 1         | A6H 1         | A5H 1         | A4H 1           | A3H 1          | A2H 1          | A1H 1          | A0H 1         | BITS | $\geq$ | P2<br>A0H FFH     | TIMECON<br>A1H 00H | HTHSEC             | SEC<br>A3H 00H     | MIN<br>A4H 00H    | HOUR<br>A5H 00H   | INTVAL<br>A6H 00H | NOT USED          |
| SM0<br>9FH 0  | SM1<br>9EH 0  | SM2<br>9DH 0  | REN<br>9CH 0    | ТВ8<br>9ВН 0   | RB8<br>9AH 0   | Т1<br>99Н 0    | R1<br>98H 0   | BITS | $\geq$ | SCON<br>98H 00H   | SBUF<br>99H 00H    | I2CDAT<br>9AH 00H  | 12CDAT<br>9BH 00H  | NOT USED          | NOT USED          | NOT USED          | NOT USED          |
| 97H 1         | 96H 1         | 95H 1         | 94H 1           | 93H 1          | 92H 1          | T2EX<br>91H 1  | T2<br>90H 1   | BITS | $\geq$ | P1<br>90H FFH     | NOT USED           | NOT USED           | NOT USED           | NOT USED          | NOT USED          | NOT USED          | NOT USED          |
| TF1<br>8FH 0  | TR1<br>8EH 0  | TF0<br>8DH 0  | TR0<br>8CH 0    | IE1<br>8BH 0   | IT1<br>8AH 0   | IE0<br>89H 0   | IT0<br>88H 0  | BITS | $\geq$ | TCON<br>88H 00H   | TMOD<br>89H 00H    | TL0<br>8AH 00H     | TL1<br>8BH 00H     | тно<br>8сн оон    | TH1<br>8DH 00H    | RESERVED          | RESERVED          |
| 87H 1         | 86H 1         | 85H 1         | 84H 1           | 83H 1          | 82H 1          | 81H 1          | 80H 1         | BITS | $\geq$ | P0<br>80H FFH     | SP<br>81H 07H      | DPL<br>82H 00H     | DPH<br>83H 00H     | DPP<br>84H 00H    | RESERVED          | RESERVED          | PCON<br>87H 00H   |

\*CALIBRATION COEFFICIENTS ARE PRECONFIGURED AT POWER-UP TO FACTORY-CALIBRATED VALUES.



THESE BITS ARE CONTAINED IN THIS BYTE.



SFR NOTE: SFRs WHOSE ADDRESSES END IN 0H OR 8H ARE BIT-ADDRESSABLE.

Figure 17. Special Function Register Locations and Reset Values

#### ADCMODE (ADC Mode Register)

Used to control the operational mode of both ADCs.

| SFR Address            | D1H |
|------------------------|-----|
| Power-On Default Value | 00H |
| Bit Addressable        | No  |

|  |  | ADC0EN | ADC1EN |  | MD2 | MD1 | MD0 |
|--|--|--------|--------|--|-----|-----|-----|
|--|--|--------|--------|--|-----|-----|-----|

Table IV. ADCMODE SFR Bit Designations

| Bit | Name   | Descript                                                                                       | ion                                                                |          |                                                                       |  |  |  |  |  |  |
|-----|--------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------|-----------------------------------------------------------------------|--|--|--|--|--|--|
| 7   |        | Reserved                                                                                       | for Futur                                                          | re Use.  |                                                                       |  |  |  |  |  |  |
| 6   |        | Reserved for Future Use.                                                                       |                                                                    |          |                                                                       |  |  |  |  |  |  |
| 5   | ADC0EN | Primary A                                                                                      | ADC Ena                                                            | ble.     |                                                                       |  |  |  |  |  |  |
|     |        | Set by the                                                                                     | e user to e                                                        | nable th | e Primary ADC and place it in the mode selected in MD2-MD0 below      |  |  |  |  |  |  |
|     |        | Cleared b                                                                                      | y the user                                                         | to place | e the Primary ADC in power-down mode.                                 |  |  |  |  |  |  |
| 4   | ADC1EN | Auxiliary                                                                                      | ADC En                                                             | able.    |                                                                       |  |  |  |  |  |  |
|     |        | Set by the user to enable the Auxiliary ADC and place it in the mode selected in MD2-MD0 below |                                                                    |          |                                                                       |  |  |  |  |  |  |
|     |        | Cleared b                                                                                      | Cleared by the user to place the Auxiliary ADC in power-down mode. |          |                                                                       |  |  |  |  |  |  |
| 3   |        | Reserved                                                                                       | for Futu                                                           | re Use.  |                                                                       |  |  |  |  |  |  |
| 2   | MD2    | Primary a                                                                                      | and Auxil                                                          | iary AD  | C Mode bits.                                                          |  |  |  |  |  |  |
| 1   | MD1    | These bit                                                                                      | s select th                                                        | ne opera | tional mode of the enabled ADC as follows:                            |  |  |  |  |  |  |
| 0   | MD0    | MD2                                                                                            | MDI                                                                | MD0      |                                                                       |  |  |  |  |  |  |
|     |        | 0                                                                                              | 0                                                                  | 0        | Power-Down Mode (Power-On Default)                                    |  |  |  |  |  |  |
|     |        | 0                                                                                              | 0                                                                  | 1        | In Idle Mode                                                          |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | although the modulator alcosts are still provided                     |  |  |  |  |  |  |
|     |        | 0                                                                                              | 1                                                                  | 0        | Single Conversion Mode                                                |  |  |  |  |  |  |
|     |        | 0                                                                                              | 1                                                                  | 0        | In Single Conversion Mode a single conversion is performed on the     |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | enabled ADC. On completion of the conversion, the ADC data regis-     |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | ters (ADC0H/M and/or ADC1H/L) are undated, the relevant flags         |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | in the ADCSTAT SFR are written, and power-down is re-entered with     |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | the MD2–MD0 accordingly being written to 000.                         |  |  |  |  |  |  |
|     |        | 0                                                                                              | 1                                                                  | 1        | Continuous Conversion                                                 |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | In continuous conversion mode the ADC data registers are regularly    |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | updated at the selected update rate (see SF register)                 |  |  |  |  |  |  |
|     |        | 1                                                                                              | 0                                                                  | 0        | Internal Zero-Scale Calibration                                       |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | Internal short automatically connected to the enabled ADC(s)          |  |  |  |  |  |  |
|     |        | 1                                                                                              | 0                                                                  | 1        | Internal Full-Scale Calibration                                       |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | Internal or External $V_{REF}$ (as determined by XREF0 and XREF1 bits |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | in ADC0/1CON) is automatically connected to the ADC input for         |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | this calibration.                                                     |  |  |  |  |  |  |
|     |        | 1                                                                                              | 1                                                                  | 0        | System Zero-Scale Calibration                                         |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | User should connect system zero-scale input to the ADC input pins     |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | as selected by CH1/CH0 and ACH1/ACH0 bits in the ADC0/1CON            |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | register.                                                             |  |  |  |  |  |  |
|     |        | 1                                                                                              | 1                                                                  | 1        | System Full-Scale Calibration                                         |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | User should connect system full-scale input to the ADC input pins as  |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | selected by CH1/CHU and ACH1/ACHU bits in the ADC0/1CON               |  |  |  |  |  |  |
|     |        |                                                                                                |                                                                    |          | register.                                                             |  |  |  |  |  |  |

#### NOTES

1. Any change to the MD bits will immediately reset both ADCs. A write to the MD2–0 bits with no change is also treated as a reset. (See exception to this in Note 3 below.) 2. If ADC0CON is written when AD0EN = 1, or if AD0EN is changed from 0 to 1, then both ADCs are also immediately reset. In other words, the Primary ADC is

given priority over the Auxiliary ADC and any change requested on the primary ADC is immediately responded to.

3. On the other hand, if ADC1CON is written or if ADC1EN is changed from 0 to 1, only the Auxiliary ADC is reset. For example, if the Primary ADC is continuously converting when the Auxiliary ADC change or enable occurs, the primary ADC continues undisturbed. Rather than allow the Auxiliary ADC to operate with a phase difference from the primary ADC, the Auxiliary ADC will fall into step with the outputs of the primary ADC. The result is that the first conversion time for the Auxiliary ADC will be delayed up to three outputs while the Auxiliary ADC update rate is synchronized to the Primary ADC.

4. Once ADCMODE has been written with a calibration mode, the RDY0/1 bits (ADCSTAT) are immediately reset and the calibration commences. On completion, the appropriate calibration registers are written, the relevant bits in ADCSTAT are written, and the MD2–0 bits are reset to 000 to indicate the ADC is back in power-down mode.

5. Any calibration request of the Auxiliary ADC while the temperature sensor is selected will fail to complete. Although the RDY1 bit will be set at the end of the calibration cycle, no update of the calibration SFRs will take place and the ERR1 bit will be set.

6. Calibrations are performed at maximum SF (see SF SFR) value guaranteeing optimum calibration operation.

ADC0CON (Primary ADC Control Register) Used to configure the Primary ADC for range, channel selection, external Ref enable, and unipolar or bipolar coding.

| SFR Address            | D2H |
|------------------------|-----|
| Power-On Default Value | 07H |
| Bit Addressable        | No  |

|  | XREF0 | CH1 | CH0 | UNI0 | RN2 | RN1 | RN0 |
|--|-------|-----|-----|------|-----|-----|-----|
|--|-------|-----|-----|------|-----|-----|-----|

### Table V. ADC0CON SFR Bit Designations

| Bit | Name  | Description | on         |            |                                                                          |
|-----|-------|-------------|------------|------------|--------------------------------------------------------------------------|
| 7   |       | Reserved f  | or Future  | e Use.     |                                                                          |
| 6   | XREF0 | Primary A   | DC Exter   | nal Refe   | rence Select Bit.                                                        |
|     |       | Set by user | to enabl   | e the Prir | nary ADC to use the external reference via REFIN(+)/REFIN(-).            |
|     |       | Cleared by  | user to en | able the I | Primary ADC to use the internal bandgap reference ( $V_{REF} = 1.25$ V). |
| 5   | CH1   | Primary A   | DC Char    | nel Selec  | tion Bits.                                                               |
| 4   | CH0   | Written by  | the user   | to select  | the differential input pairs used by the Primary ADC as follows:         |
|     |       | CH1         | CH0        | Positiv    | e Input Negative Input                                                   |
|     |       | 0           | 0          | AIN1       | AIN2                                                                     |
|     |       | 0           | 1          | AIN3       | AIN4                                                                     |
|     |       | 1           | 0          | AIN2       | AIN2 (Internal Short)                                                    |
|     |       | 1           | 1          | AIN3       | AIN2                                                                     |
| 3   | UNI0  | Primary A   | DC Unip    | olar Bit.  |                                                                          |
|     |       | Set by user | to enable  | e unipolar | coding, i.e., zero differential input will result in 000000 hex output.  |
|     |       | Cleared by  | user to e  | nable bip  | olar coding, zero differential input will result in 800000 hex output.   |
| 2   | RN2   | Primary A   | DC Rang    | e Bits.    |                                                                          |
| 1   | RN1   | Written by  | the user   | to select  | the Primary ADC input range as follows:                                  |
| 0   | RN0   | RN2         | RN1        | RN0        | Selected Primary ADC Input Range (V <sub>REF</sub> = 2.5 V)              |
|     |       | 0           | 0          | 0          | $\pm 20 \text{ mV}$                                                      |
|     |       | 0           | 0          | 1          | $\pm 40 \text{ mV}$                                                      |
|     |       | 0           | 1          | 0          | $\pm 80 \text{ mV}$                                                      |
|     |       | 0           | 1          | 1          | $\pm 160 \text{ mV}$                                                     |
|     |       | 1           | 0          | 0          | $\pm 320 \text{ mV}$                                                     |
|     |       | 1           | 0          | 1          | $\pm 640 \text{ mV}$                                                     |
|     |       | 1           | 1          | 0          | $\pm 1.28 \text{ V}$                                                     |
|     |       | 1           | 1          | 1          | ±2.56 V                                                                  |

#### ICON (Current Sources Control Register)

Used to control and configure the various excitation and burnout current source options available on-chip.

| SFR Address<br>Power-On Default<br>Bit Addressable | Value | D5H<br>00H<br>No |  |  |  |
|----------------------------------------------------|-------|------------------|--|--|--|
|                                                    |       |                  |  |  |  |

|  | во | ADC1IC | ADC0IC | I2PIN | I1PIN | I2EN | I1EN |
|--|----|--------|--------|-------|-------|------|------|
|--|----|--------|--------|-------|-------|------|------|

#### Table VIII. ICON SFR Bit Designations

| Bit | Name   | Description                                                                                       |
|-----|--------|---------------------------------------------------------------------------------------------------|
| 7   |        | Reserved for Future Use.                                                                          |
| 6   | BO     | Burnout Current Enable Bit.                                                                       |
|     |        | Set by user to enable both transducer burnout current sources in the primary ADC signal paths.    |
|     |        | Cleared by user to disable both transducer burnout current sources.                               |
| 5   | ADC1IC | Auxiliary ADC Current Correction Bit.                                                             |
|     |        | Set by user to allow scaling of the Auxiliary ADC by an internal current source calibration word. |
| 4   | ADC0IC | Primary ADC Current Correction Bit.                                                               |
|     |        | Set by user to allow scaling of the Primary ADC by an internal current source calibration word.   |
| 3   | I2PIN* | Current Source-2 Pin Select Bit.                                                                  |
|     |        | Set by user to enable current source-2 (200 µA) to external Pin 3 (P1.2/DAC/IEXC1).               |
|     |        | Cleared by user to enable current source-2 (200 µA) to external Pin 4 (P1.3/AIN5/IEXC2).          |
| 2   | I1PIN* | Current Source-1 Pin Select Bit.                                                                  |
|     |        | Set by user to enable current source-1 (200 µA) to external Pin 4 (P1.3/AIN5/IEXC2).              |
|     |        | Cleared by user to enable current source-1 (200 µA) to external Pin 3 (P1.2/DAC/IEXC1).           |
| 1   | I2EN   | Current Source-2 Enable Bit.                                                                      |
|     |        | Set by user to turn on excitation current source-2 (200 $\mu$ A).                                 |
|     |        | Cleared by user to turn off excitation current source-2 (200 µA).                                 |
| 0   | I1EN   | Current Source-1 Enable Bit.                                                                      |
|     |        | Set by user to turn on excitation current source-1 (200 $\mu$ A).                                 |
|     |        | <i>Cleared</i> by user to turn off excitation current source-1 (200 $\mu$ A).                     |

\*Both current sources can be enabled to the same external pin, yielding a 400  $\mu$ A current source.

#### ADC0H/ADC0M (Primary ADC Conversion Result Registers)

These two 8-bit registers hold the 16-bit conversion result from the Primary ADC.

| SFR Address            | ADC0H | High Data Byte   | DBH |
|------------------------|-------|------------------|-----|
|                        | ADC0M | Middle Data Byte | DAH |
| Power-On Default Value | 00H   | Both Registers   |     |
| Bit Addressable        | No    | Both Registers   |     |

#### ADC1H/ADC1L (Auxiliary ADC Conversion Result Registers)

These two 8-bit registers hold the 16-bit conversion result from the Auxiliary ADC.

| SFR Address            | ADC1H | High Data Byte | DDH |
|------------------------|-------|----------------|-----|
|                        | ADC1L | Low Data Byte  | DCH |
| Power-On Default Value | 00H   | Both Registers |     |
| Bit Addressable        | No    | Both Registers |     |

### PRIMARY AND AUXILIARY ADC CIRCUIT DESCRIPTION OVERVIEW

The ADuC816 incorporates two independent sigma-delta ADCs (Primary and Auxiliary) with on-chip digital filtering intended for the measurement of wide dynamic range, low frequency signals such as those in weigh-scale, strain-gauge, pressure transducer or temperature measurement applications.

#### Primary ADC

This ADC is intended to convert the primary sensor input. The input is buffered and can be programmed for one of 8 input ranges from  $\pm 20$  mV to  $\pm 2.56$  V being driven from one of three differential input channel options AIN1/2, AIN3/4, or AIN3/2. The input channel is internally buffered allowing the part to handle significant source impedances on the analog input, allowing R/C filtering (for noise rejection or RFI reduction) to be placed on

the analog inputs if required. On-chip burnout currents can also be turned on. These currents can be used to check that a transducer on the selected channel is still operational before attempting to take measurements.

The ADC employs a sigma-delta conversion technique to realize up to 16 bits of no missing codes performance. The sigma-delta modulator converts the sampled input signal into a digital pulse train whose duty cycle contains the digital information. A Sinc3 programmable low-pass filter is then employed to decimate the modulator output data stream to give a valid data conversion result at programmable output rates from 5.35 Hz (186.77 ms) to 105.03 Hz (9.52 ms). A Chopping scheme is also employed to minimize ADC offset errors. A block diagram of the Primary ADC is shown in Figure 18.



Figure 18. Primary ADC Block Diagram

#### Auxiliary ADC

The Auxiliary ADC is intended to convert supplementary inputs such as those from a cold junction diode or thermistor. This ADC is not buffered and has a fixed input range of 0 V to 2.5 V

(assuming an external 2.5 V reference). The single-ended inputs can be driven from AIN3, AIN4 or AIN5 pins or directly from the on-chip temperature sensor voltage. A block diagram of the Auxiliary ADC is shown in Figure 19.



Figure 19. Auxiliary ADC Block Diagram

Input Range

 $\frac{2.5 \text{ V}}{16^2}$ 

16

16

### PRIMARY AND AUXILIARY ADC NOISE PERFORMANCE

Tables IX, X and XI below show the output rms noise in  $\mu$ V and output peak-to-peak resolution in bits (rounded to the nearest 0.5 LSB) for some typical output update rates on both the Primary and Auxiliary ADCs. The numbers are typical and

are generated at a differential input voltage of 0 V. The output update rate is selected via the SF7–SF0 bits in the Sinc Filter (SF) SFR. It is important to note that the peak-to-peak resolution figures represent the resolution for which there will be no code flicker within a six-sigma limit.

#### Table IX. Primary ADC, Typical Output RMS Noise (µV)

| Sypical Output RMS Noise | vs. Input Range and | Update Rate; | <b>Output RMS</b> | Noise in µV |
|--------------------------|---------------------|--------------|-------------------|-------------|
|--------------------------|---------------------|--------------|-------------------|-------------|

| SF<br>Word | Data Update<br>Rate (Hz) | ±20 mV | ±40 mV | ±80 mV | Input Range<br>±160 mV | ±320 mV | ±640 mV | ±1.28 V | ±2.56 V |
|------------|--------------------------|--------|--------|--------|------------------------|---------|---------|---------|---------|
| 13         | 105.3                    | 1.50   | 1.50   | 1.60   | 1.75                   | 3.50    | 4.50    | 6.70    | 11.75   |
| 69         | 19.79                    | 0.60   | 0.65   | 0.65   | 0.65                   | 0.65    | 0.95    | 1.40    | 2.30    |
| 255        | 5.35                     | 0.35   | 0.35   | 0.37   | 0.37                   | 0.37    | 0.51    | 0.82    | 1.25    |

#### Table X. Primary ADC, Peak-to-Peak Resolution (Bits)

#### Peak-to-Peak Resolution vs. Input Range and Update Rate; Peak-to-Peak Resolution in Bits

| SF<br>Word | Data Update<br>Rate (Hz) | ±20 mV | ±40 mV | ±80 mV | Input Range<br>±160 mV | ±320 mV         | ±640 mV         | ±1.28 V         | ±2.56 V         |
|------------|--------------------------|--------|--------|--------|------------------------|-----------------|-----------------|-----------------|-----------------|
| 13         | 105.3                    | 12     | 13     | 14     | 15                     | 15              | 15.5            | 16              | 16              |
| 69         | 19.79                    | 13     | 14     | 15     | 16                     | 16 <sup>1</sup> | 16 <sup>1</sup> | 16 <sup>1</sup> | 16 <sup>1</sup> |
| 255        | 5.35                     | 14     | 15     | 16     | 16 <sup>1</sup>        | 16 <sup>1</sup> | 16 <sup>1</sup> | 16 <sup>1</sup> | 16 <sup>1</sup> |

NOTE

<sup>1</sup>Peak-to-peak resolution at these range/update rate settings is limited only by the number of bits available from the ADC. Effective resolution at these range/update rate settings is greater than 16 bits as indicated by the rms noise table shown in Table IX.

#### Table XI. Auxiliary ADC

| Typical Output RMS Noise vs. Update Rate <sup>1</sup> |
|-------------------------------------------------------|
| Output RMS Noise in µV                                |

| SF<br>Word | Data Update<br>Rate (Hz) | Input Range<br>2.5 V |  |  |
|------------|--------------------------|----------------------|--|--|
| 13         | 105.3                    | 10.75                |  |  |
| 69         | 19.79                    | 2.00                 |  |  |
| 255        | 5.35                     | 1.15                 |  |  |

NOTE

<sup>1</sup>ADC converting in bipolar mode.

#### Analog Input Channels

The primary ADC has four associated analog input pins (labelled AIN1 to AIN4) which can be configured as two fully differential input channels. Channel selection bits in the ADC0CON SFR detailed in Table V allow three combinations of differential pair selection as well as an additional shorted input option (AIN2–AIN2).

The auxiliary ADC has three external input pins (labelled AIN3 to AIN5) as well as an internal connection to the internal on-chip temperature sensor. All inputs to the auxiliary ADC are singleended inputs referenced to the AGND on the part. Channel selection bits in the ADC1CON SFR detailed previously in Table VI allow selection of one of four inputs.

Two input multiplexers switch the selected input channel to the on-chip buffer amplifier in the case of the primary ADC and directly to the sigma-delta modulator input in the case of the auxiliary ADC. When the analog input channel is switched, the settling time of the part must elapse before a new valid word is available from the ADC. 255 NOTES

SF

13

69

Word

<sup>1</sup>ADC converting in bipolar mode.

<sup>2</sup>In unipolar mode peak-to-peak resolution at 105 Hz is 15 bits.

#### **Primary and Auxiliary ADC Inputs**

The output of the primary ADC multiplexer feeds into a high impedance input stage of the buffer amplifier. As a result, the primary ADC inputs can handle significant source impedances and are tailored for direct connection to external resistive-type sensors like strain gauges or Resistance Temperature Detectors (RTDs).

Peak-to-Peak Resolution vs. Update Rate<sup>1</sup> Peak-to-Peak Resolution in Bits

Data Update

Rate (Hz)

105.3

19.79

5.35

The auxiliary ADC, however, is unbuffered resulting in higher analog input current on the auxiliary ADC. It should be noted that this unbuffered input path provides a dynamic load to the driving source. Therefore, resistor/capacitor combinations on the input pins can cause dc gain errors depending on the output impedance of the source that is driving the ADC inputs.

#### Analog Input Ranges

The absolute input voltage range on the primary ADC is restricted to between AGND + 100 mV to AVDD - 100 mV. Care must be taken in setting up the common-mode voltage and input voltage range so that these limits are not exceeded, otherwise there will be a degradation in linearity performance.

Figures 23 and 24 show the NMR for 50 Hz and 60 Hz across the full range of SF word, i.e., SF = 13 dec to SF = 255 dec.



Figure 23. 50 Hz Normal Mode Rejection vs. SF



Figure 24. 60 Hz Normal Mode Rejection vs. SF

#### **ADC Chopping**

Both ADCs on the ADuC816 implement a chopping scheme whereby the ADC repeatability reverses its inputs. The decimated digital output words from the Sinc<sup>3</sup> filters therefore have a positive offset and negative offset term included.

As a result, a final summing stage is included in each ADC so that each output word from the filter is summed and averaged with the previous filter output to produce a new valid output result to be written to the ADC data SFRs. In this way, while the ADC throughput or update rate is as discussed earlier and illustrated in Table VII, the full settling time through the ADC (or the time to a first conversion result), will actually be given by  $2 \times t_{ADC}$ .

The chopping scheme incorporated in the ADuC816 ADC results in excellent dc offset and offset drift specifications and is extremely beneficial in applications where drift, noise rejection, and optimum EMI rejection are important factors.

#### Calibration

The ADuC816 provides four calibration modes that can be programmed via the mode bits in the ADCMODE SFR detailed in Table IV. In fact, every ADuC816 has already been factory calibrated. The resultant Offset and Gain calibration coefficients for both the primary and auxiliary ADCs are stored on-chip in manufacturing-specific Flash/EE memory locations. At poweron, these factory calibration coefficients are automatically downloaded to the calibration registers in the ADuC816 SFR space. Each ADC (primary and auxiliary) has dedicated calibration SFRs, these have been described earlier as part of the general ADC SFR description. However, the factory calibration values in the ADC calibration SFRs will be overwritten if any one of the four calibration options are initiated and that ADC is enabled via the ADC enable bits in ADCMODE.

Even though an internal offset calibration mode is described below, it should be recognized that both ADCs are chopped. This chopping scheme inherently minimizes offset and means that an internal offset calibration should never be required. Also, because factory 5 V/25°C gain calibration coefficients are automatically present at power-on, an internal full-scale calibration will only be required if the part is being operated at 3 V or at temperatures significantly different from 25°C.

The ADuC816 offers "internal" or "system" calibration facilities. For full calibration to occur on the selected ADC, the calibration logic must record the modulator output for two different input conditions. These are "zero-scale" and "full-scale" points. These points are derived by performing a conversion on the different input voltages provided to the input of the modulator during calibration. The result of the "zero-scale" calibration conversion is stored in the Offset Calibration Registers for the appropriate ADC. The result of the "full-scale" calibration conversion is stored in the Gain Calibration Registers for the appropriate ADC. With these readings, the calibration logic can calculate the offset and the gain slope for the input-to-output transfer function of the converter.

During an "internal" zero-scale or full-scale calibration, the respective "zero" input and "full-scale" input are automatically connected to the ADC input pins internally to the device. A "system" calibration, however, expects the system zero-scale and system full-scale voltages to be applied to the external ADC pins before the calibration mode is initiated. In this way external ADC errors are taken into account and minimized as a result of system calibration. It should also be noted that to optimize calibration accuracy, all ADuC816 ADC calibrations are carried out automatically at the slowest update rate.

Internally in the ADuC816, the coefficients are normalized before being used to scale the words coming out of the digital filter. The offset calibration coefficient is subtracted from the result prior to the multiplication by the gain coefficient. All ADuC816 ADC specifications will only apply after a zero-scale and full-scale calibration at the operating point (supply voltage/temperature) of interest.

From an operational point of view, a calibration should be treated like another ADC conversion. A zero-scale calibration (if required) should always be carried out before a full-scale calibration. System software should monitor the relevant ADC RDY0/1 bit in the ADCSTAT SFR to determine end of calibration via a polling sequence or interrupt driven routine.

### INTVAL

Function

SFR Address Power-On Default Value Bit Addressable Valid Value

#### HTHSEC

Function

SFR Address Power-On Default Value Bit Addressable Valid Value

**SEC** Function

Function

SFR Address Power-On Default Value Bit Addressable Valid Value

#### MIN

Function

SFR Address Power-On Default Value Bit Addressable Valid Value

#### HOUR

Function

SFR Address Power-On Default Value Bit Addressable Valid Value

#### User Time Interval Select Register

User code writes the required time interval to this register. When the 8-bit interval counter is equal to the time interval value loaded in the INTVAL SFR, the TII bit (TIMECON.2) bit is set and generates an interrupt if enabled. (See IEIP2 SFR description under Interrupt System later in this data sheet.) A6H 00H

No 0 to 255 decimal

#### Hundredths Seconds Time Register

This register is incremented in (1/128) second intervals once TCEN in TIMECON is active. The HTHSEC SFR counts from 0 to 127 before rolling over to increment the SEC time register. A2H 00H No 0 to 127 decimal

#### **Seconds Time Register**

This register is incremented in 1-second intervals once TCEN in TIMECON is active. The SEC SFR counts from 0 to 59 before rolling over to increment the MIN time register. A3H 00H No 0 to 59 decimal

#### **Minutes Time Register**

This register is incremented in 1-minute intervals once TCEN in TIMECON is active. The MIN counts from 0 to 59 before rolling over to increment the HOUR time register. A4H 00H No 0 to 59 decimal

#### **Hours Time Register**

This register is incremented in 1-hour intervals once TCEN in TIMECON is active. The HOUR SFR counts from 0 to 23 before rolling over to 0. A5H 00H No 0 to 23 decimal

Table XIX. SPICON SFR Bit Designations (continued)

| Bit | Name | Descrip                                                                 | tion                                                                                     |                       |  |  |  |
|-----|------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------|--|--|--|
| 1   | SPR1 | SPI Bit-I                                                               | SPI Bit-Rate Select Bits.                                                                |                       |  |  |  |
| 0   | SPR0 | These bits select the SCLOCK rate (bit-rate) in Master Mode as follows: |                                                                                          |                       |  |  |  |
|     |      | SPR1                                                                    | SPR0                                                                                     | Selected Bit Rate     |  |  |  |
|     |      | 0                                                                       | 0                                                                                        | $f_{CORE}/2$          |  |  |  |
|     |      | 0                                                                       | 1                                                                                        | $f_{CORE}/4$          |  |  |  |
|     |      | 1                                                                       | 0                                                                                        | $f_{CORE}/8$          |  |  |  |
|     |      | 1                                                                       | 1                                                                                        | f <sub>CORE</sub> /16 |  |  |  |
|     |      | In SPI S                                                                | .e., SPIM = 0, the logic level on the external $\overline{SS}$ pin (Pin 13), can be read |                       |  |  |  |
|     |      | via the S                                                               | PR0 bit.                                                                                 |                       |  |  |  |

NOTE

The CPOL and CPHA bits should both contain the same values for master and slave devices.

| SPIDAT                 | SPI Data Register                                                                             |
|------------------------|-----------------------------------------------------------------------------------------------|
| Function               | The SPIDAT SFR is written by the user to transmit data over the SPI interface or read by user |
|                        | code to read data just received by the SPI interface.                                         |
| SFR Address            | F7H                                                                                           |
| Power-On Default Value | 00H                                                                                           |
| Bit Addressable        | No                                                                                            |

#### Using the SPI Interface

Depending on the configuration of the bits in the SPICON SFR shown in Table XIX, the ADuC816 SPI interface will transmit or receive data in a number of possible modes. Figure 32 shows all possible ADuC816 SPI configurations and the timing relationships and synchronization between the signals involved. Also shown in this figure is the SPI interrupt bit (ISPI) and how it is triggered at the end of each byte-wide communication.



Figure 32. SPI Timing, All Modes

#### SPI Interface—Master Mode

In master mode, the SCLOCK pin is always an output and generates a burst of eight clocks whenever user code writes to the SPIDAT register. The SCLOCK bit rate is determined by SPR0 and SPR1 in SPICON. It should also be noted that the  $\overline{SS}$  pin is not used in master mode. If the ADuC816 needs to assert the  $\overline{SS}$  pin on an external slave device, a Port digital output pin should be used.

In master mode a byte transmission or reception is initiated by a write to SPIDAT. Eight clock periods are generated via the SCLOCK pin and the SPIDAT byte being transmitted via MOSI. With each SCLOCK period a data bit is also sampled via MISO. After eight clocks, the transmitted byte will have been completely transmitted and the input byte will be waiting in the input shift register. The ISPI flag will be set automatically and an interrupt will occur if enabled. The value in the shift register will be latched into SPIDAT.

#### SPI Interface—Slave Mode

In slave mode the SCLOCK is an input. The  $\overline{SS}$  pin must also be driven low externally during the byte communication.

Transmission is also initiated by a write to SPIDAT. In slave mode, a data bit is transmitted via MISO and a data bit is received via MOSI through each input SCLOCK period. After eight clocks, the transmitted byte will have been completely transmitted and the input byte will be waiting in the input shift register. The ISPI flag will be set automatically and an interrupt will occur if enabled. The value in the shift register will be latched into SPIDAT only when the transmission/reception of a byte has been completed. The end of transmission occurs after the eighth clock has been received, if CPHA = 1 or when  $\overline{SS}$  returns high if CPHA = 0.

User configuration and control of all Timer operating modes is achieved via three SFRs namely:

| TMOD, TCON:<br>T2CON:  | Control and configuration for Timers 0 and 1.<br>Control and configuration for Timer 2. |  |  |  |  |  |  |
|------------------------|-----------------------------------------------------------------------------------------|--|--|--|--|--|--|
| TMOD<br>SFR Address    | Timer/Counter 0 and 1 Mode Register 89H                                                 |  |  |  |  |  |  |
| Power-On Default Value | 00H                                                                                     |  |  |  |  |  |  |
| Bit Addressable        | No                                                                                      |  |  |  |  |  |  |
| İ                      |                                                                                         |  |  |  |  |  |  |

|      |     | ÷          |            | ÷    |     |    | •          |
|------|-----|------------|------------|------|-----|----|------------|
| Gate | C/T | <b>M</b> 1 | <b>M</b> 0 | Gate | C/T | M1 | <b>M</b> 0 |

#### Bit Name Description 7 Gate Timer 1 Gating Control. Set by software to enable timer/counter 1 only while $\overline{INT1}$ pin is high and TR1 control bit is set. Cleared by software to enable timer 1 whenever TR1 control bit is set. $C/\overline{T}$ Timer 1 Timer or Counter Select Bit. 6 Set by software to select counter operation (input from T1 pin). Cleared by software to select timer operation (input from internal system clock). M1 Timer 1 Mode Select Bit 1 (Used with M0 Bit). 5 4 M0 Timer 1 Mode Select Bit 0. M1 M0 0 0 TH1 operates as an 8-bit timer/counter. TL1 serves as 5-bit prescaler. 0 16-Bit Timer/Counter. TH1 and TL1 are cascaded; there is no prescaler. 1 0 8-Bit Auto-Reload Timer/Counter. TH1 holds a value which is to be 1 reloaded into TL1 each time it overflows. 1 Timer/Counter 1 Stopped. 1 Gate Timer 0 Gating Control. 3 Set by software to enable timer/counter 0 only while $\overline{INT0}$ pin is high and TR0 control bit is set. Cleared by software to enable Timer 0 whenever TR0 control bit is set. $C/\overline{T}$ Timer 0 Timer or Counter Select Bit. 2 Set by software to select counter operation (input from T0 pin). Cleared by software to select timer operation (input from internal system clock). M1 Timer 0 Mode Select Bit 1. 1 0 M0 Timer 0 Mode Select Bit 0. M1 M0 0 0 TH0 operates as an 8-bit timer/counter. TL0 serves as 5-bit prescaler. 16-Bit Timer/Counter. TH0 and TL0 are cascaded; there is no prescaler 0 1 0 8-Bit Auto-Reload Timer/Counter. TH0 holds a value which is to be 1 reloaded into TL0 each time it overflows. 1 1 TL0 is an 8-bit timer/counter controlled by the standard timer 0 control bits. TH0 is an 8-bit timer only, controlled by Timer 1 control bits.

#### Table XXIII. TMOD SFR Bit Designations

#### UART SERIAL INTERFACE

The serial port is full duplex, meaning it can transmit and receive simultaneously. It is also receive-buffered, meaning it can commence reception of a second byte before a previously received byte has been read from the receive register. However, if the first byte still has not been read by the time reception of the second byte is complete, the first byte will be lost. The physical interface to the serial data network is via Pins RXD(P3.0) and TXD(P3.1)

while the SFR interface to the UART is comprised of the following registers.

#### SBUF

The serial port receive and transmit registers are both accessed through the SBUF SFR (SFR address = 99 hex). Writing to SBUF loads the transmit register and reading SBUF accesses a physically separate receive register.

| 1                      | SCON |     | UART Serial Port Control Register |     |     |     |    |    |  |
|------------------------|------|-----|-----------------------------------|-----|-----|-----|----|----|--|
| SFR Address            |      |     | 98H                               |     |     |     |    |    |  |
| Power-On Default Value |      | 00H |                                   |     |     |     |    |    |  |
| Bit Addressable        |      | Yes |                                   |     |     |     |    |    |  |
|                        |      |     |                                   |     |     |     |    |    |  |
|                        | SM0  | SM1 | SM2                               | REN | TB8 | RB8 | TI | RI |  |

#### Table XXVII. SCON SFR Bit Designations

| Bit | Name | Description                                                                                          |  |  |  |  |
|-----|------|------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7   | SM0  | UART Serial Mode Select Bits.                                                                        |  |  |  |  |
| 6   | SM1  | These bits select the Serial Port operating mode as follows:                                         |  |  |  |  |
|     |      | SM0 SM1 Selected Operating Mode                                                                      |  |  |  |  |
|     |      | 0 0 Mode 0: Shift Register, fixed baud rate (Core Clk/2)                                             |  |  |  |  |
|     |      | 0 1 Mode 1: 8-bit UART, variable baud rate                                                           |  |  |  |  |
|     |      | 1 0 Mode 2: 9-bit UART, fixed baud rate (Core_Clk/64) or (Core_Clk/32)                               |  |  |  |  |
|     |      | 1 1 Mode 3: 9-bit UART, variable baud rate                                                           |  |  |  |  |
| 5   | SM2  | Multiprocessor Communication Enable Bit.                                                             |  |  |  |  |
|     |      | Enables multiprocessor communication in Modes 2 and 3. In Mode 0, SM2 should be cleared.             |  |  |  |  |
|     |      | In Mode 1, if SM2 is set, RI will not be activated if a valid stop bit was not received. If SM2 is   |  |  |  |  |
|     |      | cleared, RI will be set as soon as the byte of data has been received. In Modes 2 or 3, if SM2 is    |  |  |  |  |
|     |      | set, RI will not be activated if the received ninth data bit in RB8 is 0. If SM2 is cleared, RI will |  |  |  |  |
|     |      | be set as soon as the byte of data has been received.                                                |  |  |  |  |
| 4   | REN  | Serial Port Receive Enable Bit.                                                                      |  |  |  |  |
|     |      | Set by user software to enable serial port reception.                                                |  |  |  |  |
|     |      | Cleared by user software to disable serial port reception.                                           |  |  |  |  |
| 3   | TB8  | Serial Port Transmit (Bit 9).                                                                        |  |  |  |  |
|     |      | The data loaded into TB8 will be the ninth data bit that will be transmitted in Modes 2 and 3.       |  |  |  |  |
| 2   | RB8  | Serial port Receiver Bit 9.                                                                          |  |  |  |  |
|     |      | The ninth data bit received in Modes 2 and 3 is latched into RB8. For Mode 1 the stop bit is         |  |  |  |  |
|     |      | latched into RB8.                                                                                    |  |  |  |  |
| 1   | TI   | Serial Port Transmit Interrupt Flag.                                                                 |  |  |  |  |
|     |      | Set by hardware at the end of the eighth bit in Mode 0, or at the beginning of the stop bit in       |  |  |  |  |
|     |      | Modes 1, 2, and 3.                                                                                   |  |  |  |  |
|     |      | TI must be cleared by user software.                                                                 |  |  |  |  |
| 0   | RI   | Serial Port Receive Interrupt Flag.                                                                  |  |  |  |  |
|     |      | Set by hardware at the end of the eighth bit in mode 0, or halfway through the stop bit in           |  |  |  |  |
|     |      | Modes 1, 2, and 3.                                                                                   |  |  |  |  |
|     |      | RI must be cleared by software.                                                                      |  |  |  |  |