



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 40MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                               |
| Number of I/O              | 25                                                                        |
| Program Memory Size        | 32KB (16K x 16)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                |                                                                           |
| RAM Size                   | 1.5К х 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                               |
| Data Converters            | A/D 10x10b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                   |
| Supplier Device Package    | 28-SPDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f2510-i-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### TABLE 2-1: PIN DESCRIPTIONS (DURING PROGRAMMING): PIC18F2XXX/4XXX FAMILY

| <b>D</b> ' N       | During Programming |          |                                                                                          |  |
|--------------------|--------------------|----------|------------------------------------------------------------------------------------------|--|
| Pin Name           | Pin Name           | Pin Type | Pin Description                                                                          |  |
| MCLR/Vpp/RE3       | Vpp                | Р        | Programming Enable                                                                       |  |
| VDD <sup>(2)</sup> | Vdd                | Р        | Power Supply                                                                             |  |
| VSS <sup>(2)</sup> | Vss                | Р        | Ground                                                                                   |  |
| RB5                | PGM                | I        | Low-Voltage ICSP <sup>™</sup> Input when LVP Configuration bit equals '1' <sup>(1)</sup> |  |
| RB6                | PGC                | I        | Serial Clock                                                                             |  |
| RB7                | PGD                | I/O      | Serial Data                                                                              |  |

Legend: I = Input, O = Output, P = Power

**Note 1:** See Figure 5-1 for more information.

2: All power supply (VDD) and ground (VSS) pins must be connected.

The following devices are included in 28-pin SPDIP, PDIP and SOIC parts:

- PIC18F2221
- PIC18F2321
- PIC18F2410
- PIC18F2420
- PIC18F2423
- PIC18F2450
- PIC18F2455
- PIC18F2458

- PIC18F2480
- PIC18F2510
- PIC18F2515PIC18F2520
- PIC18F2523
- PIC18F2525
- PIC18F2550
- PIC18F2553
- . ....

• PIC18F2321

PIC18F2620PIC18F2680

• PIC18F2580

PIC18F2585

• PIC18F2610

- PIC18F2682
- PIC18F2685

The following devices are included in 28-pin SSOP parts:

• PIC18F2221

### FIGURE 2-1: 28-Pin SPDIP, PDIP, SOIC, SSOP

|         | $\bigcirc$ | 28 RB7/PGD      |  |
|---------|------------|-----------------|--|
| RAO 2   |            | 27 RB6/PGC      |  |
| RA1 3   |            | 26 RB5/PGM      |  |
| RA2 4   |            | 25 RB4          |  |
| RA3 5   | Š.         | 24 RB3          |  |
| RA4 6   | × ×        | 23 RB2          |  |
| RA5 7   | E          | 22 RB1          |  |
| Vss 8   | 18         | 21 🗌 RB0        |  |
| OSC1 9  | <u></u>    | 20 <b>V</b> DD  |  |
| OSC2 10 | ₽.         | 19 🗌 <b>Vss</b> |  |
| RC0 11  |            | 18 RC7          |  |
| RC1 12  |            | 17 🗌 RC6        |  |
| RC2 13  |            | 16 RC5          |  |
| RC3 14  |            | 15 🗌 RC4        |  |
|         |            |                 |  |

The following devices are included in 28-pin QFN parts:

PIC18F2221PIC18F2321

• PIC18F2410

• PIC18F2420

PIC18F2423PIC18F2450

.

• PIC18F2480

- PIC18F2510
  - PIC18F2520

.

- PIC18F2523
- PIC18F2580
- PIC18F2682
- PIC18F2685

FIGURE 2-2: 28-Pin QFN



The following devices are included in 40-pin PDIP parts:

- PIC18F4221
- PIC18F4321
- PIC18F4410
- PIC18F4420
- PIC18F4423
- PIC18F4450
- PIC18F4458PIC18F4480PIC18F4510

• PIC18F4455

- PIC18F4515PIC18F4520
- PIC18F4523PIC18F4525
- PIC18F4550
- PIC18F4553
- PIC18F4580
- PIC18F4585

- PIC18F4610
- PIC18F4620
- PIC18F4680
- PIC18F4682
- PIC18F4685

•

FIGURE 2-3: 40-P

40-Pin PDIP

|      | °1          | 40 🗆 RB7/PGD      |
|------|-------------|-------------------|
| RAO  | 2           | 39 <b>RB6/PGC</b> |
| RA1  | 3           | 38 🗖 RB5/PGM      |
| RA2  | 4           | 37 🗖 RB4          |
| RA3  | 5           | 36 🗖 RB3          |
| RA4  | 6           | 35 🗖 RB2          |
| RA5  | 7           | 34 🗖 RB1          |
| RE0  | 8 <b>X</b>  | 33 🗖 RB0          |
| RE1  | 9 <b>x</b>  | 32 🗍 <b>VDD</b>   |
| RE2  | 10 1        | 31 🗖 <b>Vss</b>   |
| VDD  | 11 🖸        | 30 🔲 RD7          |
| Vss  | 12 <b>Ù</b> | 29 🗖 RD6          |
| OSC1 | 13 <b>G</b> | 28 🗖 RD5          |
| OSC2 | 14          | 27 🗖 RD4          |
| RC0  | 15          | 26 🗖 RC7          |
| RC1  | 16          | 25 🗖 RC6          |
| RC2  | 17          | 24 🗖 RC5          |
| RC3  | 18          | 23 🗖 RC4          |
| RD0  | 19          | 22 🗖 RD3          |
| RD1  | 20          | 21 🗖 RD2          |

The following devices are included in 44-pin TQFP parts:

- PIC18F4221
- PIC18F4321
- PIC18F4410
- PIC18F4420
- PIC18F4423
- PIC18F4450
- PIC18F4455
- PIC18F4458
- PIC18F4480
- PIC18F4510
- PIC18F4520
- PIC18F4515

PIC18F4523

- PIC18F4525
- PIC18F4550
- PIC18F4553
- PIC18F4580
- PIC18F4585
- PIC18F4610
- PIC18F4620
- PIC18F4680
- PIC18F4682
- PIC18F4685



### TABLE 2-2: IMPLEMENTATION OF CODE MEMORY

| Device     | Code Memory Size (Bytes) |
|------------|--------------------------|
| PIC18F2515 |                          |
| PIC18F2525 |                          |
| PIC18F2585 |                          |
| PIC18F4515 | 00000011-00BFFF11 (40K)  |
| PIC18F4525 |                          |
| PIC18F4585 |                          |
| PIC18F2610 |                          |
| PIC18F2620 |                          |
| PIC18F2680 |                          |
| PIC18F4610 | 0000001-00FFF11(04K)     |
| PIC18F4620 |                          |
| PIC18F4680 |                          |

### FIGURE 2-6: MEMORY MAP AND THE CODE MEMORY SPACE FOR PIC18FX5X5/X6X0 DEVICES



For PIC18F2685/4685 devices, the code memory space extends from 0000h to 017FFFh (96 Kbytes) in five 16-Kbyte blocks. For PIC18F2682/4682 devices, the code memory space extends from 0000h to 0013FFFh (80 Kbytes) in four 16-Kbyte blocks. Addresses, 0000h through 0FFFh, however, define a "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

The size of the Boot Block in PIC18F2685/4685 and PIC18F2682/4682 devices can be configured as 1, 2 or 4K words (see Figure 2-7). This is done through the BBSIZ<2:1> bits in the Configuration register, CONFIG4L. It is important to note that increasing the size of the Boot Block decreases the size of Block 0.

| Device     | Code Memory Size (Bytes) |
|------------|--------------------------|
| PIC18F2682 | 000000h 012EEEh (80K)    |
| PIC18F4682 | 00000011-013FFF11(80K)   |
| PIC18F2685 |                          |
| PIC18F4685 | 0000001-017FFFI (90K)    |

### TABLE 2-4: IMPLEMENTATION OF CODE MEMORY

| Device     | Code Memory Size (Bytes) |
|------------|--------------------------|
| PIC18F2455 |                          |
| PIC18F2458 |                          |
| PIC18F4455 | 0000001-003FFFI (24K)    |
| PIC18F4458 |                          |
| PIC18F2510 |                          |
| PIC18F2520 |                          |
| PIC18F2523 |                          |
| PIC18F2550 |                          |
| PIC18F2553 |                          |
| PIC18F4510 | 0000001-007FFFI (32K)    |
| PIC18F4520 |                          |
| PIC18F4523 |                          |
| PIC18F4550 |                          |
| PIC18F4553 |                          |

#### FIGURE 2-8: MEMORY MAP AND THE CODE MEMORY SPACE FOR PIC18FX4X5/X4X8/X5X0/X5X3 DEVICES



For PIC18FX4X0/X4X3 devices, the code memory space extends from 000000h to 003FFFh (16 Kbytes) in two 8-Kbyte blocks. Addresses, 000000h through 0003FFh, however, define a "Boot Block" region that is treated separately from Block 0. All of these blocks define code protection boundaries within the code memory space.

<sup>© 2010-2015</sup> Microchip Technology Inc.



### 2.5 Entering and Exiting High-Voltage ICSP Program/Verify Mode

As shown in <u>Figure 2-14</u>, the High-Voltage ICSP Program/Verify mode is entered by holding PGC and PGD low and then raising MCLR/VPP/RE3 to VIHH (high voltage). Once in this mode, the code memory, data EEPROM (selected devices only, see **Section 3.3 "Data EEPROM Programming"**), ID locations and Configuration bits can be accessed and programmed in serial fashion. Figure 2-15 shows the exit sequence.

The sequence that enters the device into the Program/Verify mode places all unused I/Os in the high-impedance state.

### FIGURE 2-14: ENTERING HIGH-VOLTAGE PROGRAM/VERIFY MODE



### FIGURE 2-15: EXITING HIGH-VOLTAGE PROGRAM/VERIFY MODE



### 3.0 DEVICE PROGRAMMING

Programming includes the ability to erase or write the various memory regions within the device.

In all cases, except high-voltage ICSP Bulk Erase, the EECON1 register must be configured in order to operate on a particular memory region.

When using the EECON1 register to act on code memory, the EEPGD bit must be set (EECON1<7> = 1) and the CFGS bit must be cleared (EECON1<6> = 0). The WREN bit must be set (EECON1<2> = 1) to enable writes of any sort (e.g., erases) and this must be done prior to initiating a write sequence. The FREE bit must be set (EECON1<4> = 1) in order to erase the program space being pointed to by the Table Pointer. The erase or write sequence is initiated by setting the WR bit (EECON1<1> = 1). It is strongly recommended that the WREN bit only be set immediately prior to a program erase.

### 3.1 ICSP Erase

### 3.1.1 HIGH-VOLTAGE ICSP BULK ERASE

Erasing code or data EEPROM is accomplished by configuring two Bulk Erase Control registers located at 3C0004h and 3C0005h. Code memory may be erased, portions at a time, or the user may erase the entire device in one action. Bulk Erase operations will also clear any code-protect settings associated with the memory block being erased. Erase options are detailed in Table 3-1. If data EEPROM is code-protected (CPD = 0), the user must request an erase of data EEPROM (e.g., 0084h as shown in Table 3-1).

| Description                      | Data<br>(3C0005h:3C0004h) |
|----------------------------------|---------------------------|
| Chip Erase                       | 3F8Fh                     |
| Erase Data EEPROM <sup>(1)</sup> | 0084h                     |
| Erase Boot Block                 | 0081h                     |
| Erase Configuration Bits         | 0082h                     |
| Erase Code EEPROM Block 0        | 0180h                     |
| Erase Code EEPROM Block 1        | 0280h                     |
| Erase Code EEPROM Block 2        | 0480h                     |
| Erase Code EEPROM Block 3        | 0880h                     |
| Erase Code EEPROM Block 4        | 1080h                     |
| Erase Code EEPROM Block 5        | 2080h                     |

### TABLE 3-1: BULK ERASE OPTIONS

Note 1: Selected devices only, see Section 3.3 "Data EEPROM Programming".

The actual Bulk Erase function is a self-timed operation. Once the erase has started (falling edge of the 4th PGC after the NOP command), serial execution will cease until the erase completes (Parameter P11). During this time, PGC may continue to toggle but PGD must be held low.

The code sequence to erase the entire device is shown in Table and the flowchart is shown in Figure 3-1.

Note: A Bulk Erase is the only way to reprogram code-protect bits from an ON state to an OFF state.

| 4-Bit<br>Command                                                                             | Data Payload                                            | Core Instruction                                                                            |  |  |
|----------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------|--|--|
| Step 1: Direct acc                                                                           | Step 1: Direct access to code memory and enable writes. |                                                                                             |  |  |
| 0000<br>0000<br>0000                                                                         | 8E A6<br>9C A6<br>84 A6                                 | BSF EECON1, EEPGD<br>BCF EECON1, CFGS<br>BSF EECON1, WREN                                   |  |  |
| Step 2: Point to fir                                                                         | Step 2: Point to first row in code memory.              |                                                                                             |  |  |
| 0000<br>0000<br>0000                                                                         | 6A F8<br>6A F7<br>6A F6                                 | CLRF TBLPTRU<br>CLRF TBLPTRH<br>CLRF TBLPTRL                                                |  |  |
| Step 3: Enable erase and erase single row.                                                   |                                                         |                                                                                             |  |  |
| 0000<br>0000<br>0000                                                                         | 88 A6<br>82 A6<br>00 00                                 | BSF EECON1, FREE<br>BSF EECON1, WR<br>NOP - hold PGC high for time P9 and low for time P10. |  |  |
| Step 4: Repeat Step 3, with the Address Pointer incremented by 64 until all rows are erased. |                                                         |                                                                                             |  |  |

### TABLE 3-3: ERASE CODE MEMORY CODE SEQUENCE





### 3.2 Code Memory Programming

Programming code memory is accomplished by first loading data into the write buffer and then initiating a programming sequence. The write and erase buffer sizes, shown in Table 3-4, can be mapped to any location of the same size, beginning at 000000h. The actual memory write sequence takes the contents of this buffer and programs the proper amount of code memory that contains the Table Pointer.

The programming duration is externally timed and is controlled by PGC. After a Start Programming command is issued (4-bit command, '1111'), a NOP is issued, where the 4th PGC is held high for the duration of the programming time, P9.

After PGC is brought low, the programming sequence is terminated. PGC must be held low for the time specified by Parameter P10 to allow high-voltage discharge of the memory array.

The code sequence to program a PIC18F2XXX/4XXX Family device is shown in Table 3-5. The flowchart, shown in Figure 3-4, depicts the logic necessary to completely write a PIC18F2XXX/4XXX Family device. The timing diagram that details the Start Programming command and Parameters P9 and P10 is shown in Figure 3-5.

**Note:** The TBLPTR register must point to the same region when initiating the programming sequence as it did when the write buffers were loaded.

### TABLE 3-4: WRITE AND ERASE BUFFER SIZES

| Devices (Arranged by Family)                   | Write Buffer Size (Bytes) | Erase Buffer Size (Bytes) |
|------------------------------------------------|---------------------------|---------------------------|
| PIC18F2221, PIC18F2321, PIC18F4221, PIC18F4321 | 8                         | 64                        |
| PIC18F2450, PIC18F4450                         | 16                        | 64                        |
| PIC18F2410, PIC18F2510, PIC18F4410, PIC18F4510 |                           |                           |
| PIC18F2420, PIC18F2520, PIC18F4420, PIC18F4520 |                           |                           |
| PIC18F2423, PIC18F2523, PIC18F4423, PIC18F4523 | 32                        | 64                        |
| PIC18F2480, PIC18F2580, PIC18F4480, PIC18F4580 |                           |                           |
| PIC18F2455, PIC18F2550, PIC18F4455, PIC18F4550 |                           |                           |
| PIC18F2458, PIC18F2553, PIC18F4458, PIC18F4553 |                           |                           |
| PIC18F2515, PIC18F2610, PIC18F4515, PIC18F4610 | 64                        | C4                        |
| PIC18F2525, PIC18F2620, PIC18F4525, PIC18F4620 |                           |                           |
| PIC18F2585, PIC18F2680, PIC18F4585, PIC18F4680 |                           | 04                        |
| PIC18F2682, PIC18F2685, PIC18F4682, PIC18F4685 | ]                         |                           |







### 3.2.1 MODIFYING CODE MEMORY

The previous programming example assumed that the device had been Bulk Erased prior to programming (see **Section 3.1.1 "High-Voltage ICSP Bulk Erase**"). It may be the case, however, that the user wishes to modify only a section of an already programmed device.

The appropriate number of bytes required for the erase buffer must be read out of code memory (as described in Section 4.2 "Verify Code Memory and ID Locations") and buffered. Modifications can be made on this buffer. Then, the block of code memory that was read out must be erased and rewritten with the modified data.

The WREN bit must be set if the WR bit in EECON1 is used to initiate a write sequence.

| 4-Bit<br>Command                             | Data Payload                                                                                                                               | Core Instruction                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Step 1: Direct acc                           | Step 1: Direct access to code memory.                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Step 2: Read and                             | modify code memory (see                                                                                                                    | Section 4.1 "Read Code Memory, ID Locations and Configuration Bits").                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0000                                         | 8E A6                                                                                                                                      | BSF EECON1, EEPGD                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 0000                                         | 9C A6                                                                                                                                      | BCF EECON1, CFGS                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| Step 3: Set the Ta                           | ble Pointer for the block to b                                                                                                             | e erased.                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 0000<br>0000<br>0000<br>0000                 | 0E <addr[21:16]><br/>6E F8<br/>0E <addr[8:15]><br/>6E F7</addr[8:15]></addr[21:16]>                                                        | MOVLW <addr[21:16]><br/>MOVWF TBLPTRU<br/>MOVLW <addr[8:15]><br/>MOVWF TBLPTRH</addr[8:15]></addr[21:16]>                                                                                                                                                                                                                                                                                                                                |  |
| 0000                                         | OE <addr[7:0]><br/>6E F6</addr[7:0]>                                                                                                       | MOVLW <addr[ :u]=""><br/>MOVWF TBLPTRL</addr[>                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Step 4: Enable me                            | emory writes and set up an e                                                                                                               | erase.                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 0000                                         | 84 A6<br>88 A6                                                                                                                             | BSF EECON1, WREN<br>BSF EECON1, FREE                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| Step 5: Initiate era                         | ase.                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 0000                                         | 82 A6<br>00 00                                                                                                                             | BSF EECON1, WR<br>NOP - hold PGC high for time P9 and low for time P10.                                                                                                                                                                                                                                                                                                                                                                  |  |
| Step 6: Load write                           | e buffer. The correct bytes wi                                                                                                             | ill be selected based on the Table Pointer.                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 0000<br>0000<br>0000<br>0000<br>0000<br>1101 | <pre>0E <addr[21:16]> 6E F8 0E <addr[8:15]> 6E F7 0E <addr[7:0]> 6E F6 <msb><lsb></lsb></msb></addr[7:0]></addr[8:15]></addr[21:16]></pre> | MOVLW <addr[21:16]><br/>MOVWF TBLPTRU<br/>MOVWF TBLPTRH<br/>MOVWF TBLPTRH<br/>MOVWF TBLPTRH<br/>MOVWF TBLPTRL<br/>Write 2 bytes and post-increment address by 2.<br/>Repeat as many times as necessary to fill the write buffer<br/>Write 2 bytes and start programming.<br/>NOP - hold PGC high for time P9 and low for time P10.<br/>ough 6, where the Address Pointer is incremented by the appropriate number of bytes</addr[21:16]> |  |
| (see Table 3-4) at<br>the erase buffer.      | each iteration of the loop. T                                                                                                              | he write cycle must be repeated enough times to completely rewrite the contents of                                                                                                                                                                                                                                                                                                                                                       |  |
| Step 7: Disable w                            | Step 7: Disable writes.                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 0000                                         | 94 A6                                                                                                                                      | BCF EECON1, WREN                                                                                                                                                                                                                                                                                                                                                                                                                         |  |

### TABLE 3-6: MODIFYING CODE MEMORY



### 3.4 ID Location Programming

The ID locations are programmed much like the code memory. The ID registers are mapped in addresses, 200000h through 200007h. These locations read out normally even after code protection.

Note: The user only needs to fill the first 8 bytes of the write buffer in order to write the ID locations.

Table 3-8 demonstrates the code sequence required to write the ID locations.

In order to modify the ID locations, refer to the methodology described in **Section 3.2.1** "**Modifying Code Memory**". As with code memory, the ID locations must be erased before being modified.

### TABLE 3-8: WRITE ID SEQUENCE

| 4-Bit<br>Command                                        | Data Payload           | Core Instruction                                      |  |  |  |  |  |  |  |  |
|---------------------------------------------------------|------------------------|-------------------------------------------------------|--|--|--|--|--|--|--|--|
| Step 1: Direct access to code memory and enable writes. |                        |                                                       |  |  |  |  |  |  |  |  |
| 0000                                                    | 8E A6                  | BSF EECON1, EEPGD                                     |  |  |  |  |  |  |  |  |
| 0000                                                    | 9C A6                  | BCF EECON1, CFGS                                      |  |  |  |  |  |  |  |  |
| Step 2: Load write buffer with 8 bytes and write.       |                        |                                                       |  |  |  |  |  |  |  |  |
| 0000                                                    | 0E 20                  | MOVLW 20h                                             |  |  |  |  |  |  |  |  |
| 0000                                                    | 6E F8                  | MOVWF TBLPTRU                                         |  |  |  |  |  |  |  |  |
| 0000                                                    | 0E 00                  | MOVLW 00h                                             |  |  |  |  |  |  |  |  |
| 0000                                                    | 6E F7                  | MOVWF TBLPTRH                                         |  |  |  |  |  |  |  |  |
| 0000                                                    | 0E 00                  | MOVLW 00h                                             |  |  |  |  |  |  |  |  |
| 0000                                                    | 6E F6                  | MOVWF TBLPTRL                                         |  |  |  |  |  |  |  |  |
| 1101                                                    | <msb><lsb></lsb></msb> | Write 2 bytes and post-increment address by 2.        |  |  |  |  |  |  |  |  |
| 1101                                                    | <msb><lsb></lsb></msb> | Write 2 bytes and post-increment address by 2.        |  |  |  |  |  |  |  |  |
| 1101                                                    | <msb><lsb></lsb></msb> | Write 2 bytes and post-increment address by 2.        |  |  |  |  |  |  |  |  |
| 1111                                                    | <msb><lsb></lsb></msb> | Write 2 bytes and start programming.                  |  |  |  |  |  |  |  |  |
| 0000                                                    | 00 00                  | NOP - hold PGC high for time P9 and low for time P10. |  |  |  |  |  |  |  |  |

### 3.5 Boot Block Programming

The code sequence detailed in Table 3-5 should be used, except that the address used in "Step 2" will be in the range of 000000h to 0007FFh.

### 3.6 Configuration Bits Programming

Unlike code memory, the Configuration bits are programmed a byte at a time. The Table Write, Begin Programming 4-bit command ('1111') is used, but only eight bits of the following 16-bit payload will be written. The LSB of the payload will be written to even addresses and the MSB will be written to odd addresses. The code sequence to program two consecutive configuration locations is shown in Table 3-9.

**Note:** The address must be explicitly written for each byte programmed. The addresses can not be incremented in this mode.

### TABLE 5-2: DEVICE ID VALUES (CONTINUED)

| Davias     | Device ID Value |           |  |  |  |  |  |
|------------|-----------------|-----------|--|--|--|--|--|
| Device     | DEVID2          | DEVID1    |  |  |  |  |  |
| PIC18F4585 | 0Eh             | 101x xxxx |  |  |  |  |  |
| PIC18F4610 | 0Ch             | 001x xxxx |  |  |  |  |  |
| PIC18F4620 | 0Ch             | 000x xxxx |  |  |  |  |  |
| PIC18F4680 | 0Eh             | 100x xxxx |  |  |  |  |  |
| PIC18F4682 | 27h             | 010x xxxx |  |  |  |  |  |
| PIC18F4685 | 27h             | 011x xxxx |  |  |  |  |  |

**Legend:** The 'x's in DEVID1 contain the device revision code.

**Note 1:** DEVID1 bit 4 is used to determine the device type (REV4 = 0).

**2:** DEVID1 bit 4 is used to determine the device type (REV4 = 1).

#### Configuration **Bit Name** Description Words BBSIZ<1:0>(1) CONFIG4L Boot Block Size Select bits (PIC18F2321/4321 devices only) 11 = 1K word (2 Kbytes) Boot Block 10 = 1K word (2 Kbytes) Boot Block 01 = 512 words (1 Kbyte) Boot Block 00 = 256 words (512 bytes) Boot Block Boot Block Size Select bits (PIC18F2221/4221 devices only) 11 = 512 words (1 Kbyte) Boot Block 10 = 512 words (1 Kbyte) Boot Block 01 = 512 words (1 Kbyte) Boot Block 00 = 256 words (512 bytes) Boot Block BBSIZ<sup>(1)</sup> CONFIG4I Boot Block Size Select bits (PIC18F2480/2580/4480/4580 and PIC18F2450/4450 devices only) 1 = 2K words (4 Kbytes) Boot Block 0 = 1K word (2 Kbytes) Boot Block LVP CONFIG4L Low-Voltage Programming Enable bit 1 = Low-Voltage Programming is enabled, RB5 is the PGM pin 0 = Low-Voltage Programming is disabled, RB5 is an I/O pin STVREN CONFIG4L Stack Overflow/Underflow Reset Enable bit 1 = Reset on stack overflow/underflow is enabled 0 = Reset on stack overflow/underflow is disabled CP5 CONFIG5L Code Protection bit (Block 5 code memory area) (PIC18F2685 and PIC18F4685 devices only) 1 = Block 5 is not code-protected 0 = Block 5 is code-protected CP4 CONFIG5L Code Protection bit (Block 4 code memory area) (PIC18F2682/2685 and PIC18F4682/4685 devices only) 1 = Block 4 is not code-protected 0 = Block 4 is code-protected CP3 CONFIG5L Code Protection bit (Block 3 code memory area) 1 = Block 3 is not code-protected 0 = Block 3 is code-protected CP2 CONFIG5L Code Protection bit (Block 2 code memory area) 1 = Block 2 is not code-protected 0 = Block 2 is code-protected CP1 CONFIG5L Code Protection bit (Block 1 code memory area) 1 = Block 1 is not code-protected 0 = Block 1 is code-protected CP0 CONFIG5L Code Protection bit (Block 0 code memory area) 1 = Block 0 is not code-protected 0 = Block 0 is code-protected CPD CONFIG5H Code Protection bit (Data EEPROM) 1 = Data EEPROM is not code-protected 0 = Data EEPROM is code-protected СРВ CONFIG5H Code Protection bit (Boot Block memory area) 1 = Boot Block is not code-protected 0 = Boot Block is code-protected

#### TABLE 5-3: PIC18F2XXX/4XXX FAMILY BIT DESCRIPTIONS (CONTINUED)

**Note 1:** The BBSIZ bits, BBSIZ<1:0> and BBSIZ<2:1> bits, cannot be changed once any of the following code-protect bits are enabled: CPB or CP0, WRTB or WRT0, EBTRB or EBTR0.

**2:** Not available in PIC18FXX8X and PIC18F2450/4450 devices.

### 5.6.3 ID LOCATIONS

Normally, the contents of these locations are defined by the user, but MPLAB<sup>®</sup> IDE provides the option of writing the device's unprotected 16-bit checksum in the 16 Most Significant bits of the ID locations (see MPLAB IDE Configure/ID Memory" menu). The lower 16 bits are not used and remain clear. This is the sum of all program memory contents and Configuration Words (appropriately masked) before any code protection is enabled.

If the user elects to define the contents of the ID locations, nothing about protected blocks can be known. If the user uses the preprotected checksum, provided by MPLAB IDE, an indirect characteristic of the programmed code is provided.

### 5.6.4 CODE PROTECTION

Blocks that are code-protected read back as all '0's and have no effect on checksum calculations. If any block is code-protected, then the contents of the ID locations are included in the checksum calculation.

All Configuration Words and the ID locations can always be read out normally, even when the device is fully code-protected. Checking the code protection settings in Configuration Words can direct which, if any, of the program memory blocks can be read, and if the ID locations should be used for checksum calculations.

| Device     | Configuration Word (CONFIGxx) |    |    |    |    |    |    |    |    |    |    |    |    |    |
|------------|-------------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|
|            | 1L                            | 1H | 2L | 2H | 3L | 3H | 4L | 4H | 5L | 5H | 6L | 6H | 7L | 7H |
|            | Address (30000xh)             |    |    |    |    |    |    |    |    |    |    |    |    |    |
|            | 0h                            | 1h | 2h | 3h | 4h | 5h | 6h | 7h | 8h | 9h | Ah | Bh | Ch | Dh |
| PIC18F4620 | 00                            | CF | 1F | 1F | 00 | 87 | C5 | 00 | 0F | C0 | 0F | E0 | 0F | 40 |
| PIC18F4680 | 00                            | CF | 1F | 1F | 00 | 86 | C5 | 00 | 0F | C0 | 0F | E0 | 0F | 40 |
| PIC18F4682 | 00                            | CF | 1F | 1F | 00 | 86 | C5 | 00 | 3F | C0 | 3F | E0 | 3F | 40 |
| PIC18F4685 | 00                            | CF | 1F | 1F | 00 | 86 | C5 | 00 | 3F | C0 | 3F | E0 | 3F | 40 |

### TABLE 5-5: CONFIGURATION WORD MASKS FOR COMPUTING CHECKSUMS (CONTINUED)

Legend: Shaded cells are unimplemented.



### **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway

Harbour City, Kowloon Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Dongguan Tel: 86-769-8702-9880

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

### ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-213-7828

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Dusseldorf Tel: 49-2129-3766400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Poland - Warsaw Tel: 48-22-3325737

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

07/14/15